WO2001088976A2 - Wireless radio frequency testing methode of integrated circuits and wafers - Google Patents
Wireless radio frequency testing methode of integrated circuits and wafers Download PDFInfo
- Publication number
- WO2001088976A2 WO2001088976A2 PCT/CA2001/000688 CA0100688W WO0188976A2 WO 2001088976 A2 WO2001088976 A2 WO 2001088976A2 CA 0100688 W CA0100688 W CA 0100688W WO 0188976 A2 WO0188976 A2 WO 0188976A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- circuit
- test
- ring oscillator
- sub
- antenna
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2884—Testing of integrated circuits [IC] using dedicated test connectors, test elements or test circuits on the IC under test
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/302—Contactless testing
- G01R31/3025—Wireless interface with the DUT
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/302—Contactless testing
- G01R31/303—Contactless testing of integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/30—Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
- H01L22/34—Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/282—Testing of electronic circuits specially adapted for particular applications not provided for elsewhere
- G01R31/2831—Testing of materials or semi-finished products, e.g. semiconductor wafers or substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
Definitions
- the present invention relates to a method and apparatus for the testing of wafers during the IC fabrication process and more particularly to a method and apparatus for the wireless testing of ICs on wafers.
- Integrated Circuit In the Integrated Circuit (IC) manufacturing process, a plurality of ICs are formed upon the surface of a circular wafer by the successive deposition of various materials such as metal and oxide layers according to a design layout. After all of the layers have been deposited, the wafer is diced into separate ICs that are then packaged for sale. For quality assurance purposes and for evaluating the manufacturing process, the ICs are tested for proper operation before they are packaged for sale. However, if it could be determined before dicing and packaging that a defect had occurred in a particular IC, or in the manufacturing process, then substantial cost savings could be achieved by discarding the damaged IC before it is packaged or by discarding the entire wafer before it is diced and making corrections to the manufacturing process.
- IC Integrated Circuit
- IC testing performed before all of the layers have been deposited can provide valuable information that can be used to discover faults in the IC or in the fabrication process. This is especially true for systematic faults such as faulty metal deposition. Test processes that are done before the IC is completed do exist but these tests are done destructively using physical probe contacts or capacitive coupling. Accordingly, none of these testing methods is satisfactory because of their destructive nature.
- the test method comprises powering up the ICs and using the probes to apply appropriate test signals and record the test result signals. The test result signals are then analyzed to insure that the IC is functioning correctly.
- This method, and other testing methods which make physical contact with the pads of the IC, require accurate placement of the wafer in relation to the probes which can be both an expensive and time- consuming process. Furthermore, physical contact with the wafer may damage the ICs.
- ICs are constantly increasing in density and complexity. This leads to a problem of visibility and accessibility when testing internal circuits within the ICs after the ICs have been fabricated.
- the number of I/O pins remains relatively constant or even limited by geometric constraints. This also contributes to difficulty in IC testing since the number of test signals which can be simultaneously sent to the IC is limited by the number of I/O pins. Likewise, the number of resulting test signals which are probed from the IC is limited. The use of physical contact (i.e. using probes) in IC testing, after
- Schoellkopf U.S. Patent No. 6,166,607 discloses a test method that uses ring oscillators, oscillating at discrete frequencies, as test circuits. These ring oscillators are placed in the cutting path between the dies on the IC wafer. It is not certain how these test circuits are powered or controlled. The test circuits are connected to metallization layers at least two levels above the metallization levels that are used to fabricate the test circuit. In this manner, Schoellkopf is testing the propagation delay properties of the IC and whether the metal interconnects are intact.
- This test method measures the characteristics of the transistors in the test circuit as well as indirect measurement of the characteristics of the transistors of the adjacent ICs.
- Schoellkopf requires external probes for powering the test circuit.
- the test circuit does not allow for the measurement of the influence of the interconnection resistance and capacitance on the IC.
- the IC test method must work over a range of IC technologies (i.e. gate sizes measured in microns) and supply voltage levels.
- the IC test method in particular the test circuits that are fabricated on the IC wafer, must therefore be scalable. It would also be beneficial if the test circuit were small in size so as to minimize the impact on chip real estate.
- the IC test method should include characterization circuits to perform parametric IC testing in which certain parameters such as resistance are measured to provide an indication of the integrity of the IC manufacturing process. The parameters are important as they affect the performance of the IC.
- the IC test method should also test the IC at high speed.
- the present invention comprises a test circuit for testing an integrated circuit on a wafer.
- the invention further comprises an apparatus using the test circuit for testing an integrated circuit on a wafer.
- the apparatus comprises: a) a test circuit formed on the wafer with the integrated circuit, the test circuit comprising: i) a ring oscillator circuit; ii) a plurality of sub-circuits coupled to the ring oscillator circuit; iii) a control circuit to selectively couple the sub-circuits to the ring oscillator circuit, and b) a test unit separate from the wafer, the test unit linked to the test circuit to transmit a signal to activate the test circuit.
- the test unit when activated by the test unit, conducts a separate test of the integrated circuit for each sub-circuit selected by the control circuit.
- the test conducted by the test circuit is a parametric test wherein the sub-circuits, when coupled to the ring oscillator circuit, change the frequency of oscillation of the ring oscillator circuit.
- the control circuit comprises a sequencer to selectively couple the sub-circuits to the ring oscillator circuit to produce a series of test states.
- the test unit transmits a power signal (i.e. an RF power signal) that is sufficient to energize the test circuit.
- the test circuit further includes at least one sub-circuit comprising a capacitive load to change the frequency of oscillation of the ring oscillator circuit.
- the capacitive load comprises at least one capacitor.
- the test circuit further includes at least one sub-circuit comprising a capacitive load and a resistive load to change the frequency of oscillation of the ring oscillator circuit.
- the capacitive load comprises at least one capacitor and the resistive load comprises at least one resistor.
- the test circuit further includes at least one sub-circuit comprising a delay element to change the frequency of oscillation of the ring oscillator circuit.
- the delay element may be at least one inverter wherein the inverter is a standard CMOS inverter.
- the test circuit may be formed on the wafer with at least two metallization layers of the integrated circuit. Alternatively, the test circuit may be formed on the wafer with at least one metallization layer and one polysilicon layer of the integrated circuit.
- the test circuit further comprises a transmitter circuit to transmit the test result signal from the test circuit to the test unit.
- the test result signal is the output of the ring oscillator circuit.
- the test unit comprises a receiver circuit to receive the test result signal from the test circuit.
- the test unit further comprises a circuit to analyze and display the test result signal.
- the analyzing circuit calculates a value of the parameter being tested.
- the analyzing circuit may also calculate a ratio of the values of the parameters being tested.
- the test circuit further comprises an antenna adapted to receive the signal from the test unit and a power supply circuit coupled to the antenna and adapted to provide power to the test circuit.
- the power supply circuit comprises a voltage rectifier coupled to the antenna, a voltage regulator coupled to the voltage rectifier and an energy storage element coupled to the voltage regulator, wherein the power supply circuit is adapted to provide a plurality of voltage levels to the test circuit.
- the control circuit in the test circuit further comprises a second ring oscillator adapted to provide a first clock signal, and a divider coupled to the second ring oscillator and the sequencer and adapted to provide a second clock signal, wherein the second clock signal is provided to the sequencer so that the sequencer can provide a series of test state signals to the ring oscillator and plurality of sub-circuits.
- the transmitter circuit in the test circuit further comprises a coupler which is coupled to the ring oscillator and the antenna and is adapted to selectively couple the output of the ring oscillator to the antenna for transmission of the test result signal to the test unit.
- the coupler may capacitively couple the test result signal to the antenna. Alternatively, the coupler may modulate the impedance of the antenna to transmit the test result signal to the test unit.
- test circuits There may be plurality of test circuits that are placed on the wafer.
- the test unit may test each test circuit sequentially or test a plurality of the test circuits in parallel.
- Each test circuit may be formed adjacent to a die containing the integrated circuit.
- each test circuit may be formed on a die that contains the integrated circuit.
- each test circuit may be formed on a large percentage of dies on the wafer.
- each test circuit may be formed on dies near the edge of the wafer.
- the invention also relates to a method of testing an integrated circuit on a wafer using a test circuit formed on the wafer with the integrated circuit, the test circuit comprising a ring oscillator circuit, a plurality of sub- circuits coupled to the ring oscillator circuit wherein each sub-circuit changes the frequency of oscillation of the ring oscillator circuit, and a control circuit to selectively couple the sub-circuits to the ring oscillator circuit, the method comprising: (a) activating the test circuit; (b) sequentially coupling the sub-circuits to the ring oscillator circuit to selectively change the frequency of oscillation of the ring oscillator circuit;
- Each test conducted in the method is a parametric test. Accordingly, the method may further consist of calculating a value for the parameter being tested. Alternatively, the method may consist of calculating a ratio of values for the parameter being tested.
- the method further comprises effecting step (b) according to the steps of:
- Step (d) of the method further comprises the steps of:
- the method further comprises using at least one sub-circuit that comprises a capacitive load to change the frequency of operation of the ring oscillator circuit.
- the method also further comprises using at least one sub-circuit that comprises a capacitive load and a resistive load to change the frequency of operation of the ring oscillator circuit.
- the method also further comprises using at least one sub-circuit that comprises a delay element to change the frequency of oscillation of the ring oscillator circuit.
- the method further comprises using a sequencer for the control circuit.
- the method further comprises sequentially testing a plurality of test circuits which are formed on the wafer. Alternatively, the method further comprises testing the plurality of test circuits on the wafer in parallel.
- Figure 1 is a block diagram of the wireless IC test system
- Figure 2 is an embodiment of test circuit placement on the wafer to be tested
- Figure 3 is an alternative embodiment of test circuit placement on the wafer to be tested
- Figure 4 is another alternative embodiment of test circuit placement on the wafer to be tested
- Figure 5 is another alternative embodiment of test circuit placement on the wafer to be tested;
- Figure 6 is a block diagram of the test unit;
- Figure 7 is a block diagram of an embodiment of the test circuit
- Figure 8 is an embodiment of the antenna
- Figure 9a is an alternative embodiment of the antenna as a monopole antenna
- Figure 9b is another alternative embodiment of the antenna as a dipole antenna
- Figure 9c is another alternative embodiment of the antenna as a patch antenna
- Figure 9d is another alternative embodiment of the antenna as a spiral antenna
- Figure 10 is a schematic of the voltage rectifier
- Figure 11 is a schematic of the voltage regulator and the storage element
- Figure 12 is a schematic of the ring oscillator
- Figure 13 is a schematic of the inverter used in the ring oscillator of Figure 12;
- Figure 14 is a schematic of the divider;
- Figure 15 is a schematic of the sequencer
- Figure 16 is a schematic of the D flip-flop used in the sequencer of Figure 15 and the divider in Figure 14;
- Figure 17a is a simplified schematic of a ring oscillator illustrating parameter testing
- Figure 17b is a spectrum of a simulation test result obtained from testing the schematic of Figure 17a;
- Figure 18 is a schematic of the variable ring oscillator
- Figure 19 is a schematic of the transmission gate used in the variable ring oscillator of Figure 18;
- Figure 20 is a schematic of the elements of the variable ring oscillator of Figure 18 that are enabled during test state 1 ;
- Figure 21 is a schematic of the elements of the variable ring oscillator of Figure 18 that are enabled during test state 2;
- Figure 22 is a schematic of the elements of the variable ring oscillator of Figure 18 that are enabled during test state 3;
- Figure 23 is a schematic of the elements of the variable ring oscillator of Figure 18 that are enabled during test state 4;
- Figure 24 is a schematic of the elements of the variable ring oscillator of Figure 18 that are enabled during test state 5;
- Figure 25 is a schematic of the elements of the variable ring oscillator of Figure 18 that are enabled during test state 6;
- Figure 26 is a schematic of the coupler to the antenna
- Figure 27 is a schematic of an alternative embodiment of the coupler to the antenna
- Figure 28 is a schematic of a portion of a modified test circuit for testing circuits within the IC
- Figure 29 is a schematic of a portion of an alternate embodiment of a modified test circuit for testing circuits within the IC;
- Figure 30a is a spectrum of a simulation result obtained from testing the test circuit that shows the frequency resolution when measuring capacitance and resistance;
- Figure 30b is a spectrum of a simulation result obtained from testing the test circuit that shows the frequency resolution when measuring gate delay.
- Figure 31 is a graph of simulation results showing ring oscillator frequency versus supply voltage for various IC technologies.
- Figure 1 shows a wireless IC test system 10 comprising a test unit 12 and a test circuit 14.
- the test circuit 14 is fabricated at a plurality of locations on a wafer 16 which contains a plurality of ICs.
- the test unit 12 is separate from the wafer 16 and is coupled wirelessly to any test circuit 14 on the wafer 16.
- the wireless IC test system 10 is designed to perform parameter testing of the wafer 1 6 as will be described in greater detail below.
- the wireless IC test system 10 may be extended to perform functional testing of the ICs on the wafer 16 as will be described in greater detail below.
- Figures 2 to 5 show different embodiments for placing the test circuit 14 on the wafer 16.
- each rectangle in the wafer 16 represents a die which may contain an IC 18.
- the test circuit 14 may be placed in a die that is adjacent to the die which contains the IC 18 whose parameters are to be tested. This configuration would provide 100% coverage for testing the IC 18.
- test circuit 14 could be fabricated within the same die in which the IC 18 is fabricated. This configuration would also provide 100%) coverage for testing the IC 18. In this configuration, it is important that the test circuit 14 be very small in size so as to minimize the amount of chip real estate that it requires.
- test circuit 14 is placed on locationspns upon the wafer 16, determined by a statistical means, to optimize the number of ICs 18 that are tested while providing less than 100% coverage. This may be beneficial in situations where it is not essential to have 100%) test coverage or in situations where one needs to save on chip real estate.
- the test unit 12 may comprise a monitor 22, a logic means 24, an oscillator 26, an amplifier 28, a first antenna 30, a second antenna 36, a filter 38, an amplifier 40, a phase lock loop 42, a decoder 44 and a logic means 46.
- the monitor 22 may display the parameters of the RF power signal 32 that is transmitted to a particular test circuit 14 on the wafer 16.
- the RF power signal 32 is used to power the test circuit 14.
- the monitor 22 may also show the results of the test on the test circuit 14.
- the monitor 22 is connected to the logic means 24 which controls the oscillator 26.
- the oscillator 26 generates the RF power signal 32.
- the oscillator 26 is connected to the amplifier 28 which amplifies the RF power signal 32 to a level suitable to be received by the test circuit 14.
- the amplifier 28 then provides the amplified RF power signal 32 to the antenna 30 which radiates the RF power signal 32 towards the test circuit 14. Only the RF power signal 32 is sent to the test circuit 14.
- the test unit 12 does not send any test signals to the test circuit 14.
- the test circuit 14 then generates a test result signal 34 which is transmitted to the test unit 12.
- the test result signal 34 is received by the second antenna 36.
- the test result signal 34 is then sent to the filter 38 which filters any noise that is present in the test result signal 34.
- the filtered test result signal 34' is then amplified by the amplifier 40.
- the amplified, filtered test result signal 34" is then sent to the phase lock loop 42 which is used to lock onto to the frequency of the amplified, filtered test result signal 34".
- the phase lock loop 42 may preferably be a wide capture phase lock loop which locks-in to a wide range of input frequencies.
- the decoder 44 is then used to determine which test was performed by the test circuit 14 based on the amplified, filtered test result signal 34" and the logic means 46 is used to calculate the value of the parameter that was tested.
- the logic means 46 then sends the test results and the calculated parameter value to the monitor 22 which displays the test results and parameter value.
- the test amplified filtered test result signal 34" may include functional test result data.
- the test unit 12 can be designed with a lot of flexibility since the test unit 12 is not contained on the wafer 16. Accordingly, the test unit 12 can have a very complicated design.
- the test unit 12 may also have several different embodiments.
- test unit 12 may use a lock-in amplifier with a spectrum analyzer to view the frequency of the test result signal 34 which contains the parameter information.
- analysis of the test result signal 34 may involve performing an FFT on a portion of the test result signal 34.
- functionality of the first logic means 24 and the functionality of the second logic means 46 may be implemented by the same logic means.
- another alternative may be to use only one antenna in place of the first antenna 30 and the second antenna 36.
- the test circuit 14 can operate over a wide range of frequencies, such as hundreds of MHz to several GHz.
- the particular technology which is used to implement the test circuit 14 will also affect the frequency range of operation. Higher frequency allow for a smaller receiving antenna on the test circuit 12 as well as more directionality.
- the test result signal 34 based on the configuration of the test circuit 14, could radiate at a frequency on the order of several hundred MHz to several GHz.
- the power consumed by the test circuit 14 must be minimized since there is no other power source for providing power to the test circuit 14 other than the RF power signal 32.
- the intensity of the RF power signal 32 is low so that there will not be any interference with other circuitry on the IC 18.
- test unit 12 to couple the test unit 12 to a desired test circuit 14 on the wafer 16
- a number of techniques could be used.
- One particular embodiment would be to localize the RF power signal 32 to the area of the wafer 16 where the test circuit 14, for which testing is desired, is located. This can be done with a small loop antenna or by using some ferrite material to maximize the electromagnetic flux to an area local to the test circuit 14.
- the test result signal 34 would also be localized to the second antenna 36 of the test unit 12 since the test circuit 14 is in close proximity to the test unit 12.
- An alternative embodiment for coupling the RF power signal 32 to the test circuit 14 may be to implement a circuit discrimination method in which each test circuit 14 would have a unique sequence number.
- the sequence number would be used when transmitting the RF power signal 32 so that a test circuit 14 could determine if the RF power signal was addressed to it.
- the test circuit 14 could use this sequence number when transmitting the test result signal 34 to the test unit 12 and the test unit 12 could have a decoder means to detect the sequence number and identify which test circuit 14 sent the test result signal 34.
- Another further arrangement would be to use the geometric property that the test circuit 14 directly underneath the first antenna 30 of the test unit 12 would receive the most energy and therefore have the highest available power.
- the test circuit 14, directly underneath the test unit 12 would radiate the highest energy signal so that the test unit 12 need only lock onto the highest energy signal.
- the test unit 12 of the wireless IC test system 1 0 may be adapted to test sequentially; i.e. only one test circuit 14 on the wafer is tested at a time. Alternatively, the test unit 12 may potentially energize several test circuits 14 simultaneously. In this case, the test unit 12 may comprise several transmitters (i.e. items 24 to 30) and receivers (i.e. items 36 to 46) to provide for the testing of several test circuits 14 in parallel.
- the antennas of the transmitters could be localized over the test circuits 14 which are to be tested. Accordingly, the antennas of the transmitters would have to be separated by a certain distance to avoid interference. Likewise, the receivers in the test unit 12 must be separated as well so that they receive and evaluate the test results.
- test circuit 14 includes the following components connected together: an antenna 50, a voltage rectifier 52, a voltage regulator 54, an energy storage element 56, a ring oscillator 58, a divider 59, a sequencer 60, a variable ring oscillator 62, a synchronization element 66 and a coupler 68. Each of these elements will now be described.
- the antenna 50 receives the RF power signal 32 and transmits the test result signal 34 back to the test unit 1 2.
- the antenna 50 must maximize the amount of incident energy it receives and minimize the amount of energy needed to send the test result signal 34 from the test circuit 14 to the test unit 12.
- the antenna 50 may be a loop antenna 50' which is looped around the test circuit 14.
- the loop antenna 50" may be made from the metallization layers which are deposited on the wafer 16 during the fabrication of the IC 18.
- the antenna 50 should be optimized for power reception. Part of this optimization involves having a close coupling between the antenna 50 on the test circuit 14 and the first antenna 30 on the test unit 12. Furthermore, since the frequency of the RF power signal 32 is so high, the loop antenna can have a length which is much shorter than the wavelength of the RF power signal 34.
- one antenna may be used for the entire wafer 16.
- the antenna 50 may be placed along the cut lines of the dies, if the IC 18 is not to include the test circuit 14 after dicing. An alternative embodiment of the antenna 50 is illustrated in
- FIG 9a which shows a monopole antenna 70 placed in the die which contains the test circuit 14.
- the monopole antenna 70 could be laid across the dies which contain the test circuit 14 and the IC 18 shown by antenna 70".
- a dipole antenna 72 could be used as shown in Figure 9b. In this Figure, the dipole antenna 72 spans multiple die areas adjacent to the dies which contain the IC 18 and the test circuit 14. Alternatively, the dipole antenna 72 could be situated such that it only occupies two dies.
- the antenna 50 is a patch antenna 74 as shown in Figure 9c.
- the patch antenna 74 occupies multiple dies and is oriented towards the test circuit 14.
- the patch antenna 74 can have a dimension in the centimeter range which would allow the antenna 50 to receive an RF power signal 32 with a frequency in the Gigahertz range.
- the antenna 50 is a spiral antenna 76.
- the spiral antenna 76 is in a die which is adjacent to the die that contains the test circuit '14.
- the spiral antenna 76 may be in the same die that contains the test circuit 14.
- the operation of the antenna 50 is shown with reference to Figure 7.
- the antenna 50 receives the RF power signal 32 transmitted from the test unit 12.
- the antenna 50 transmits the received signal to the voltage rectifier 52.
- the voltage rectifier 52, voltage regulator 54 and the energy storage element 56 together are adapted to provide DC power to the remainder of the test circuit 14.
- the voltage rectifier 52 provides as large a DC voltage as possible given the low level energy of the RF power signal 32.
- the voltage rectifier 52 consists of a network of diodes D1, D2, D 3, D4 and D5 and capacitors CVR1 , CVR2, CVR3, CVR4 and CVR5.
- the antenna 50 is connected at node A1.
- the diode D1, which is connected to node A1 , and the capacitor CVR1 rectify the incoming RF power signal 32 to provide a DC voltage VUR1 which is an unregulated voltage.
- the voltage VUR1 in combination with the capacitors CVR2 and CVR3 and the diodes D2 and D3 creates a doubled voltage VUR2 This process is repeated using the voltage VUR3, the diodes D4 and D5 and the capacitors CVR4 and CVR5 to produce a tripled voltage VUR3.
- the voltages VUR1 , VUR2 and VUR3 are used for power by the other parts of the test circuit 14.
- the diodes are constructed out of N-well FETs that are connected as diodes as is commonly known to those skilled in the art. Alternatively, Schottky diodes may be used.
- the voltage regulator 54 comprises a network of transistors Q1, Q 2, Q3 and Q 4.
- the voltage regulator 54 regulates the supply voltage VDD which is used as power by the remainder of the test circuit 14.
- the input voltage Vin to the voltage regulator 54 is one of the outputs of the voltage rectifier 52 (i.e. VUR1 , VUR2 or VUR3).
- the transistors Q2, Q3 and Q4 act as a voltage sense circuit.
- the transistor Q1 is turned on which causes the input voltage Vin to be shunted to ground VSS.
- This causes the input voltage Vin to be reduced which causes the supply voltage VDD to be regulated to be less than the threshold voltage of the Q2, Q3, Q4 transistor combination.
- the voltage regulator 54 also protects the substrate of the IC 18 from high voltages which is important since an IC designed with sub-micron technology has a very low breakdown voltage.
- the energy storage element 56 is preferably a capacitor CES.
- the capacitor CES may store energy that may be provided to the rest of the test circuit 14. However, not much energy must be stored if there is sufficient energy provided by the RF power signal 32.
- the capacitor CES also acts to smooth the supply voltage VDD.
- FIG. 12 shows that the ring oscillator 58 consists of five invertors 11, 12, 13, 14 and 15, which are connected in a series loop feedback configuration.
- the ring oscillator 58 is adapted to provide a clock signal 90 that is used to synchronize the test circuit 14.
- the clock signal 90 may be at a frequency which is comparable to the frequency at which the IC 18 was designed to operate which may, for example, be in the range of several hundred MHz to several GHz. During each half period of the clock signal 90, the signal will propagate around the loop with an inversion.
- each inverter (11, 12, 13, 14 and 15) have similar loads at their output nodes then each inverter has a similar delay ( ⁇ j nv ) so that a half period of the clock signal 90 is n* ⁇ * nv seconds long.
- the clock signal 90 therefore has a frequency of 1/(2*n* ⁇ * nv) Hz.
- Ring oscillators are standard in IC design, however, it is typical to use a ring oscillator which consists of a large odd number of invertors such as 101 inverters. A large number of inverters is required because in probe testing, sub-nanosecond test signals can not be propagated.
- the clock signal 90 may have a higher frequency that can be used in the test circuit 14. Accordingly, the ring oscillator 58 may consist of a substantially lower number of inverters.
- a crucial design constraint for the ring oscillator 58, as well as the other circuitry in the test circuit 14, is that the ring oscillator 58 operates over a wide range of supply voltage levels and IC technologies.
- FIG. 13 shows a schematic of the inverter used in the ring oscillator 58.
- the inverter is a standard CMOS inverter 92 consisting of two transistors Q5 and Q6.
- the inverter 92 was designed using minimal feature sizes which resulted in the inverter 92 requiring minimal chip area and dissipating minimal power while operating at frequencies consistent with those mentioned for the clock signal 90.
- an embodiment of the divider 59 consists of five divide by two circuits 94, 96, 98, 100 and 102 that are connected in series. The input to the divider 59 is the clock signal 90.
- each divide by two circuit was a D flip-flop modified to behave as a T flip-flop clocked by a single input line as is commonly known in the art.
- Each divide by two circuit was also designed to have minimal feature sizes and a minimal number of transistors so that the divider 59 could work faster, dissipate less power and occupy a smaller amount of chip area.
- the requirement of a minimal number of transistors was achieved by using dynamic logic flip-flops.
- the dynamic logic version of the T flip-flop resulted in a further reduction in power consumption while operating at full speed with a 1 V supply voltage.
- the sequencer 60 comprises nine D flip-flops 110, 112, 114, 116, 118, 120, 122 and 124 connected in series in a shift register format and two inverters 16 and 17.
- the number of D flip-flops correlates with the number of test states which will be described in greater detail below. As such, the number of D flip-flops may vary depending on the number of test states that are used in the test circuit 14.
- the sequencer 60 was also designed using dynamic logic D flip-flops for the reasons previously stated for the divider 59.
- the sequencer 60 shifts one bit through the chain of D flip-flops upon each transition of the reduced clock signal 96 from a digital logic value of '0' to a digital logic value of '1' (a negative edge triggered flip-flop may also be used).
- the output S9 of the final D flip-flop 126 is recycled to the input 128 of the first D flip-flop 110.
- the sequencer 60 provides test enable signals (i.e. state signals S2, S3, S4, S5, S6, S7, S8 and S9).
- the sequencer 60 ensures that only one state signal has a digital logic value of '1' for a given period of the clock signal 90.
- the state signal S9 is used to reset each of the D flip-flops in the sequencer 60.
- the state signal S9 also creates a digital logic value of '1' at the input 128 of the first flip-flop 110 to restart the sequence of test enable signals.
- This particular implementation was chosen for its minimal transistor count and the ability to operate with very low supply voltages. However, dynamic power consumption is not as critical for the sequencer 60 since the sequencer 60 is operated at 1/32 of the clock signal 90.
- Additional circuitry for master reset and startup functionality i.e. inverters 16 and 17 are included so that a new test can be started as fast as possible after power up of the test circuit 14.
- the two inverters 16 and 17 ensure that there is a good square edge or hard transition for the input signal 128 to the first D flip-flop 110.
- FIG. 16 shows a schematic of the D flip-flop 130 which was used in the sequencer 60.
- the D flip-flop 130 includes reset RST, clock CK, input D1 and output D2 signals.
- the nek signal is the inverse of the clock CK signal and the signal dint is an internal data signal that is stored in between transitions of the clock signal CK.
- Data is transferred from the input D1 of the D flip-flop 130 to the output DO of the flip- flop 130 on a complete period of the clock signal CK.
- the D flip-flop 130 was designed to give minimum power dissipation by the use of complementary clock signals for the input and output portions of this logic circuit.
- test methodology is based on indirectly measuring parameters or ratios of parameters of the IC 18 by using sub-circuits of the test circuit 14.
- sub-circuits of the IC 18 may also be used as described further below.
- the parameters that were tested were capacitance, resistance and gate delay. These parameters are important at various stages of the IC manufacturing cycle as well as for fundamental device operation.
- sub-circuits that include capacitors will be used in the variable ring oscillator 62.
- resistors and inverters are part of the test circuit 14 or may be resistors, inverters and capacitors which are part of the IC 18. In this fashion, the IC 18 may be tested indirectly or directly.
- various other structures could be substituted for resistance, capacitance and gate delay. For capacitance, dielectric thickness or ion implantation could be measured. For resistance, the resistance of the poly- silicon layer, or the resistivity of the substrate may be measured and for gate delay, the threshold voltage of transistors in the IC 18 may be measured. In terms of ratios of parameters, these ratios would depend on the circuit layout of the parameters being tested as described in more detail below.
- one embodiment switches the sub-circuits into and out of the variable ring oscillator 62 based on the test state signals S1 , S2, S3 S4, S5, S6, S7, S8 and S9 which are supplied by the sequencer 60. Most of the sub-circuit that are switched into the variable ring oscillator 62 load the variable ring oscillator such that the sub-circuit will affect the frequency of oscillation of the variable ring oscillator 62. Differences in the frequency of oscillation of the variable ring oscillator 62 will then allow for parameter measurement as will be shown below.
- FIG. 17a shows a ring oscillator 132 comprising 3 inverters 18, 19 and 110 and a variable load 134 which includes capacitors CL1 and CL2 and a transmission gate 136.
- the capacitor CL2 is switched into the ring oscillator 132 when the transmission gate 136 is enabled by a control signal 138.
- the transmission gate 136 is disabled, the load 134 on the ring oscillator 132 is dominated by the capacitor CL1.
- the ring oscillator 132 would oscillate at a frequency of 1/(2 * 3 * ⁇ i nv ). However, if the load 134 on the second inverter 19 in the ring oscillator 132 was made large compared to the load of the inverters 18 and 110, then the delay of the ring oscillator 132 would be dominated by the delay associated with the inverter 19.
- the frequency of oscillation for the ring oscillator 132 would be proportional to the load 134 of the second inverter 19 (the load of the inverters 18 and 110, although not shown, includes the internal parasitic capacitances of the transistors used in the inverters and interconnect capacitances, i.e. a parasitic capacitive load, and a lumped resistance).
- the load 134 is the product of the capacitor CL1 , a lumped resistance Riump and a constant k.
- Ump is the equivalent resistance seen at the output of the inverter 19 and the constant k depends on the substrate of the IC 18 (i.e. silicon versus gallium arsenide) and the IC technology (i.e. gate size).
- the time constant is therefore k*Ri u mp*CL1.
- the transmission gate 136 is enabled, the time constant becomes k*R * U mp* (CL1 + CL2) since the capacitors CL1 and CL2 are now in parallel.
- FIG. 17b the amplitude spectrums of the output 140 of the ring oscillator 132, when the load 134 first consisted of the capacitor CL1 and then the parallel combination of CL1 and CL2, were combined.
- Figure 17b shows that the two oscillation frequencies (peaks 142 and 144) are distinct enough to be measured during a parametric test. Based on the measured oscillation frequencies (f osc ⁇ and f 0S c2) and the design values of the capacitors CL1 and CL2, an indication of the status of the fabrication process based on original design values can be checked during parametric testing by comparing the ratios mentioned previously.
- variable ring oscillator 62 shown in Figure 18.
- the variable ring oscillator 62 was designed to occupy a minimal amount of die area, operate at high speed and dissipate a minimal amount of power.
- the variable ring oscillator 62 comprises a base ring oscillator 150, sub-circuits 152, 154, 156, 158, 160, 162, inverters 111, 112, 113, 114, 115, 116, 117, 118, 119, I20, 121 and I22, transmission gates T2, T3, T6, TN2, TN3 and
- the base ring oscillator 150 comprises three inverters 111 , 112 and 113 that oscillate at a base frequency.
- the sub-circuits 152, 154, 156, 158, 160, and 162 are used to vary the base frequency of oscillation for the base ring oscillator 150 such that resistance, capacitance and gate delay parameter values of the IC 18 can be indirectly measured based on the principle illustrated in Figure 17.
- the output of the variable ring oscillator 62 is at the circuit node Vout.
- test state signals S2, S3, S4, S5 and S6 are used to enable or disable the transmission gates T2 and T3, the transistors QA and QB and the transmission gate T6 respectively.
- state signals NS2 , N S3 and N S6 that are used to enable the transmission gates TN2, TN3 and TN6.
- the test state signals S2, S3, S4, S5 and S6 are obtained from the sequencer 60.
- the test state signals NS2, NS3 and NS6 are obtained by inverting the test state signals S2, S3 and S6 by using the inverters 114, 115 and 116.
- the inverters 114, 115 and 116 appear disjoint from the variable ring oscillator 62, however this is done for simplicity.
- the inverters 114, 115 and 116 receive the test state signals S2, S3 and S6 from the sequencer 60 and the outputs of the inverters 114, 115 and 116 are connected to the sub-circuits 152 and 162 at the circuit nodes where the test state signals NS2, NS3 and NS6 are applied.
- the transmission gates T2, T3, T6, TN2, TN3 and TN6 act as switching elements which allow the sub-circuits 152, 154, 156, 158, 160, and
- the transmission gate circuitry 164 used for each transmission gate in the variable ring oscillator 62 is shown.
- the transmission gate circuitry 164 comprises a network of four transistors QT1, QT2, QT3 and QT4 and has an input signal X, an output signal Y and a control signal ON.
- the control signal ON has a digital logic value of '1'
- the value of the output signal Y is equal to the value of the input signal X.
- the control signal ON has a digital logic value of O'
- the output signal Y is disconnected from the input signal X and the transmission gate appears as an open circuit.
- the test sequence consists of nine test states.
- the duration of each test state is 32 periods of the clock signal 90 since the frequency of the reduced clock signal 104 is 1/32 of the frequency of the clock signal 90.
- the test circuit 14 cycles through each test state in the sequence shown in Table 1. At the end of test state 8, the test cycles back to test state 0. There could also be many more or fewer test cases as desired.
- the length of time in each test state could also be changed but should be long enough to allow the test unit 12 to synchronize to the frequency in the test result signal 34 (i.e. if more sophisticated methods are used in the test unit 12, then a shorter period of time for each test state could be used).
- test result signal 34 is not sent to the test unit 12. This allows the test unit 12 to synchronize to the testing that is being performed by the test circuit 14.
- test states 1 and 7 there are five inverters in the variable ring oscillator 62 and no load.
- test states 2 and 3 capacitance is measured using the two circuit topologies shown in Figures 21 and 22.
- test states 4 and 5 resistance is measured using the two circuit topologies shown in Figures 23 and 24.
- gate delay is evaluated by increasing the number of inverters in the variable ring oscillator 62 to seven. This increases the period of the oscillation of the variable ring oscillator 62 since the delay in signal propagation is increased.
- the specific sub-circuits that were switched into the variable ring oscillator 62 in each test state to allow for parameter measurement will now be described.
- the state signals NS2, NS3 and NS6 have a digital logic value of '1'.
- the components of the variable ring oscillator 62 which are enabled during test state 1 are the transmission gates TN2 , TN3 and TN6 and the sub-circuit 152 wh ich comprises inverters 117 and 118.
- the sub-circuit 152 is connected to the base ring oscillator 150 such that the variable ring oscillator 62 now comprises five inverters.
- the frequency of oscillation for the variable ring oscillator 62 is 1/(2*5* ⁇ ,nv) Hz where ⁇ mv is the delay or each inverter 111 , 112, 113, 114 and 115 assuming that each inverter has similar parasitic capacitive loads.
- the frequency of oscillation for the variable ring oscillator 62 could be measured in this test state and used along with test state 6 to measure the parameter of gate delay.
- Figure 21 shows the elements of the variable ring oscillator 62 that are enabled during test state 2 when the state signals S2 and NS6 have a digital logic value of '1'.
- the transmission gates T2 and TN6 are enabled and the sub-circuit 154 is connected to the base ring oscillator 150 such that the variable ring oscillator 62 comprises five inverters 111, 112, 113, 119 and I20 and has a capacitor C1 as a load.
- the capacitance of the capacitor C1 is chosen to be much larger than the parasitic loads of each inverter 111 , 112, 113, 119 and I20 so that the frequency of oscillation for the variable ring oscillator 62 is 1/(k*( R ⁇ U m p *C1)) Hz (following the guidelines outlined for Figure 17a).
- Figure 22 shows the elements of the variable ring oscillator 62 that are enabled during test state 3 when the state signals S3 and NS6 have a digital logic value of '1'.
- the transmission gates T3 and TN6 are enabled and the sub-circuit 156 is connected to the base ring oscillator 150 such that the variable ring oscillator 62 comprises five inverters 111, 112, 113, 121 and I22 and has a capacitor C2 as a load.
- the capacitance of the capacitor C2 is chosen to be much larger than the parasitic load of each inverter 111, 112, 113, 121 and I22 so that the frequency of oscillation for the variable ring oscillator 62 is 1/(k*(R
- the capacitance of the capacitor C2 must also be chosen to be different enough from the capacitance of the capacitor C1, in Figure 21 , so that the frequency of oscillation of the variable ring oscillator 62 can be discriminated against when comparing the test result signals obtained during test states 2 and 3.
- variable ring oscillator 62 on the wafer 16 can be checked against the original design to see if there is a match by calculating the ratio for the oscillation frequencies (f OS ci/fosc2) and comparing this ratio to the expected value of the ratio of CL2/CL1 based on the design of the variable ring oscillator 62. If there is no match between the ratio of the oscillation frequencies (f OS ci/fosc2) and the expected ratio of the design values of the capacitances (CL2/CL1), then this indicates that there is a problem with the fabrication process.
- One may also simulate the performance of the circuit 12 using a circuit simulation program, such as CADENCETM to determine the value of the oscillation frequency given the circuit configuration. This simulated oscillation frequency value can then be compared to the measured frequency of oscillation to see if the fabricated circuit works as it should. If these two oscillation frequencies do not match then there may be an error in the fabrication process.
- Figure 23 shows the elements of the variable ring oscillator 62 that are enabled during test state 4 in which the state signals S4, NS2, NS3 and NS6 have a digital logic value of '1 '.
- the transmission gates TN2, TN3 and TN6, the transistor QA are enabled so that the sub-circuits 152 and 158 are connected to the base ring oscillator 150.
- the variable ring oscillator 62 comprises five inverters 111 , 112, 113, 117 and 118 and has a load consisting of a resistor R1 in series with a capacitor C3. The impedance of this load is chosen such that it is much larger than the parasitic loads of each inverter 111 , 112, 113, 121 and
- variable ring oscillator 62 The delay of the variable ring oscillator 62 is thus determined by the serial combination of the resistor R1 and the capacitor C3.
- the frequency of operation of the variable ring oscillator 62 is
- Figure 24 shows the elements of the variable ring oscillator 62 that are enabled during test state 5 in which the state signals S5, NS2, NS3 and NS6 have a digital logic value of '1'.
- the transmission gates TN2, TN3 and TN6 and the transistor QB are enabled so that the sub-circuits 152 and 160 are connected to the base ring oscillator 150.
- the variable ring oscillator 62 now comprises five inverters 111 , 112, 113, 117 and 118 and has a load consisting of two resistors R1 and R2 and a capacitor C4.
- the impedance of the load is chosen such that it is much larger than the parasitic loads of the each inverters 111 , 112, 113, 117 and 118 in the variable ring oscillator 62.
- the delay of the variable ring oscillator 62 is thus determined by the serial combination of the resistors R1 and R2 and the capacitor C4 such that the frequency of operation of the variable ring oscillator 62 is 1/(k*(R1+R2)*C4) Hz. Therefore, the frequency of oscillation is proportional to the sum of the resistances of the resistors R1 and R2.
- the values of the resistors R1 and R2 should be large enough to allow the oscillation frequencies to be resolved.
- fosc2 1/(k*( (R1 + R2)*CL4)) (8)
- This ratio can be calculated given the fact that f osc ⁇ and f 0S c2 are measured. Furthermore, the geometry of the physical layout of the variable ring oscillator 62 allows one to choose a value for the ratios of (R1+R2)/R1 and CL4/CL3. For example, one may choose to make CL4 equal to CL3. Therefore, the ratio of the oscillation frequencies (f OS ci/fosc2) should be equal to the ratio of (R1+R2)/R2. If this is not confirmed during testing, then this indicates that there is a problem with the fabrication process.
- FIG. 25 shows the elements of the variable ring oscillator 62 that are enabled during test state 6 in which the state signals S6, NS2 and NS3 have a digital logic value of T.
- the transmission gates T6, TN2 and TN3 are enabled so that the sub- circuits 152 and 162 are connected to the base ring oscillator 150.
- the variable ring oscillator 62 now comprises seven inverters 111, 112, 113, 117, 118, I23 and I24. Assuming that each inverter has the same parasitic load, the frequency of oscillation for the variable ring oscillator 62 will be 1/(7* ⁇ i nv ) Hz where ⁇ m is the delay of one of the inverters. This frequency of oscillation can then be compared to the frequency of oscillation measured during test state 1 in which the variable ring oscillator 62 comprised five inverters. The shift in oscillation frequency should be proportional to the addition of the two inverters during test state 6.
- an embodiment of the coupler 66 comprises a transistor QC and a capacitor CC.
- the transistor QC is used to modify the impedance of the antenna 50.
- the source of the transistor QC is connected to the gate of the transistor QC such that the transistor QC acts as a resistor when enabled.
- the test result signal 34 for a given test state, is coupled to the source of the transistor QC.
- the transistor QC is enabled by an antenna couple enable signal 170. When the antenna couple enable signal 170 has a digital logic value of '1', the transistor QC is enabled which allows the test result signal 34 to be applied to the antenna 50 and radiated towards the test unit 12. When the antenna couple enable signal 170 has a digital logic value of '0', the transistor QC is disabled and the test result signal 34 cannot be applied to the antenna 50 and no signal is radiated towards the test unit 12.
- the capacitor CC acts as a coupling capacitor to remove DC energy from the test result signal 34 and couple the test result signal 34 to the antenna 50.
- An alternative embodiment for transmitting the test result signal 34 to the test unit 12 involves modulating the impedance of the antenna 50 to re-radiate an RF signal that contains the information of the test result signal 34.
- a partial view of the test circuit 14 shows that the implementation of the coupler 66 includes two transistors QC1 and QC2 that are connected in series. The transistor QC2 is controlled by the antenna couple enable signal 170 in the same fashion described for an embodiment shown in Figure 26.
- the test result signal 34 is used to control the transistor QC1 which is connected such that it behaves like a resistor when enabled. When the test result signal 34 has a digital logic value of '1 ', the transistor QC1 is enabled and increases the resistance of the antenna 50.
- test result signal 34 has a digital logic value of O'
- the transistor QC1 is disabled and the impedance of the antenna 50 returns to its original value. Since the periodic transition from a digital logic value of '1' to a digital logic value of '0' and vice-versa indicates the frequency of the test result signal 34, the frequency of the impedance modulation of the antenna 50 encodes the frequency information contained within the test result signal 34.
- the test result signal 34 were coupled to the antenna 50 via the coupler 66 without the antenna couple enable signal 170, the test unit 12 would see a series of frequencies but would not be able to easily determine which test state the test circuit 14 is currently in.
- the sequencer 60 also switches the coupler 66 so that before each repetition of the test sequence, i.e. during test state 0 or 8, the coupler 66 is disabled so that no signal is radiated towards the test unit 12.
- the test unit 12 may therefore synchronize to the test result signal 34 by the absence of reception of the test result signal 34 from the test circuit 14.
- the test circuit 14 can be extended to test the functionality of individual sub-circuits contained within the IC 18 (i.e. a sub-circuit of IC 18) as long as these individual sub-circuits do not require too much power to operate.
- a functional test may be performed on memory wherein the sequencer 60 selectively provides a digital logic value of '1' or '0' to a series of memory cells. Each memory cell could then be probed and a frequency f1 transmitted to the test unit 12 if the memory cell held a digital logic value of '1' or a frequency f2 transmitted to the test unit 12 if the memory cell held a digital logic value of O'. The test unit 12 would then evaluate whether the received test result signal 34 contained the correct data. Referring to Figure 28, a modification of the test circuit 14 which would allow the test circuit 14 to test a sub-circuit 180 within the IC 18 is shown.
- This embodiment includes the circuitry shown in Figure 7 as well as an enable transistor QE connected to ground VSS, a test signal 182 and an enable test sub-circuit signal 184.
- the source voltage VDD which is used to power the sub-circuit 180 is provided by the voltage rectifier 52.
- the power of the sub-circuit 180 is provided by the enable test sub-circuit signal 184 that grounds the sub-circuit 180. This grounding is required because a ground path is needed before the sub-circuit 180 can be powered.
- This embodiment is preferable because there is a low voltage drop across the transistor QE.
- the sequencer 60 is modified to provide the enable test sub-circuit signal 184 as well as the test signal 182 that is used to test the functionality of the sub-circuit 180.
- the test signal 182 can be used to set one or many logic states within the sub-circuit 180.
- the resulting output signal of the sub-circuit 180 i.e. the test result signal 34, is then sent to the coupler 68.
- the coupler 68 also receives the antenna couple enable signal 170 which was previously described.
- the test result signal 34 may then be transmitted to the test unit 12 where the test result signal 34 may be evaluated to determine whether the sub-circuit 180 behaved correctly.
- Figure 29 shows an alternate embodiment of test circuit 14 allowing the test circuit 14 to test the sub-circuit 180 within the IC 18 and includes all of the components shown in Figure 28 with one exception; the sub-circuit 180 is powered differently.
- the enable transistor QE' is connected to the supply voltage VDD and the sub-circuit 180 is connected to ground VSS.
- the enable test sub-circuit signal 184 has a digital logic value of '0', the enable transistor QE will turn on and connect the supply voltage VDD to the sub-circuit 180.
- the operation of this modified version of the test circuit 14 would otherwise operate as previously described for the embodiment shown in Figure 28.
- test circuit 14 Since the test circuit 14 was designed with a minimal number of transistors and requires a minimal amount of chip area, the test circuit 14 may be fabricated with one or two metallization layers whereas current state of the art ICs require as many as 7 layers of metallization. Alternatively, more metallization layers could be used in the fabrication of the test circuit 14. However, since the test circuit 14 can be fabricated with two metallization layers (or alternatively one metallization layer and one poly-silicon interconnect layer) wireless testing may be performed using the wireless IC test system 10 before all of the metallization layers for the IC 18 have been deposited. Furthermore, this testing may be continued throughout the manufacturing process as other layers are added to the IC 18.
- each new metallization layer may be simply switched into and out of the test circuit 14 during testing. In this case, an absence of the test result signal 34 may be used to indicate a functional failure in the metallization layer.
- the addition of later metallization and oxide layers could be used to increase the value of the resistors and the capacitors used in the test circuit 14 which would allow the test unit 12 to follow the growth of the IC 18 right up to completion.
- CADENCETM which is a widely used IC design CAD tool. The simulation was done on the following IC technologies and supply voltages: 0.5 micron with 5 V, 0.35 micron with 3.5 V, 0.25 micron with 2.5 V and 0.18 micron with 2 V.
- the capacitance parameter test was simulated using two capacitors with values of 200 fF and 400 fF and two resistors with values of 5 k ⁇ and 10 k ⁇ .
- a Discrete Fourier Transform integrated over a test interval of one microsecond was used to observe the simulated test results.
- the ability to evaluate test results in such a short period of time is in contrast to conventional probe tests in which a 101 ring oscillator operating at approximately 100 MHz results in a minimum requirement of 10 microseconds to obtain a test result.
- FIG. 30a A spectrum of test results is shown in Figures 30a and 30b.
- FIG 30a for capacitance, there was a distinct difference between the two frequencies exhibited (labeled c1 and c2) by the test circuit 14 when the variable ring oscillator 62 was loaded first by sub-circuit 154 and then by sub-circuit 156.
- the resistance parameter test results also showed distinct oscillation frequencies (the frequencies are labeled r1 and r2).
- Figure 30b shows the simulation results for the gate delay parameter test, In this case, there was also two discernible oscillation frequencies d1 and d2. The extra delay, and hence lower oscillation frequency, due to the two extra inverters is labeled d2.
- Figure 31 is a graph of simulated test results plotting the oscillation frequency of the variable ring oscillator 62 versus supply voltage VDD for various IC technologies.
- This Figure shows that the test circuit 14 is scalable across different supply voltages (1 , 1.5, 2, 2.5 and 3 V) as well as different IC technologies (0.18, 0.25 and 0.5 microns) while the variable ring oscillator 62 was oscillating at frequencies on the order of 500 MHz to 4.5 GHz.
- the test circuit 14 is highly flexible and may be used to test ICs 18 at their nominal clock rates which are currently in the Gigahertz range.
- the test circuit 14 may be used in testing during the manufacture of many different ICs ranging from analog to digital devices.
- variable ring oscillator 62 had a smooth transition without any glitches when switching from a given test state to the next test state. Glitches are undesirable since they would introduce a startup time (i.e. delay), create noise and may also cause power surges which could cause very large increases in the power consumed by the test circuit 14. If different ring oscillators were used for each test state then glitches may result and there may have to be some circuitry in the test circuit 14 adapted to avoid transients in the test results. The synchronization issue would also affect the test unit 1 2 and it would be likely that the bandwidth of the receiver of the test unit 12 would have to be substantially increased to accommodate this synchronization issue. However, simulations showed that glitches are not an issue with the test circuit 14.
- test circuit 1 4 was done for exemplary purposes, with standard VLSI CAD tools, using a 5 layer 0.25 micron, 2.5 V, single n-well CMOS process.
- the final layout, without the antenna, was approximately 150 by 50 micrometers and comprised approximately 250 transistors. This results in a chip area of 7,500 ⁇ m 2 which is approximately 1/10, 000 th the area of a Pentium class IC.
- the test circuit 14 dissipates approximately 1 mW of power which is 1 /20,000 th of the power dissipation of a Pentium class IC.
- the wireless IC test system described herein can be further altered or modified within the scope of the original' invention. For instance, more or fewer components or groups of components may be used in the parametric testing of the IC 18. Furthermore, other test methods may be used by the test circuit 14.
Abstract
Description
Claims
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP20010933500 EP1282913B1 (en) | 2000-05-15 | 2001-05-15 | Wireless radio frequency testing method of integrated circuits and wafers |
CA2409435A CA2409435C (en) | 2000-05-15 | 2001-05-15 | Wireless radio frequency technique design and method for testing of integrated circuits and wafers |
DE2001613096 DE60113096T2 (en) | 2000-05-15 | 2001-05-15 | WIRELESS HIGH FREQUENCY TEST METHOD FOR INTEGRATED CIRCUITS AND DISCS |
JP2001584477A JP4869535B2 (en) | 2000-05-15 | 2001-05-15 | Radio frequency technology structure and method for testing integrated circuits and wafers |
AT01933500T ATE303657T1 (en) | 2000-05-15 | 2001-05-15 | WIRELESS HIGH FREQUENCY TESTING METHOD FOR INTEGRATED CIRCUITS AND DISCS |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CA002308820A CA2308820A1 (en) | 2000-05-15 | 2000-05-15 | Wireless radio frequency technique design and method for testing of integrated circuits and wafers |
CA2,308,820 | 2000-05-15 |
Publications (3)
Publication Number | Publication Date |
---|---|
WO2001088976A2 true WO2001088976A2 (en) | 2001-11-22 |
WO2001088976A3 WO2001088976A3 (en) | 2002-07-18 |
WO2001088976B1 WO2001088976B1 (en) | 2002-08-29 |
Family
ID=4166180
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CA2001/000688 WO2001088976A2 (en) | 2000-05-15 | 2001-05-15 | Wireless radio frequency testing methode of integrated circuits and wafers |
Country Status (8)
Country | Link |
---|---|
US (3) | US6759863B2 (en) |
EP (1) | EP1282913B1 (en) |
JP (2) | JP4869535B2 (en) |
AT (1) | ATE303657T1 (en) |
CA (1) | CA2308820A1 (en) |
DE (1) | DE60113096T2 (en) |
ES (1) | ES2248327T3 (en) |
WO (1) | WO2001088976A2 (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6891391B2 (en) | 2001-05-15 | 2005-05-10 | Semiconductor Energy Laboratory Co., Ltd. | Measuring method, inspection method, inspection device, semiconductor device, method of manufacturing a semiconductor device, and method of manufacturing an element substrate |
SG117406A1 (en) * | 2001-03-19 | 2005-12-29 | Miconductor Energy Lab Co Ltd | Method of manufacturing a semiconductor device |
US7283255B2 (en) | 2002-02-06 | 2007-10-16 | Cyberoptics Semiconductor, Inc. | Wireless substrate-like sensor |
US7532018B2 (en) | 2001-03-19 | 2009-05-12 | Semiconductor Energy Laboratory Co., Ltd. | Inspection method and inspection apparatus |
JP2010500823A (en) * | 2006-08-09 | 2010-01-07 | クゥアルコム・インコーポレイテッド | Circuit simulator parameter extraction using a configurable ring oscillator |
US8159257B2 (en) | 2005-03-07 | 2012-04-17 | Semiconductor Energy Laboratory Co., Ltd. | Element substrate, inspecting method, and manufacturing method of semiconductor device |
Families Citing this family (93)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CA2308820A1 (en) * | 2000-05-15 | 2001-11-15 | The Governors Of The University Of Alberta | Wireless radio frequency technique design and method for testing of integrated circuits and wafers |
US20040193977A1 (en) * | 2001-12-20 | 2004-09-30 | Cirrus Logic, Inc. | Non-invasive, low pin count test circuits and methods utilizing emulated stress conditions |
CA2404183C (en) * | 2002-09-19 | 2008-09-02 | Scanimetrics Inc. | Non-contact tester for integrated circuits |
GB0222556D0 (en) * | 2002-09-28 | 2002-11-06 | Koninkl Philips Electronics Nv | RF chip testing method and system |
US6865503B2 (en) * | 2002-12-24 | 2005-03-08 | Conexant Systems, Inc. | Method and apparatus for telemetered probing of integrated circuit operation |
US6831494B1 (en) * | 2003-05-16 | 2004-12-14 | Transmeta Corporation | Voltage compensated integrated circuits |
US6933739B1 (en) * | 2003-05-23 | 2005-08-23 | Marvell Semiconductor Israel Ltd. | Ring oscillator system |
US7507228B2 (en) * | 2003-06-30 | 2009-03-24 | Johnson & Johnson Consumer Companies, Inc. | Device containing a light emitting diode for treatment of barrier membranes |
US7256055B2 (en) * | 2003-08-25 | 2007-08-14 | Tau-Metrix, Inc. | System and apparatus for using test structures inside of a chip during the fabrication of the chip |
TWI254506B (en) * | 2003-09-16 | 2006-05-01 | Samsung Electronics Co Ltd | Ring oscillator, memory system comprising the same, and method for generating oscillating signals |
US7218094B2 (en) * | 2003-10-21 | 2007-05-15 | Formfactor, Inc. | Wireless test system |
US7109734B2 (en) * | 2003-12-18 | 2006-09-19 | Xilinx, Inc. | Characterizing circuit performance by separating device and interconnect impact on signal delay |
US7215133B2 (en) * | 2004-01-30 | 2007-05-08 | International Business Machines Corporation | Contactless circuit testing for adaptive wafer processing |
US7466157B2 (en) * | 2004-02-05 | 2008-12-16 | Formfactor, Inc. | Contactless interfacing of test signals with a device under test |
US7202687B2 (en) * | 2004-04-08 | 2007-04-10 | Formfactor, Inc. | Systems and methods for wireless semiconductor device testing |
US7173455B2 (en) | 2004-06-08 | 2007-02-06 | Transmeta Corporation | Repeater circuit having different operating and reset voltage ranges, and methods thereof |
US7405597B1 (en) | 2005-06-30 | 2008-07-29 | Transmeta Corporation | Advanced repeater with duty cycle adjustment |
US7635992B1 (en) | 2004-06-08 | 2009-12-22 | Robert Paul Masleid | Configurable tapered delay chain with multiple sizes of delay elements |
US7336103B1 (en) | 2004-06-08 | 2008-02-26 | Transmeta Corporation | Stacked inverter delay chain |
US7142018B2 (en) | 2004-06-08 | 2006-11-28 | Transmeta Corporation | Circuits and methods for detecting and assisting wire transitions |
US7498846B1 (en) | 2004-06-08 | 2009-03-03 | Transmeta Corporation | Power efficient multiplexer |
US7304503B2 (en) | 2004-06-08 | 2007-12-04 | Transmeta Corporation | Repeater circuit with high performance repeater mode and normal repeater mode, wherein high performance repeater mode has fast reset capability |
US7071747B1 (en) | 2004-06-15 | 2006-07-04 | Transmeta Corporation | Inverting zipper repeater circuit |
US7206982B1 (en) * | 2004-06-16 | 2007-04-17 | Arm Limited | Diagnostic mechanism for an integrated circuit |
US7026838B2 (en) * | 2004-06-18 | 2006-04-11 | Texas Instruments Incorporated | Versatile system for accelerated stress characterization of semiconductor device structures |
US7239163B1 (en) * | 2004-06-23 | 2007-07-03 | Ridgetop Group, Inc. | Die-level process monitor and method |
US7291507B2 (en) * | 2004-09-23 | 2007-11-06 | Pixim, Inc. | Using a time invariant statistical process variable of a semiconductor chip as the chip identifier |
US7330080B1 (en) | 2004-11-04 | 2008-02-12 | Transmeta Corporation | Ring based impedance control of an output driver |
US20060109120A1 (en) * | 2004-11-19 | 2006-05-25 | Jeremy Burr | RFID tag in a substrate |
US20060109119A1 (en) * | 2004-11-19 | 2006-05-25 | Jeremy Burr | RFID tag in a printed circuit board |
US20060132167A1 (en) * | 2004-12-22 | 2006-06-22 | Jian Chen | Contactless wafer level burn-in |
US7592842B2 (en) | 2004-12-23 | 2009-09-22 | Robert Paul Masleid | Configurable delay chain with stacked inverter delay elements |
JP4883679B2 (en) * | 2005-03-07 | 2012-02-22 | 株式会社半導体エネルギー研究所 | Element substrate, inspection method, and manufacturing method of semiconductor device |
TWI264551B (en) * | 2005-05-04 | 2006-10-21 | Univ Tsinghua | System for probing integrated circuit devices |
US20060261840A1 (en) * | 2005-05-18 | 2006-11-23 | Texas Instruments, Inc. | System and method for determining channel mobility |
US7663408B2 (en) * | 2005-06-30 | 2010-02-16 | Robert Paul Masleid | Scannable dynamic circuit latch |
US7265639B2 (en) * | 2005-08-05 | 2007-09-04 | International Business Machines Corporation | Methods and apparatus for ring oscillator based MOSFET gate capacitance measurements |
US7883019B2 (en) * | 2005-09-02 | 2011-02-08 | Hynix Semiconductor Inc. | Integrated circuit with embedded FeRAM-based RFID |
JP4701939B2 (en) * | 2005-09-12 | 2011-06-15 | 横河電機株式会社 | Semiconductor integrated circuit and test system thereof |
US7394681B1 (en) | 2005-11-14 | 2008-07-01 | Transmeta Corporation | Column select multiplexer circuit for a domino random access memory array |
US7417449B1 (en) * | 2005-11-15 | 2008-08-26 | Advanced Micro Devices, Inc. | Wafer stage storage structure speed testing |
US7414485B1 (en) | 2005-12-30 | 2008-08-19 | Transmeta Corporation | Circuits, systems and methods relating to dynamic ring oscillators |
US7642866B1 (en) | 2005-12-30 | 2010-01-05 | Robert Masleid | Circuits, systems and methods relating to a dynamic dual domino ring oscillator |
US8373429B2 (en) * | 2006-03-07 | 2013-02-12 | Steven Slupsky | Method and apparatus for interrogating an electronic component |
EP1996955A4 (en) * | 2006-03-07 | 2011-10-19 | Scanimetrics Inc | Method and apparatus for interrogating an electronic component |
JP4708269B2 (en) * | 2006-06-22 | 2011-06-22 | シャープ株式会社 | Semiconductor device and inspection method of semiconductor device |
US7495466B1 (en) * | 2006-06-30 | 2009-02-24 | Transmeta Corporation | Triple latch flip flop system and method |
US7710153B1 (en) | 2006-06-30 | 2010-05-04 | Masleid Robert P | Cross point switch |
US7546501B2 (en) * | 2006-09-13 | 2009-06-09 | Texas Instruments Incorporated | Selecting test circuitry from header signals on power lead |
ITMI20070386A1 (en) * | 2007-02-28 | 2008-09-01 | St Microelectronics Srl | INTERFERENCE SUPPRESSION IN TEST WITHOUT WIRES OF SEMICONDUCTOR DEVICES |
WO2008119179A1 (en) * | 2007-04-03 | 2008-10-09 | Scanimetrics Inc. | Testing of electronic circuits using an active probe integrated circuit |
GB2463806B (en) | 2007-05-08 | 2012-07-18 | Scanimetrics Inc | Ultra high speed signal transmission/reception |
US8362481B2 (en) | 2007-05-08 | 2013-01-29 | Scanimetrics Inc. | Ultra high speed signal transmission/reception |
WO2009065040A1 (en) * | 2007-11-14 | 2009-05-22 | The Trustees Of Columbia University In The City Of New York | Systems and methods for providing power to a device under test |
TWI354793B (en) * | 2008-01-18 | 2011-12-21 | King Yuan Electronics Co Ltd | Ic testing environment investigating device and me |
CA2623257A1 (en) * | 2008-02-29 | 2009-08-29 | Scanimetrics Inc. | Method and apparatus for interrogating an electronic component |
JP2009289334A (en) * | 2008-05-29 | 2009-12-10 | Toshiba Corp | Semiconductor device and test method |
US8294483B2 (en) * | 2008-05-30 | 2012-10-23 | Freescale Semiconductor, Inc. | Testing of multiple integrated circuits |
US8032030B2 (en) * | 2008-05-30 | 2011-10-04 | Freescale Semiconductor, Inc. | Multiple core system |
US8717057B2 (en) * | 2008-06-27 | 2014-05-06 | Qualcomm Incorporated | Integrated tester chip using die packaging technologies |
US8643539B2 (en) * | 2008-11-19 | 2014-02-04 | Nokomis, Inc. | Advance manufacturing monitoring and diagnostic tool |
US8255183B1 (en) | 2009-06-30 | 2012-08-28 | Qualcomm Atheros, Inc | Communication unit with analog test unit |
JP2011033488A (en) * | 2009-08-03 | 2011-02-17 | Renesas Electronics Corp | Semiconductor integrated circuit test device |
US8466707B2 (en) | 2010-03-03 | 2013-06-18 | Qualcomm Incorporated | Method and apparatus for testing a memory device |
IT1399914B1 (en) * | 2010-04-29 | 2013-05-09 | St Microelectronics Srl | TEST CIRCUIT OF A CIRCUIT INTEGRATED ON THE WAFER OF THE TYPE INCLUDING AT LEAST AN EMBEDDED TYPE ANTENNA AND ITS INTEGRATED CIRCUIT OBTAINED THROUGH A SINGULATION STARTING FROM A WAFER PORTION EQUIPPED WITH SUCH A TEST CIRCUIT. |
US9205270B2 (en) | 2010-06-28 | 2015-12-08 | Nokomis, Inc | Method and apparatus for the diagnosis and prognosis of active implants in or attached to biological hosts or systems |
KR101183629B1 (en) * | 2010-12-21 | 2012-09-18 | 에스케이하이닉스 주식회사 | Semiconductor device and semiconductor control system including the same |
US8825823B2 (en) | 2011-01-06 | 2014-09-02 | Nokomis, Inc | System and method for physically detecting, identifying, diagnosing and geolocating electronic devices connectable to a network |
US10475754B2 (en) | 2011-03-02 | 2019-11-12 | Nokomis, Inc. | System and method for physically detecting counterfeit electronics |
US9059189B2 (en) | 2011-03-02 | 2015-06-16 | Nokomis, Inc | Integrated circuit with electromagnetic energy anomaly detection and processing |
JP2012208108A (en) * | 2011-03-11 | 2012-10-25 | Denso Corp | Semiconductor integrated circuit |
US9157954B2 (en) * | 2011-06-03 | 2015-10-13 | Apple Inc. | Test system with temporary test structures |
US9070651B2 (en) | 2011-12-02 | 2015-06-30 | International Business Machines Corporation | Non-linear kerf monitor and design structure thereof |
US9285463B1 (en) | 2011-12-12 | 2016-03-15 | Nokomis, Inc. | Method and apparatus for battle damage assessment of electric or electronic devices and systems |
KR101910933B1 (en) * | 2011-12-21 | 2018-10-24 | 에스케이하이닉스 주식회사 | Semiconductor integrated circuit and control method of testing the same |
US9658314B2 (en) | 2012-03-02 | 2017-05-23 | Nokomis, Inc. | System and method for geo-locating and detecting source of electromagnetic emissions |
US9851386B2 (en) | 2012-03-02 | 2017-12-26 | Nokomis, Inc. | Method and apparatus for detection and identification of counterfeit and substandard electronics |
US9134368B2 (en) | 2012-05-07 | 2015-09-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contactless wafer probing with improved power supply |
US9599576B1 (en) | 2013-03-06 | 2017-03-21 | Nokomis, Inc. | Acoustic—RF multi-sensor material characterization system |
US9625509B1 (en) | 2013-03-06 | 2017-04-18 | Nokomis, Inc. | Automated sensor system for RF shielding characterization |
US9488572B2 (en) | 2013-06-19 | 2016-11-08 | Ohio State Innovation Foundation | Non-contact probe measurement test bed for millimeter wave and terahertz circuits, integrated devices/components, systems for spectroscopy using sub-wavelength-size-samples |
KR102188060B1 (en) * | 2014-02-05 | 2020-12-07 | 삼성전자 주식회사 | Probe card and Test System including the Probe Card |
US9772363B2 (en) | 2014-02-26 | 2017-09-26 | Nokomis, Inc. | Automated analysis of RF effects on electronic devices through the use of device unintended emissions |
US9729201B2 (en) * | 2014-04-24 | 2017-08-08 | Empire Technology Development Llc | Broadcasting a message using modulated power |
US10395032B2 (en) | 2014-10-03 | 2019-08-27 | Nokomis, Inc. | Detection of malicious software, firmware, IP cores and circuitry via unintended emissions |
US9642014B2 (en) | 2014-06-09 | 2017-05-02 | Nokomis, Inc. | Non-contact electromagnetic illuminated detection of part anomalies for cyber physical security |
JP2016180673A (en) * | 2015-03-24 | 2016-10-13 | 株式会社デンソー | Semiconductor integrated circuit and test system therefor |
US20170245361A1 (en) * | 2016-01-06 | 2017-08-24 | Nokomis, Inc. | Electronic device and methods to customize electronic device electromagnetic emissions |
GB2559407B (en) * | 2017-02-06 | 2020-06-03 | Advanced Risc Mach Ltd | Testing integrated circuits |
US10448864B1 (en) | 2017-02-24 | 2019-10-22 | Nokomis, Inc. | Apparatus and method to identify and measure gas concentrations |
TWI634339B (en) * | 2017-11-21 | 2018-09-01 | 興城科技股份有限公司 | Method and apparatus for testing a tft panel |
US11489847B1 (en) | 2018-02-14 | 2022-11-01 | Nokomis, Inc. | System and method for physically detecting, identifying, and diagnosing medical electronic devices connectable to a network |
KR20230024080A (en) * | 2021-08-11 | 2023-02-20 | 삼성전자주식회사 | Integrated circuit including test circuit and manufacturing the same |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5095267A (en) * | 1990-03-19 | 1992-03-10 | National Semiconductor Corporation | Method of screening A.C. performance characteristics during D.C. parametric test operation |
US5446395A (en) * | 1992-09-22 | 1995-08-29 | Nec Corporation | Test circuit for large scale integrated circuits on a wafer |
WO1999017353A1 (en) * | 1997-09-29 | 1999-04-08 | Siemens Aktiengesellschaft | Multiplexed test circuit on a semiconductor chip |
WO1999032893A1 (en) * | 1997-12-22 | 1999-07-01 | Conexant Systems, Inc. | Wireless test apparatus for integrated circuit die |
US6058497A (en) * | 1992-11-20 | 2000-05-02 | Micron Technology, Inc. | Testing and burn-in of IC chips using radio frequency transmission |
Family Cites Families (87)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3689885A (en) | 1970-09-15 | 1972-09-05 | Transitag Corp | Inductively coupled passive responder and interrogator unit having multidimension electromagnetic field capabilities |
US4002974A (en) | 1975-11-13 | 1977-01-11 | Bell Telephone Laboratories, Incorporated | Method and apparatus for testing circuits |
US4105950A (en) | 1976-09-13 | 1978-08-08 | Rca Corporation | Voltage controlled oscillator (VCO) employing nested oscillating loops |
US4392105A (en) * | 1980-12-17 | 1983-07-05 | International Business Machines Corp. | Test circuit for delay measurements on a LSI chip |
US4587480A (en) * | 1982-06-17 | 1986-05-06 | Storage Technology Partners | Delay testing method for CMOS LSI and VLSI integrated circuits |
US4489272A (en) | 1982-07-06 | 1984-12-18 | International Business Machines Corporation | Test circuit for turn-on and turn-off delay measurements |
US4517532A (en) | 1983-07-01 | 1985-05-14 | Motorola, Inc. | Programmable ring oscillator |
US4985681A (en) | 1985-01-18 | 1991-01-15 | Siemens Aktiengesellschaft | Particle beam measuring method for non-contact testing of interconnect networks |
EP0309201B1 (en) | 1987-09-22 | 1993-05-26 | Hitachi Maxell Ltd. | Method and system of communication for a non-contact ic card |
JPH065691B2 (en) | 1987-09-26 | 1994-01-19 | 株式会社東芝 | Semiconductor element test method and test apparatus |
JPH01318262A (en) * | 1988-06-20 | 1989-12-22 | Fujitsu Ltd | Integrated circuit and method of assessing characteristics thereof |
JPH0755593B2 (en) | 1989-05-18 | 1995-06-14 | 三菱電機株式会社 | Non-contact IC card |
US5039602A (en) * | 1990-03-19 | 1991-08-13 | National Semiconductor Corporation | Method of screening A.C. performance characteristics during D.C. parametric test operation |
US5252914A (en) | 1990-08-06 | 1993-10-12 | Ericsson Ge Mobile Communications Inc. | Method of constructing and testing a circuit board designed for early diagnostics |
US5059899A (en) | 1990-08-16 | 1991-10-22 | Micron Technology, Inc. | Semiconductor dies and wafers and methods for making |
US5075417A (en) * | 1990-08-31 | 1991-12-24 | Cape Industries | Polyester polyols from tall oil fatty acid, maleic anhydride, and aromatic polyester polyols |
JPH04139850A (en) * | 1990-10-01 | 1992-05-13 | Matsushita Electric Ind Co Ltd | Semiconductor integrated circuit device and inspecting method thereof |
JPH04160377A (en) * | 1990-10-23 | 1992-06-03 | Nec Corp | Semiconductor integrated circuit |
US5192913A (en) | 1990-12-20 | 1993-03-09 | Microelectronics And Computer Technology Corporation | Segmented charge limiting test algorithm for electrical components |
US5204559A (en) * | 1991-01-23 | 1993-04-20 | Vitesse Semiconductor Corporation | Method and apparatus for controlling clock skew |
US5149662A (en) | 1991-03-27 | 1992-09-22 | Integrated System Assemblies Corporation | Methods for testing and burn-in of integrated circuit chips |
US5315241A (en) | 1991-09-18 | 1994-05-24 | Sgs-Thomson Microelectronics, Inc. | Method for testing integrated circuits |
US5279975A (en) | 1992-02-07 | 1994-01-18 | Micron Technology, Inc. | Method of testing individual dies on semiconductor wafers prior to singulation |
JPH05273234A (en) * | 1992-03-25 | 1993-10-22 | Mitsubishi Electric Corp | Mmic apparatus and rf probe head |
US5457400A (en) | 1992-04-10 | 1995-10-10 | Micron Technology, Inc. | Semiconductor array having built-in test circuit for wafer level testing |
US5266890A (en) | 1992-06-26 | 1993-11-30 | Unisys Corporation | Test wafer for diagnosing flaws in an integrated circuit fabrication process that cause A-C defects |
US5473666A (en) * | 1992-09-11 | 1995-12-05 | Reliance Comm/Tec Corporation | Method and apparatus for digitally controlling gain in a talking path |
US5983363A (en) | 1992-11-20 | 1999-11-09 | Micron Communications, Inc. | In-sheet transceiver testing |
JP3250285B2 (en) * | 1992-11-26 | 2002-01-28 | セイコーエプソン株式会社 | Substrate to be processed provided with information measuring means |
US5448395A (en) * | 1993-08-03 | 1995-09-05 | Northrop Grumman Corporation | Non-mechanical step scanner for electro-optical sensors |
US5625288A (en) | 1993-10-22 | 1997-04-29 | Sandia Corporation | On-clip high frequency reliability and failure test structures |
US5365204A (en) | 1993-10-29 | 1994-11-15 | International Business Machines Corporation | CMOS voltage controlled ring oscillator |
US5486786A (en) * | 1994-08-09 | 1996-01-23 | Lsi Logic Corporation | Process monitor for CMOS integrated circuits |
GB9417244D0 (en) | 1994-08-26 | 1994-10-19 | Inmos Ltd | Integrated circuit device and test method therefor |
FR2726409B1 (en) * | 1994-10-28 | 1996-12-13 | Suisse Electronique Microtech | MULTIPLEXER OF LOGIC VARIABLES |
JP3301874B2 (en) | 1994-12-19 | 2002-07-15 | 松下電器産業株式会社 | Semiconductor device and inspection method thereof |
JP3523698B2 (en) * | 1994-12-21 | 2004-04-26 | 光洋精工株式会社 | Electric power steering device and preventive safety device |
US5905383A (en) | 1995-08-29 | 1999-05-18 | Tektronix, Inc. | Multi-chip module development substrate |
US6005407A (en) | 1995-10-23 | 1999-12-21 | Opmax Inc. | Oscillation-based test method for testing an at least partially analog circuit |
US5714888A (en) | 1995-12-26 | 1998-02-03 | Motorola, Inc. | Method and apparatus for testing electronic circuitry in a manufacturing environment |
US6087842A (en) | 1996-04-29 | 2000-07-11 | Agilent Technologies | Integrated or intrapackage capability for testing electrical continuity between an integrated circuit and other circuitry |
JPH09305252A (en) * | 1996-05-17 | 1997-11-28 | Mitsubishi Electric Corp | Semiconductor device |
US5867033A (en) | 1996-05-24 | 1999-02-02 | Lsi Logic Corporation | Circuit for testing the operation of a semiconductor device |
US5818250A (en) | 1996-07-03 | 1998-10-06 | Silicon Graphics, Inc. | Apparatus and method for determining the speed of a semiconductor chip |
US5811983A (en) * | 1996-09-03 | 1998-09-22 | Integrated Device Technology, Inc. | Test ring oscillator |
US5898186A (en) | 1996-09-13 | 1999-04-27 | Micron Technology, Inc. | Reduced terminal testing system |
US6466520B1 (en) * | 1996-09-17 | 2002-10-15 | Xilinx, Inc. | Built-in AC self test using pulse generators |
US5790479A (en) | 1996-09-17 | 1998-08-04 | Xilinx, Inc. | Method for characterizing interconnect timing characteristics using reference ring oscillator circuit |
US6219305B1 (en) | 1996-09-17 | 2001-04-17 | Xilinx, Inc. | Method and system for measuring signal propagation delays using ring oscillators |
US6069849A (en) * | 1996-09-17 | 2000-05-30 | Xilinx, Inc. | Method and system for measuring signal propagation delays using the duty cycle of a ring oscillator |
US6233205B1 (en) * | 1996-09-17 | 2001-05-15 | Xilinx, Inc. | Built-in self test method for measuring clock to out delays |
JPH10142068A (en) * | 1996-11-14 | 1998-05-29 | Sony Corp | Temperature-measuring apparatus and method for measuring temperature using the apparatus |
US5923676A (en) | 1996-12-20 | 1999-07-13 | Logic Vision, Inc. | Bist architecture for measurement of integrated circuit delays |
US5952840A (en) | 1996-12-31 | 1999-09-14 | Micron Technology, Inc. | Apparatus for testing semiconductor wafers |
JPH10255469A (en) | 1997-03-07 | 1998-09-25 | Mitsubishi Electric Corp | Semiconductor integrated circuit |
FR2764991B1 (en) * | 1997-06-24 | 1999-09-03 | Sgs Thomson Microelectronics | FUNCTIONAL TEST METHOD AND CIRCUIT COMPRISING MEANS FOR IMPLEMENTING THE METHOD |
US5963043A (en) * | 1997-09-17 | 1999-10-05 | International Business Machines Corporation | Method and apparatus for characterized parasitic capacitance between integrated-circuit interconnects |
US6057171A (en) | 1997-09-25 | 2000-05-02 | Frequency Technology, Inc. | Methods for determining on-chip interconnect process parameters |
JP3408408B2 (en) | 1997-10-24 | 2003-05-19 | エヌイーシーマイクロシステム株式会社 | CR oscillation circuit |
TW345685B (en) | 1997-11-22 | 1998-11-21 | United Microelectronics Corp | Semiconductor device with wafer burn-in and method therefor |
US6057699A (en) * | 1997-12-11 | 2000-05-02 | Stmicroelectronics, Inc. | Built-in frequency test circuit for testing the frequency of the output of a frequency generating circuit |
US6223314B1 (en) | 1997-12-31 | 2001-04-24 | Karim Arabi | Method of dynamic on-chip digital integrated circuit testing |
US6075417A (en) | 1998-01-05 | 2000-06-13 | Advanced Micro Devices, Inc. | Ring oscillator test structure |
US6119255A (en) * | 1998-01-21 | 2000-09-12 | Micron Technology, Inc. | Testing system for evaluating integrated circuits, a burn-in testing system, and a method for testing an integrated circuit |
FR2775832B1 (en) * | 1998-03-05 | 2000-05-05 | St Microelectronics Sa | SEMICONDUCTOR TEST SYSTEM CARRIED OUT IN A CUTTING PATH OF A SEMICONDUCTOR WAFER |
US6184696B1 (en) | 1998-03-23 | 2001-02-06 | Conexant Systems, Inc. | Use of converging beams for transmitting electromagnetic energy to power devices for die testing |
US6331782B1 (en) * | 1998-03-23 | 2001-12-18 | Conexant Systems, Inc. | Method and apparatus for wireless testing of integrated circuits |
US6512392B2 (en) * | 1998-04-17 | 2003-01-28 | International Business Machines Corporation | Method for testing semiconductor devices |
US6133582A (en) | 1998-05-14 | 2000-10-17 | Lightspeed Semiconductor Corporation | Methods and apparatuses for binning partially completed integrated circuits based upon test results |
KR100278926B1 (en) | 1998-05-25 | 2001-01-15 | 김영환 | Pulley on-chip wafer level burn-in test circuit and its method |
IL124961A (en) | 1998-06-16 | 2006-10-05 | Orbotech Ltd | Contactless test method and system |
JP2000012639A (en) | 1998-06-24 | 2000-01-14 | Toshiba Corp | Testing circuit of monitor teg |
US6236223B1 (en) | 1998-11-09 | 2001-05-22 | Intermec Ip Corp. | Method and apparatus for wireless radio frequency testing of RFID integrated circuits |
US6134191A (en) | 1999-02-26 | 2000-10-17 | Xilinx, Inc. | Oscillator for measuring on-chip delays |
DE19917586C2 (en) * | 1999-04-19 | 2002-01-17 | Infineon Technologies Ag | Arrangement for carrying out burn-in treatments of semiconductor devices at the wafer level |
US6239591B1 (en) | 1999-04-29 | 2001-05-29 | International Business Machines Corporation | Method and apparatus for monitoring SOI hysterises effects |
US6891124B2 (en) * | 2000-01-05 | 2005-05-10 | Tokyo Electron Limited | Method of wafer band-edge measurement using transmission spectroscopy and a process for controlling the temperature uniformity of a wafer |
US6693434B2 (en) * | 2000-02-16 | 2004-02-17 | Agere Systems, Inc. | Automated system for estimating ring oscillator reliability and testing AC response and method of operation thereof |
CA2308820A1 (en) * | 2000-05-15 | 2001-11-15 | The Governors Of The University Of Alberta | Wireless radio frequency technique design and method for testing of integrated circuits and wafers |
US6556938B1 (en) * | 2000-08-29 | 2003-04-29 | Agilent Technologies, Inc. | Systems and methods for facilitating automated test equipment functionality within integrated circuits |
US6544807B1 (en) * | 2000-11-03 | 2003-04-08 | Lsi Logic Corporation | Process monitor with statistically selected ring oscillator |
US6587811B2 (en) * | 2000-11-28 | 2003-07-01 | Scientific Technologies Incorporated | System and method for delay line testing |
JP2002197894A (en) * | 2000-12-25 | 2002-07-12 | Mitsubishi Electric Corp | Semiconductor integrated circuit |
US6882239B2 (en) * | 2001-05-08 | 2005-04-19 | Formfactor, Inc. | Electromagnetically coupled interconnect system |
US7256055B2 (en) * | 2003-08-25 | 2007-08-14 | Tau-Metrix, Inc. | System and apparatus for using test structures inside of a chip during the fabrication of the chip |
US7215133B2 (en) * | 2004-01-30 | 2007-05-08 | International Business Machines Corporation | Contactless circuit testing for adaptive wafer processing |
US7239163B1 (en) * | 2004-06-23 | 2007-07-03 | Ridgetop Group, Inc. | Die-level process monitor and method |
-
2000
- 2000-05-15 CA CA002308820A patent/CA2308820A1/en not_active Abandoned
-
2001
- 2001-05-15 WO PCT/CA2001/000688 patent/WO2001088976A2/en active IP Right Grant
- 2001-05-15 AT AT01933500T patent/ATE303657T1/en not_active IP Right Cessation
- 2001-05-15 JP JP2001584477A patent/JP4869535B2/en not_active Expired - Fee Related
- 2001-05-15 ES ES01933500T patent/ES2248327T3/en not_active Expired - Lifetime
- 2001-05-15 EP EP20010933500 patent/EP1282913B1/en not_active Expired - Lifetime
- 2001-05-15 DE DE2001613096 patent/DE60113096T2/en not_active Expired - Lifetime
- 2001-05-15 US US09/854,905 patent/US6759863B2/en not_active Expired - Fee Related
-
2004
- 2004-03-01 US US10/788,491 patent/US7183788B2/en not_active Expired - Fee Related
-
2007
- 2007-02-26 US US11/678,924 patent/US8028208B2/en not_active Expired - Fee Related
-
2011
- 2011-08-26 JP JP2011184674A patent/JP2012023382A/en active Pending
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5095267A (en) * | 1990-03-19 | 1992-03-10 | National Semiconductor Corporation | Method of screening A.C. performance characteristics during D.C. parametric test operation |
US5446395A (en) * | 1992-09-22 | 1995-08-29 | Nec Corporation | Test circuit for large scale integrated circuits on a wafer |
US6058497A (en) * | 1992-11-20 | 2000-05-02 | Micron Technology, Inc. | Testing and burn-in of IC chips using radio frequency transmission |
WO1999017353A1 (en) * | 1997-09-29 | 1999-04-08 | Siemens Aktiengesellschaft | Multiplexed test circuit on a semiconductor chip |
WO1999032893A1 (en) * | 1997-12-22 | 1999-07-01 | Conexant Systems, Inc. | Wireless test apparatus for integrated circuit die |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8729548B2 (en) | 2001-03-19 | 2014-05-20 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing a semiconductor device |
SG117406A1 (en) * | 2001-03-19 | 2005-12-29 | Miconductor Energy Lab Co Ltd | Method of manufacturing a semiconductor device |
US7105365B2 (en) | 2001-03-19 | 2006-09-12 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing a semiconductor device |
US7532018B2 (en) | 2001-03-19 | 2009-05-12 | Semiconductor Energy Laboratory Co., Ltd. | Inspection method and inspection apparatus |
US9047796B2 (en) | 2001-03-19 | 2015-06-02 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing a semiconductor device |
US7674635B2 (en) | 2001-03-19 | 2010-03-09 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing a semiconductor device |
US7902845B2 (en) | 2001-03-19 | 2011-03-08 | Semiconductor Energy Laboratory Co., Ltd. | Inspection method and inspection apparatus |
US8664967B2 (en) | 2001-03-19 | 2014-03-04 | Semiconductor Energy Laboratory Co., Ltd. | Inspection method and inspection apparatus |
US6891391B2 (en) | 2001-05-15 | 2005-05-10 | Semiconductor Energy Laboratory Co., Ltd. | Measuring method, inspection method, inspection device, semiconductor device, method of manufacturing a semiconductor device, and method of manufacturing an element substrate |
US8193827B2 (en) | 2001-05-15 | 2012-06-05 | Semiconductor Energy Laboratory Co., Ltd. | Measuring method, inspection method, inspection device, semiconductor device, method of manufacturing a semiconductor device, and method of manufacturing an element substrate |
US7283255B2 (en) | 2002-02-06 | 2007-10-16 | Cyberoptics Semiconductor, Inc. | Wireless substrate-like sensor |
US7289230B2 (en) | 2002-02-06 | 2007-10-30 | Cyberoptics Semiconductors, Inc. | Wireless substrate-like sensor |
US8159257B2 (en) | 2005-03-07 | 2012-04-17 | Semiconductor Energy Laboratory Co., Ltd. | Element substrate, inspecting method, and manufacturing method of semiconductor device |
US9188631B2 (en) | 2005-03-07 | 2015-11-17 | Semiconductor Energy Laboratory Co., Ltd. | Element substrate, inspecting method, and manufacturing method of semiconductor device |
JP2010500823A (en) * | 2006-08-09 | 2010-01-07 | クゥアルコム・インコーポレイテッド | Circuit simulator parameter extraction using a configurable ring oscillator |
Also Published As
Publication number | Publication date |
---|---|
ATE303657T1 (en) | 2005-09-15 |
CA2308820A1 (en) | 2001-11-15 |
EP1282913B1 (en) | 2005-08-31 |
US20030146771A1 (en) | 2003-08-07 |
ES2248327T3 (en) | 2006-03-16 |
JP2003533882A (en) | 2003-11-11 |
US6759863B2 (en) | 2004-07-06 |
WO2001088976A3 (en) | 2002-07-18 |
US8028208B2 (en) | 2011-09-27 |
WO2001088976B1 (en) | 2002-08-29 |
DE60113096D1 (en) | 2005-10-06 |
JP2012023382A (en) | 2012-02-02 |
DE60113096T2 (en) | 2006-06-29 |
US7183788B2 (en) | 2007-02-27 |
US20040164760A1 (en) | 2004-08-26 |
US20070162801A1 (en) | 2007-07-12 |
JP4869535B2 (en) | 2012-02-08 |
EP1282913A2 (en) | 2003-02-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7183788B2 (en) | Wireless radio frequency technique design and method for testing of integrated circuits and wafers | |
US7944229B2 (en) | Method and apparatus for calibrating internal pulses in an integrated circuit | |
US7594149B2 (en) | In-situ monitor of process and device parameters in integrated circuits | |
US20130285739A1 (en) | Methods, apparatus and system to support large-scale micro- systems including embedded and distributed power supply, thermal regulation, multi-distributedsensors and electrical signal propagation | |
Hurst | VLSI Testing: digital and mixed analogue/digital techniques | |
US6844751B2 (en) | Multi-state test structures and methods | |
US7808265B2 (en) | Differential voltage defectivity monitoring circuit | |
US20080284459A1 (en) | Testing Using Independently Controllable Voltage Islands | |
EP1293791B1 (en) | Semiconductor integrated circuit device and device for testing same | |
Coyette et al. | Automated testing of mixed-signal integrated circuits by topology modification | |
CA2409435C (en) | Wireless radio frequency technique design and method for testing of integrated circuits and wafers | |
Sharma et al. | VLSI interconnects and their testing: prospects and challenges ahead | |
Rinitha et al. | Testing in VLSI: A survey | |
US7109738B2 (en) | Method for modeling inductive effects on circuit performance | |
Ali et al. | Challenges and directions for testing IC | |
US10817644B2 (en) | Circuit and method for design of RF integrated circuits for process control monitoring | |
US6700399B1 (en) | High density parasitic measurement structure | |
US7129696B2 (en) | Method for capacitance measurement in silicon | |
Moore et al. | Design of wireless sub-micron characterization system | |
WO2006058019A1 (en) | Method for capacitance measurement in silicon | |
Wu et al. | A built-in method for measuring the delay of TSVs in 3D ICs | |
VanHorn et al. | LAN interface chip and mixed-signal testing developments | |
Yotsuyanagi et al. | Test pattern for supply current test of open defects by applying time-variable electric field | |
Dalmia | On power-supply current testing of mixed-signal phase-locked-loops | |
Bhushan et al. | Electrical Tests and Characterization in Manufacturing |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): CA JP |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
AK | Designated states |
Kind code of ref document: A3 Designated state(s): CA JP |
|
AL | Designated countries for regional patents |
Kind code of ref document: A3 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
AK | Designated states |
Kind code of ref document: B1 Designated state(s): CA JP |
|
AL | Designated countries for regional patents |
Kind code of ref document: B1 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2409435 Country of ref document: CA |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2001933500 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 2001933500 Country of ref document: EP |
|
WWG | Wipo information: grant in national office |
Ref document number: 2001933500 Country of ref document: EP |