WO2001037422A1 - Amplifier - Google Patents

Amplifier Download PDF

Info

Publication number
WO2001037422A1
WO2001037422A1 PCT/EP2000/010604 EP0010604W WO0137422A1 WO 2001037422 A1 WO2001037422 A1 WO 2001037422A1 EP 0010604 W EP0010604 W EP 0010604W WO 0137422 A1 WO0137422 A1 WO 0137422A1
Authority
WO
WIPO (PCT)
Prior art keywords
current
resistor
amplifier
transistors
gate
Prior art date
Application number
PCT/EP2000/010604
Other languages
French (fr)
Inventor
William Redman-White
Original Assignee
Koninklijke Philips Electronics N.V.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Koninklijke Philips Electronics N.V. filed Critical Koninklijke Philips Electronics N.V.
Priority to JP2001537865A priority Critical patent/JP2003514478A/en
Priority to KR1020017008842A priority patent/KR20010089826A/en
Priority to EP00981216A priority patent/EP1145425A1/en
Publication of WO2001037422A1 publication Critical patent/WO2001037422A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/30Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters
    • H03F1/307Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters in push-pull amplifiers
    • H03F1/308Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters in push-pull amplifiers using MOSFET
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/26Push-pull amplifiers; Phase-splitters therefor

Definitions

  • the invention relates to an amplifier and particularly, but not exclusively, to an amplifier suitable for use with low power supply voltages.
  • Portable equipment such as mobile telephones or audio or video players require integrated circuits in which mean power consumption is minimised, in order to obtain maximum battery life, but which enables correct handling of large signals.
  • One of the elements frequently required is an amplifier and in order to meet the above requirements Class AB CMOS op- amps and buffers are commonly used.
  • a particular problem with such amplifiers is how to set the standing current in the output stage, particularly at low supply voltages. Two significant requirements are to minimise wasted current when no signal is present and to ensure that both the N and P channel drive transistors are not both turned off at the same time as this leads to "cross-over distortion". This latter requirement is particularly onerous at low signal amplitudes.
  • the output stage of a typical low voltage Class AB CMOS amplifier comprises common source output drivers. Such a construction is chosen in low voltage applications as it allows a signal to swing close to the power rail voltages. In a fully differential version two outputs would be present and there would be common mode feedback both the N and the P channel output transistor gates are driven by a high impedance output of a first stage amplifier. Both gates must rise and fall together with the signal to achieve correct push pull operation.
  • the first stage output levels are, however, not well defined in absolute terms as they are produced at high impedance nodes and they only become well defined when global external feedback is applied. In order to set the minimum output current under no signal conditions it is necessary to know the difference between the gate voltages of the output transistors.
  • US-A-5475343 discloses a class AB complementary output stage that provides maximum output voltage swings and high load currents with minimum power dissipation.
  • the output stage includes a first bias circuit that generates a pair of voltage nodes with a resistor controlled bias current.
  • a second bias circuit comprises four current sources the outputs of which are coupled pair- wise across a resistor to form a pair of high impedance nodes at the resistor terminals.
  • the voltage nodes of the first bias circuit establish bias currents in a differential input stage and in a pair of current sources of the second bias circuit.
  • the outputs of the differential input stage drive the inputs of a second pair of current sources in the second bias circuit, which provide drive currents to the high impedance nodes.
  • the output circuit comprises a pair of complementary common source transistors, the gates (bases) of which are driven by the high impedance nodes of the second bias circuit.
  • the invention provides a class AB amplifier having an output stage comprising complementary common source (or emitter) transistors connected between the power supply rails, first means for setting the (or quiescent) minimum current of the output stage under zero signal conditions, said means comprising a bias resistor through which a bias current is passed and which is connected between the gate (or base) electrodes of the transistors, second means for determining the bias current through the bias resistor, said second means comprising reference current generating means, means for passing the reference current through first and second diode connected complementary reference field effect transistors, means for monitoring the gate (or base) potentials of the first and second reference transistors, and means for applying the gate (or base) potentials to opposite ends of a reference resistor, and third means for sensing the current through the reference resistor and applying a current dependent thereon to the bias resistor.
  • the currents can be made substantially independent of the supply voltage. Consequently the gate-source (or base-emitter) potentials of the reference transistors remain substantially constant and independent of the supply voltage.
  • the quiescent current generating means may comprise a first current generator whose output current is passed through the first reference transistor and a second current generator whose output current is passed through the second transistor, the currents produced by the first and second current generators being substantially equal.
  • the means for monitoring and applying the gate (or base) potential of the second reference transistor to one end of the reference resistor may comprise an operational amplifier.
  • the means for monitoring and applying the gate (or base) potential of the first reference transistor to the other end of the reference resistor may comprise a buffer amplifier.
  • the gate (or base) electrode of the first reference transistor may be directly connected to the other end of the reference resistor means being provided for additionally generating a current having a value slightly less than the reference current and applying said current to the other end of the reference resistor.
  • Means may be provided for reversing the direction of current flow in the bias resistor. This allows operation at very low power supply voltages when the voltage difference between the two output transistor gates (or bases) may change sign. Such an arrangement is particularly useful with battery powered devices, such as mobile phones, where operation with a wide range of voltages as the charge state of the battery changes with use may be required.
  • the reversing means may comprise a comparator for comparing the gate (or base) voltages of the first and second reference transistors and switching means for reversing the direction of current flow through the reference and bias resistors in dependence on the output of the comparator.
  • Figure 1 is a circuit diagram of a first embodiment of an amplifier according to the invention
  • Figure 2 is a circuit diagram of a second embodiment of an amplifier according to the invention.
  • Figure 3 is a circuit diagram of a third embodiment of an amplifier according to the invention
  • Figure 4 is a circuit diagram of one embodiment of an arrangement for generating the currents through the first and second reference transistors.
  • Figure 1 shows the output stage of a Class AB amplifier according to the invention which comprises an input terminal 1 for receiving an input signal, which input terminal is connected to the gate electrode of a P-channel field effect transistor T1 and via a resistor R1 to the gate electrode of an N-channel field effect transistor T2.
  • the drain electrodes of transistors T1 andT2 are connected to an output terminal 2 at which the amplified output signal is made available.
  • the source electrodes of transistors T1 and T2 are connected to supply rails V DD and V S s, respectively.
  • a P-channel field effect transistor T3 is diode connected and has its source electrode connected to the supply rail V D D and its gate and drain electrodes connected to a current sink 3 and a non- inverting input of an op-amp 4.
  • a current source 5 is connected to the gate and drain electrodes of an N-channel field effect transistor T4 whose source electrode is connected to the supply rail V S s ⁇
  • the gate electrode of transistor T4 is connected to a non-inverting input of an op-amp 6.
  • the inverting input of amplifier 4 is connected to its output and to one end of a resistor R2.
  • the other end of resistor R2 is connected to the inverting input of amplifier 6 and to the drain electrode of an N-channel field effect transistor T5.
  • the output of amplifier 6 is connected to the gate electrode of transistor T5 and to the gate electrodes of two further N-channel field effect transistors T6 andT7.
  • the source electrodes of transistors T5, T6, and T7 are each connected to the supply rail V S s-
  • the drain electrode of transistor T6 is connected to the drain electrode of a P-channel field effect transistor T8 whose source electrode is connected to the supply rail V DD .
  • the drain electrode of transistor T8 is connected to its gate electrode and to the gate electrode of a P-channel field effect transistor T9 whose source electrode is connected to the supply rail VDD-
  • the drain electrode of transistor T9 is connected to the gate electrode of transistor T1 while the drain electrode of transistor T7 is connected to the gate electrode of transistor T2.
  • Compensation capacitors C1 and C2 may be connected between the gate and drain electrodes of transistors T1 and T2, respectively, while a capacitor C3 is connected in parallel with resistor R1.
  • T1 andT2 becomes very small, that is a few hundred millivolts, the most reliable way of maintaining a stable offset voltage is by passing a current through a resistor (R1 ). This also avoids gross non-linear behaviour in the signal path.
  • the AC impedance across the resistor must also be kept low so that both transistors are driven in a complementary fashion and this can be achieved, for example, by connecting a large capacitor (C3) in parallel with the resistor. Since the two gates (of transistors T1 and T2) are driven from a high impedance node the offset current are added and subtracted symmetrically at each gate node.
  • the embodiments shown provide amplifiers in which the correct current may be set despite resistance, V t , and V DD fluctuations.
  • the bias current to be passed through resistor R1 is generated by first finding estimates of the absolute gate-source voltages required by two reference transistors T3 and T4 (of the required size) at the required quiescent current specified for the output stage. Because the two gate voltages may become very close in value in a practical application, a common current path cannot necessarily be used to derive reference voltages from which the bias current may be derived. As a result a separate current sink 3 and current source 5 are provided to define the current through transistors T3 and T4 which is equal to the quiescent current through the output transistors T1 and T2.
  • the current sink 3 and current source 5 will be derived by appropriately mirroring the output of a reference current generator which may, for example, be controlled by a band gap reference source.
  • the amplifier 4 acts as a voltage follower to buffer the reference voltage produced at the gate electrode of transistor T3.
  • the reference voltage produced at the gate electrode of transistor T4 is fed to the high impedance non-inverting input of the op-amp 6.
  • the reference resistor R2 is connected between the inverting input of amplifier 6 and the output of amplifier 5. Consequently it has the gate voltages of transistors T3 and T4 impressed upon its ends, since the inverting input of amplifier 6 will follow the potential of the non-inverting input which is connected to the gate electrode of transistor T4.
  • the current fed back by the inverting stage of amplifier 6 supplies the reference current through resistor R2 which is used to define the bias current through resistor R1.
  • This current through resistor R2 can be replicated using the current mirror comprising transistors T5 and T6 to proved both a current source, transistor T9, and a current sink, transistor T7.
  • a defined bias current is passed through the resistor R1 connected between the gate electrodes of the output transistors T1 and T2.
  • the op-amps in the reference current generating loop can be very simple, consisting of a single stage operating at a few ⁇ A and thus taking little power.
  • the resistors R1 and R2 are equal and equal currents are passed through them. This can be achieved by making transistors T5, T6 and T7 identical to each other and transistors T8 and T9 identical to each other. Clearly it is not essential that the current in the reference resistor R2 is equal to that in the bias resistor R1 , the important consideration is that the potential across resistor R1 should be equal to that across resistor R2, but it is convenient to make it so. Different, but related, currents could be generated by appropriate dimensioning of transistors T6 to T9, the potentials being kept equal by appropriate scaling of resistors R1 and R2.
  • transistor T10 is provided.
  • the source electrode of transistor T10 is connected to the supply rail V D D, the drain electrode is connected to the one end of resistor R2, and the gate electrode is connected to the gate electrode of transistor T8.
  • This transistor is dimensioned so that it produces a current of slightly less than the reference current through resistor R2 and consequently a current of slightly less than the reference current is re- injected in to the loop. This gives a reduced error without the stability problems that would occur if a full compensation current was injected.
  • the principle on which the invention is based can be extended to take into account even lower supply voltages.
  • Figure 3 shows an embodiment in which it is possible to reverse the bias current direction in resistor R1 when the power supply voltage decreases to a critical level. Again those elements in Figure 3 which correspond to elements already described with reference to Figure 1 have been given the same reference signs as in Figure 1 . Further only the differences between the embodiments of Figures 1 and 3 will be discussed in detail below.
  • the output of the amplifier 4 is additionally connected to a first input of a comparator 7, while the gate electrode of transistor T4 is additionally connected to a second input of the comparator 7.
  • the output of the comparator 7 is connected to control inputs of first and second switching arrangements 8 and 9.
  • the drain electrode of transistor T5 is additionally connected to the drain electrode of a P-channei field effect transistor T11 while the output of the op-amp 6 is connected via the switching arrangements 8 and 9 to the gate electrodes of transistors T5 and T1 1 , respectively.
  • the gate electrode of transistor T1 1 is connected to the gate electrodes of two further P-channel field effect transistors T12 and T13.
  • the source electrodes of transistors T1 1 , T12, and T13 are each connected to the supply rail V D-
  • the drain electrode of transistor T1 1 is connected to the drain and gate electrodes of an N-channel field effect transistor T14 and to the gate electrode of an N-channel field effect transistor T15.
  • the source electrodes of transistors T14 and T15 are connected to the supply rail V S s-
  • the drain electrode of transistor T13 is connected to the gate electrode of transistor T2 while the drain electrode of transistor T15 is connected to the gate electrode of transistor T1
  • a bi-directional current sink and source is used for the feedback path of the amplifier 6 and a comparator 7 is added to select whether the source or sink is used to supply the feedback when the required Vbias approaches OV and to reduce the V gs of the other device to OV.
  • the current source in the feedback path of the amplifier 6 is formed either by a current source comprising transistor T1 1 or by a current sink comprising transistor T5 depending on the output of the comparator 7.
  • the output of the comparator 7 controls the state of the switching arrangements 8 and 9 thus connecting either transistor T5 or transistor T1 1 into the feedback path of amplifier 6.
  • transistor T5 when transistor T5 is connected in the feedback path of amplifier 6 transistor T1 1 has its source and gate electrodes connected together and hence will deliver no current. Consequently transistors T12 to T15 will also deliver no current. As has previously been described with reference to Figure 1 transistor
  • T5 conveys the current through the reference resistor R2.
  • Transistors T6 and T7 each form a current mirror with transistor T5, the current through transistor T6 further being passed to the input branch of a current mirror formed by transistors T7 andT9. This results in a current being passed through bias resistor R1 whose magnitude is determined by the currents passed by transistors T7 and T9 and so is related to that passed through the reference resistor R2.
  • the two currents will be equal if transistorsT ⁇ to T7 are the same size and transistors T8 andT9 are the same size.
  • transistor T11 If, however, transistor T11 is connected in the feedback path of amplifier 6 then it will pass the reference current through resistor R2. Clearly this current will pass in the opposite direction through resistor R2. At the same time the gate electrode of transistor T5 is connected to V S s causing transistors T5 to T9 to become non-conducting. Transistors T12 and T13 form respective current mirrors with transistor T11 , transistor T12 also feeding the input branch of a current mirror formed by transistors T14 and T15. This results in a current being passed through the bias resistor R1 which is equal (or related to) that passing through the reference resistor R2, this current being conducted via transistors T13 and T15.
  • Figure 4 shows an exemplary embodiment a reference current generator for generating the currents to be applied to transistors T3 and T4. It comprises a bandgap, or other, voltage generator 10 which is connected to a non inverting input of an operational amplifier 11 whose output is connected to the gate electrode of an N channel field effect transistor T20.
  • the source electrode of transistor T20 is connected to an inverting input of the amplifier 11 and via a resistor R10 to the supply rail V ss .
  • the drain electrode of transistor T20 is connected to the drain and gate electrodes of a P channel field effect transistor T21 whose source electrode is connected to the supply rail V dd .
  • the gate electrode of transistors T21 is further connected to the gate electrode of a P channel field effect transistor T22 whose source electrode is connected to the supply rail V d _.
  • the drain electrode of transistor T22 provides a reference current output which is dependent on the bandgap voltage, the value of the resistor R10, and the relative dimensions of transistors T20 to T22.
  • Transistor T23 forms the input branch of a current mirror having two output branches formed by N channel field effect transistors T24 and T25 whose gate electrodes are connected to the gate electrode of transistors T23 and whose source electrodes are connected to the supply rail V ss .
  • the drain electrode of transistor T24 is connected to the drain and gate electrodes of a P channel field effect transistor T26 whose source electrode is connected to the supply rail V dd -
  • Transistor T26 forms the input branch of a current mirror circuit whose output branch is formed by an N channel field effect transistor T27 whose gate electrode is connected to the gate electrode of transistor T26 and whose source electrode is connected to the supply rail V dd .
  • Transistors T27 forms the current source 3 of Figures 1 to 3 and has its drain electrode connected to the drain and gate electrodes of transistor T4.
  • transistor T25 forms the current sink 5 of Figures 1 to 3 and has its drain electrode connected to the gate and drain electrodes of transistor T3.
  • the minimum or quiescent current of the output stage of the amplifier is set to a value which is determined by the band gap voltage and the resistance of resistor R10 and is therefore substantially independent of supply voltage variations.
  • the current through transistor T3 and T4 is equal to that through transistors T1 and T2 but does not directly bear any relationship with the current through the bias resistor R1 or reference resistor R2.
  • the bias current will be a factor of the difference between the gate voltages of transistors T1 and T2 (or T3 and T4) but the resistor values will also determine the actual value of bias current.
  • class AB amplifier While the embodiments of class AB amplifier described with reference to Figures 1 to 4 use field effect transistors the invention is equally applicable to class AB amplifiers using bipolar transistors and no substantial change to the circuit topology or mode of operation would be required.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Amplifiers (AREA)

Abstract

A class AB amplifier having an output stage comprising complementary common source transistors (T1, T2) has means for setting the quiescent current. These comprise a bias resistor (R1) through which a bias current is passed and which is connected between the gates of transistors (T1 and T2) to set their voltages. The current through the bias resistor (R1) is derived from two reference transistors (T3 and T4) which each have the desired quiescent current passed through them by current sources (3, 5). The gate voltages of the reference transistors (T3, T4) are applied across a reference resistor (R2) and the current through the reference resistor (R2) is mirrored (T5 to T9) to the bias resistor (R1).

Description

DESCRIPTION
AMPLIFIER
The invention relates to an amplifier and particularly, but not exclusively, to an amplifier suitable for use with low power supply voltages.
Portable equipment such as mobile telephones or audio or video players require integrated circuits in which mean power consumption is minimised, in order to obtain maximum battery life, but which enables correct handling of large signals. One of the elements frequently required is an amplifier and in order to meet the above requirements Class AB CMOS op- amps and buffers are commonly used. A particular problem with such amplifiers is how to set the standing current in the output stage, particularly at low supply voltages. Two significant requirements are to minimise wasted current when no signal is present and to ensure that both the N and P channel drive transistors are not both turned off at the same time as this leads to "cross-over distortion". This latter requirement is particularly onerous at low signal amplitudes.
The output stage of a typical low voltage Class AB CMOS amplifier comprises common source output drivers. Such a construction is chosen in low voltage applications as it allows a signal to swing close to the power rail voltages. In a fully differential version two outputs would be present and there would be common mode feedback both the N and the P channel output transistor gates are driven by a high impedance output of a first stage amplifier. Both gates must rise and fall together with the signal to achieve correct push pull operation. The first stage output levels are, however, not well defined in absolute terms as they are produced at high impedance nodes and they only become well defined when global external feedback is applied. In order to set the minimum output current under no signal conditions it is necessary to know the difference between the gate voltages of the output transistors. One approach is to use simple tolerancing, but this is not a reliable option due to the high impedance nature of the driver nodes. Previous Class AB amplifiers have frequently used a reference circuit, comprising a series connected chain of N and P devices through which the desired minimum bias current flows, to generate a voltage drop related to the sum of the gate-source voltages of both the N and P channel devices in series. In a source follower type of output this can provide an easy method of setting the bias and is used in many classical audio power amplifiers and bipolar op- amps. For low power supply voltage applications, however, the use of complementary source followers is not an option due to headroom considerations and consequently other solutions must be found. One solution often used is the floating "voltage source" but this has problems with device Vt and saturation voltage.
US-A-5475343 discloses a class AB complementary output stage that provides maximum output voltage swings and high load currents with minimum power dissipation. The output stage includes a first bias circuit that generates a pair of voltage nodes with a resistor controlled bias current. A second bias circuit comprises four current sources the outputs of which are coupled pair- wise across a resistor to form a pair of high impedance nodes at the resistor terminals. The voltage nodes of the first bias circuit establish bias currents in a differential input stage and in a pair of current sources of the second bias circuit. The outputs of the differential input stage drive the inputs of a second pair of current sources in the second bias circuit, which provide drive currents to the high impedance nodes. The output circuit comprises a pair of complementary common source transistors, the gates (bases) of which are driven by the high impedance nodes of the second bias circuit.
It is an object of the invention to enable the provision of an amplifier having a low power dissipation and operable at low power supply voltages.
The invention provides a class AB amplifier having an output stage comprising complementary common source (or emitter) transistors connected between the power supply rails, first means for setting the (or quiescent) minimum current of the output stage under zero signal conditions, said means comprising a bias resistor through which a bias current is passed and which is connected between the gate (or base) electrodes of the transistors, second means for determining the bias current through the bias resistor, said second means comprising reference current generating means, means for passing the reference current through first and second diode connected complementary reference field effect transistors, means for monitoring the gate (or base) potentials of the first and second reference transistors, and means for applying the gate (or base) potentials to opposite ends of a reference resistor, and third means for sensing the current through the reference resistor and applying a current dependent thereon to the bias resistor.
By providing a reference current source to determine the currents through the reference transistors the currents can be made substantially independent of the supply voltage. Consequently the gate-source (or base-emitter) potentials of the reference transistors remain substantially constant and independent of the supply voltage.
The quiescent current generating means may comprise a first current generator whose output current is passed through the first reference transistor and a second current generator whose output current is passed through the second transistor, the currents produced by the first and second current generators being substantially equal.
The provision of two separate current sources allows the two gate (or base) voltages to become closer together than if a single current source connected between the two reference transistors was used.
The means for monitoring and applying the gate (or base) potential of the second reference transistor to one end of the reference resistor may comprise an operational amplifier.
The means for monitoring and applying the gate (or base) potential of the first reference transistor to the other end of the reference resistor may comprise a buffer amplifier. Alternatively, the gate (or base) electrode of the first reference transistor may be directly connected to the other end of the reference resistor means being provided for additionally generating a current having a value slightly less than the reference current and applying said current to the other end of the reference resistor.
Means may be provided for reversing the direction of current flow in the bias resistor. This allows operation at very low power supply voltages when the voltage difference between the two output transistor gates (or bases) may change sign. Such an arrangement is particularly useful with battery powered devices, such as mobile phones, where operation with a wide range of voltages as the charge state of the battery changes with use may be required. The reversing means may comprise a comparator for comparing the gate (or base) voltages of the first and second reference transistors and switching means for reversing the direction of current flow through the reference and bias resistors in dependence on the output of the comparator.
The above and other features and advantages of the invention will be apparent from the following description, by way of example, of embodiments of the invention with reference to the accompanying drawings, in which:-
Figure 1 is a circuit diagram of a first embodiment of an amplifier according to the invention,
Figure 2 is a circuit diagram of a second embodiment of an amplifier according to the invention, and
Figure 3 is a circuit diagram of a third embodiment of an amplifier according to the invention, and Figure 4 is a circuit diagram of one embodiment of an arrangement for generating the currents through the first and second reference transistors.
Figure 1 shows the output stage of a Class AB amplifier according to the invention which comprises an input terminal 1 for receiving an input signal, which input terminal is connected to the gate electrode of a P-channel field effect transistor T1 and via a resistor R1 to the gate electrode of an N-channel field effect transistor T2. The drain electrodes of transistors T1 andT2 are connected to an output terminal 2 at which the amplified output signal is made available. The source electrodes of transistors T1 and T2 are connected to supply rails V DD and VSs, respectively. A P-channel field effect transistor T3 is diode connected and has its source electrode connected to the supply rail VDD and its gate and drain electrodes connected to a current sink 3 and a non- inverting input of an op-amp 4. A current source 5 is connected to the gate and drain electrodes of an N-channel field effect transistor T4 whose source electrode is connected to the supply rail VSs ■ The gate electrode of transistor T4 is connected to a non-inverting input of an op-amp 6. The inverting input of amplifier 4 is connected to its output and to one end of a resistor R2. The other end of resistor R2 is connected to the inverting input of amplifier 6 and to the drain electrode of an N-channel field effect transistor T5. The output of amplifier 6 is connected to the gate electrode of transistor T5 and to the gate electrodes of two further N-channel field effect transistors T6 andT7. The source electrodes of transistors T5, T6, and T7 are each connected to the supply rail VSs- The drain electrode of transistor T6 is connected to the drain electrode of a P-channel field effect transistor T8 whose source electrode is connected to the supply rail VDD. The drain electrode of transistor T8 is connected to its gate electrode and to the gate electrode of a P-channel field effect transistor T9 whose source electrode is connected to the supply rail VDD- The drain electrode of transistor T9 is connected to the gate electrode of transistor T1 while the drain electrode of transistor T7 is connected to the gate electrode of transistor T2. Compensation capacitors C1 and C2 may be connected between the gate and drain electrodes of transistors T1 and T2, respectively, while a capacitor C3 is connected in parallel with resistor R1. When the desired offset between the N and P channel output transistors
(T1 andT2) becomes very small, that is a few hundred millivolts, the most reliable way of maintaining a stable offset voltage is by passing a current through a resistor (R1 ). This also avoids gross non-linear behaviour in the signal path. The AC impedance across the resistor must also be kept low so that both transistors are driven in a complementary fashion and this can be achieved, for example, by connecting a large capacitor (C3) in parallel with the resistor. Since the two gates (of transistors T1 and T2) are driven from a high impedance node the offset current are added and subtracted symmetrically at each gate node.
The embodiments shown provide amplifiers in which the correct current may be set despite resistance, Vt, and VDD fluctuations. In the amplifier shown in Figure 1 the bias current to be passed through resistor R1 is generated by first finding estimates of the absolute gate-source voltages required by two reference transistors T3 and T4 (of the required size) at the required quiescent current specified for the output stage. Because the two gate voltages may become very close in value in a practical application, a common current path cannot necessarily be used to derive reference voltages from which the bias current may be derived. As a result a separate current sink 3 and current source 5 are provided to define the current through transistors T3 and T4 which is equal to the quiescent current through the output transistors T1 and T2. The current sink 3 and current source 5 will be derived by appropriately mirroring the output of a reference current generator which may, for example, be controlled by a band gap reference source. The amplifier 4 acts as a voltage follower to buffer the reference voltage produced at the gate electrode of transistor T3. The reference voltage produced at the gate electrode of transistor T4 is fed to the high impedance non-inverting input of the op-amp 6. The reference resistor R2 is connected between the inverting input of amplifier 6 and the output of amplifier 5. Consequently it has the gate voltages of transistors T3 and T4 impressed upon its ends, since the inverting input of amplifier 6 will follow the potential of the non-inverting input which is connected to the gate electrode of transistor T4. The current fed back by the inverting stage of amplifier 6 supplies the reference current through resistor R2 which is used to define the bias current through resistor R1. This current through resistor R2 can be replicated using the current mirror comprising transistors T5 and T6 to proved both a current source, transistor T9, and a current sink, transistor T7. Thus a defined bias current is passed through the resistor R1 connected between the gate electrodes of the output transistors T1 and T2. The op-amps in the reference current generating loop can be very simple, consisting of a single stage operating at a few μA and thus taking little power.
Preferably the resistors R1 and R2 are equal and equal currents are passed through them. This can be achieved by making transistors T5, T6 and T7 identical to each other and transistors T8 and T9 identical to each other. Clearly it is not essential that the current in the reference resistor R2 is equal to that in the bias resistor R1 , the important consideration is that the potential across resistor R1 should be equal to that across resistor R2, but it is convenient to make it so. Different, but related, currents could be generated by appropriate dimensioning of transistors T6 to T9, the potentials being kept equal by appropriate scaling of resistors R1 and R2. It will be apparent that the currents through resistors R1 and R2 are not directly related to the quiescent current through transistors T1 and T2 or the currents through transistors T3 and T4. Figure 2 shows an alternative embodiment and in this embodiment the same reference signs are used to designate equivalent elements in Figure 2 to those in Figure 1. In the following description only the differences between the embodiments of Figures 1 and 2 will be described. As shown in Figure 2 the amplifier 4 has been omitted and one end of the resistor R2 connected directly to the gate and drain electrodes of transistor T3.ln the absence of any other measures this would result in extra current being drawn through transistor T3 upsetting the estimate of the required gate voltage and would degrade the accuracy of the bias voltage through resistor R1. To reduce this degradation a further P-channel field effect transistor T10 is provided. The source electrode of transistor T10 is connected to the supply rail VDD, the drain electrode is connected to the one end of resistor R2, and the gate electrode is connected to the gate electrode of transistor T8. This transistor is dimensioned so that it produces a current of slightly less than the reference current through resistor R2 and consequently a current of slightly less than the reference current is re- injected in to the loop. This gives a reduced error without the stability problems that would occur if a full compensation current was injected. The principle on which the invention is based can be extended to take into account even lower supply voltages. It will be appreciated that with battery powered systems there is a need to cover a wide range of supply voltage values in order to maximise the life of the battery or the time between repeated charging of the battery. As the supply voltage decreases it is possible that the voltage difference between the gate electrodes of the output transistors will change sign. Consequently the currents injected at the gate nodes of transistors T1 and T2 should also change sign. This can be achieved by making the amplifiers used in the reference current generation loop able to sink or source current. One possibility is to provide a structure resembling an inverter at the output of the amplifier 6. For very low supply voltages, below V +V p, a simple inverter would be adequate, since the situation where both the N and P sources were activated would not occur. If a wider range of supply voltages are to be catered for it is necessary to ensure that when Vbias= 0 the source and sink do not operate against each other. If this is allowed to happen then when mirrored to the gates of transistors T1 and T2 a low impedance node would be presented to the first stage of the amplifier and hence the low frequency gain would fall.
Figure 3 shows an embodiment in which it is possible to reverse the bias current direction in resistor R1 when the power supply voltage decreases to a critical level. Again those elements in Figure 3 which correspond to elements already described with reference to Figure 1 have been given the same reference signs as in Figure 1 . Further only the differences between the embodiments of Figures 1 and 3 will be discussed in detail below. As shown in Figure 3 the output of the amplifier 4 is additionally connected to a first input of a comparator 7, while the gate electrode of transistor T4 is additionally connected to a second input of the comparator 7. The output of the comparator 7 is connected to control inputs of first and second switching arrangements 8 and 9. The drain electrode of transistor T5 is additionally connected to the drain electrode of a P-channei field effect transistor T11 while the output of the op-amp 6 is connected via the switching arrangements 8 and 9 to the gate electrodes of transistors T5 and T1 1 , respectively. The gate electrode of transistor T1 1 is connected to the gate electrodes of two further P-channel field effect transistors T12 and T13. The source electrodes of transistors T1 1 , T12, and T13 are each connected to the supply rail V D- The drain electrode of transistor T1 1 is connected to the drain and gate electrodes of an N-channel field effect transistor T14 and to the gate electrode of an N-channel field effect transistor T15. The source electrodes of transistors T14 and T15 are connected to the supply rail VSs- The drain electrode of transistor T13 is connected to the gate electrode of transistor T2 while the drain electrode of transistor T15 is connected to the gate electrode of transistor T1
As will be understood from a consideration of Figure 3 a bi-directional current sink and source is used for the feedback path of the amplifier 6 and a comparator 7 is added to select whether the source or sink is used to supply the feedback when the required Vbias approaches OV and to reduce the Vgs of the other device to OV. Thus the current source in the feedback path of the amplifier 6 is formed either by a current source comprising transistor T1 1 or by a current sink comprising transistor T5 depending on the output of the comparator 7. The output of the comparator 7 controls the state of the switching arrangements 8 and 9 thus connecting either transistor T5 or transistor T1 1 into the feedback path of amplifier 6.
It will be apparent to the skilled person that when transistor T5 is connected in the feedback path of amplifier 6 transistor T1 1 has its source and gate electrodes connected together and hence will deliver no current. Consequently transistors T12 to T15 will also deliver no current. As has previously been described with reference to Figure 1 transistor
T5 conveys the current through the reference resistor R2. Transistors T6 and T7 each form a current mirror with transistor T5, the current through transistor T6 further being passed to the input branch of a current mirror formed by transistors T7 andT9. This results in a current being passed through bias resistor R1 whose magnitude is determined by the currents passed by transistors T7 and T9 and so is related to that passed through the reference resistor R2. The two currents will be equal if transistorsTδ to T7 are the same size and transistors T8 andT9 are the same size.
If, however, transistor T11 is connected in the feedback path of amplifier 6 then it will pass the reference current through resistor R2. Clearly this current will pass in the opposite direction through resistor R2. At the same time the gate electrode of transistor T5 is connected to VSs causing transistors T5 to T9 to become non-conducting. Transistors T12 and T13 form respective current mirrors with transistor T11 , transistor T12 also feeding the input branch of a current mirror formed by transistors T14 and T15. This results in a current being passed through the bias resistor R1 which is equal (or related to) that passing through the reference resistor R2, this current being conducted via transistors T13 and T15.
Figure 4 shows an exemplary embodiment a reference current generator for generating the currents to be applied to transistors T3 and T4. It comprises a bandgap, or other, voltage generator 10 which is connected to a non inverting input of an operational amplifier 11 whose output is connected to the gate electrode of an N channel field effect transistor T20. The source electrode of transistor T20 is connected to an inverting input of the amplifier 11 and via a resistor R10 to the supply rail Vss. The drain electrode of transistor T20 is connected to the drain and gate electrodes of a P channel field effect transistor T21 whose source electrode is connected to the supply rail Vdd. The gate electrode of transistors T21 is further connected to the gate electrode of a P channel field effect transistor T22 whose source electrode is connected to the supply rail Vd_. The drain electrode of transistor T22 provides a reference current output which is dependent on the bandgap voltage, the value of the resistor R10, and the relative dimensions of transistors T20 to T22.
In order to produce the quiescent current to apply to the reference transistors T3 and T4 the output current from the drain electrode of transistor T22 is fed to the gate and drain electrodes of an N channel field effect transistor T23 whose source electrode is connected to the supply raid Vss. Transistor T23 forms the input branch of a current mirror having two output branches formed by N channel field effect transistors T24 and T25 whose gate electrodes are connected to the gate electrode of transistors T23 and whose source electrodes are connected to the supply rail Vss. The drain electrode of transistor T24 is connected to the drain and gate electrodes of a P channel field effect transistor T26 whose source electrode is connected to the supply rail Vdd- Transistor T26 forms the input branch of a current mirror circuit whose output branch is formed by an N channel field effect transistor T27 whose gate electrode is connected to the gate electrode of transistor T26 and whose source electrode is connected to the supply rail Vdd. Transistors T27 forms the current source 3 of Figures 1 to 3 and has its drain electrode connected to the drain and gate electrodes of transistor T4. Similarly transistor T25 forms the current sink 5 of Figures 1 to 3 and has its drain electrode connected to the gate and drain electrodes of transistor T3.
It will be clear that the minimum or quiescent current of the output stage of the amplifier is set to a value which is determined by the band gap voltage and the resistance of resistor R10 and is therefore substantially independent of supply voltage variations. The current through transistor T3 and T4 is equal to that through transistors T1 and T2 but does not directly bear any relationship with the current through the bias resistor R1 or reference resistor R2. The bias current will be a factor of the difference between the gate voltages of transistors T1 and T2 (or T3 and T4) but the resistor values will also determine the actual value of bias current.
While the embodiments of class AB amplifier described with reference to Figures 1 to 4 use field effect transistors the invention is equally applicable to class AB amplifiers using bipolar transistors and no substantial change to the circuit topology or mode of operation would be required.
From reading the present disclosure, other modifications will be apparent to persons skilled in the art. Such modifications may involve other features which are already known in the design and use of amplifiers and which may be used instead of or in addition to features already described herein. Although claims have been formulated in this application to particular combinations of features, it should be understood that the scope of the disclosure of the present application also includes any novel feature or any novel combination of features disclosed herein either explicitly or implicitly or any generalisation of one or more of those features which would be obvious to persons skilled in the art, whether or not it relates to the same invention as presently claimed in any claim and whether or not it mitigates any or all of the same technical problems as does the present invention. The applicants hereby give notice that new claims may be formulated to such features and/or combinations of such features during the prosecution of the present application or of any further application derived therefrom.

Claims

1. A class AB amplifier having an output stage comprising complementary common source (or emitter) transistors connected between the power supply rails, first means for setting the minimum (or quiescent) current of the output stage under zero signal conditions, said means comprising a bias resistor through which a bias current is passed and which is connected between the gate (or base) electrodes of the transistors, second means for determining the bias current through the bias resistor, said second means comprising reference current generating means, means for passing the reference current through first and second complementary reference transistors, means for monitoring the gate (or base) potentials of the first and second reference transistors, and means for applying the gate (or base) potentials to opposite ends of a reference resistor, and third means for sensing the current through the reference resistor and applying a current dependent thereon to the bias resistor.
2. A class AB amplifier as claimed in Claim 1 in which the quiescent current generating means comprises a first current generator whose output current is passed through the first reference transistor and a second current generator whose output current is passed through the second reference transistor, the currents produced by the first and second current generators being substantially equal.
3. A class AB amplifier as claimed in Claim 1 or Claim 2 in which the means for monitoring and applying the gate (or base) potential of the second reference transistor to one end of the reference resistor comprises an operational amplifier.
4. A class AB amplifier as claimed in any preceding claim in which the means for monitoring and applying the gate (or base) potential of the first reference transistor to the other end of the reference resistor comprises a buffer amplifier.
5. A class AB amplifier as claimed in any of Claims 1 to 3 in which the gate (or base) electrode of the first reference transistor is directly connected to the other end of the reference resistor and means is provided for additionally generating a current having a value slightly less than the reference current and applying said current to the other end of the reference resistor.
6. A class AB amplifier as claimed in any preceding claim comprising means for reversing the direction of current flow in the bias resistor.
7. A class AB amplifier as claimed in Claim 6 comprising a comparator for comparing the gate (or base) voltages of the first and second reference transistors and switching means for reversing the direction of current flow through the reference and bias resistors in dependence on the output of the comparator.
PCT/EP2000/010604 1999-11-13 2000-10-26 Amplifier WO2001037422A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
JP2001537865A JP2003514478A (en) 1999-11-13 2000-10-26 amplifier
KR1020017008842A KR20010089826A (en) 1999-11-13 2000-10-26 Amplifier
EP00981216A EP1145425A1 (en) 1999-11-13 2000-10-26 Amplifier

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
GB9926956.5 1999-11-13
GBGB9926956.5A GB9926956D0 (en) 1999-11-13 1999-11-13 Amplifier

Publications (1)

Publication Number Publication Date
WO2001037422A1 true WO2001037422A1 (en) 2001-05-25

Family

ID=10864524

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP2000/010604 WO2001037422A1 (en) 1999-11-13 2000-10-26 Amplifier

Country Status (6)

Country Link
US (1) US6384684B1 (en)
EP (1) EP1145425A1 (en)
JP (1) JP2003514478A (en)
KR (1) KR20010089826A (en)
GB (1) GB9926956D0 (en)
WO (1) WO2001037422A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2010071876A1 (en) * 2008-12-19 2010-06-24 Qualcomm Incorporated Class ab amplifier with resistive level-shifting circuitry
EP4312366A1 (en) * 2022-07-28 2024-01-31 MediaTek Inc. Circuit with a pseudo class-ab structure

Families Citing this family (48)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6630866B2 (en) * 2001-12-03 2003-10-07 Texas Instruments Incorporated High beta output stage for high speed operational amplifier
US6608526B1 (en) * 2002-04-17 2003-08-19 National Semiconductor Corporation CMOS assisted output stage
JP4393245B2 (en) * 2004-03-30 2010-01-06 株式会社東芝 Power amplifier
US7053699B2 (en) * 2004-05-11 2006-05-30 Elantec Semiconductor, Inc. Current output stages
US8536661B1 (en) 2004-06-25 2013-09-17 University Of Hawaii Biosensor chip sensor protection methods
US7785785B2 (en) 2004-11-12 2010-08-31 The Board Of Trustees Of The Leland Stanford Junior University Charge perturbation detection system for DNA and other molecules
US7385448B2 (en) * 2006-05-17 2008-06-10 Intelleflex Corporation Circuitry for adaptively generating and using a reference voltage
EP2653861B1 (en) 2006-12-14 2014-08-13 Life Technologies Corporation Method for sequencing a nucleic acid using large-scale FET arrays
US8262900B2 (en) 2006-12-14 2012-09-11 Life Technologies Corporation Methods and apparatus for measuring analytes using large scale FET arrays
US11339430B2 (en) 2007-07-10 2022-05-24 Life Technologies Corporation Methods and apparatus for measuring analytes using large scale FET arrays
US8349167B2 (en) 2006-12-14 2013-01-08 Life Technologies Corporation Methods and apparatus for detecting molecular interactions using FET arrays
KR100829383B1 (en) * 2006-12-27 2008-05-13 동부일렉트로닉스 주식회사 Complementary mos image sensor
US7466201B1 (en) * 2007-05-21 2008-12-16 Texas Instruments Incorporated Class AB output stage and method for providing wide supply voltage range
US8164386B2 (en) * 2007-06-29 2012-04-24 Texas Instruments Incorporated Methods and apparatus to control rail-to-rail class AB amplifiers
CN102203282B (en) * 2008-06-25 2014-04-30 生命技术公司 Methods and apparatus for measuring analytes using large scale FET arrays
US20100137143A1 (en) 2008-10-22 2010-06-03 Ion Torrent Systems Incorporated Methods and apparatus for measuring analytes
US20100301398A1 (en) 2009-05-29 2010-12-02 Ion Torrent Systems Incorporated Methods and apparatus for measuring analytes
US20120261274A1 (en) 2009-05-29 2012-10-18 Life Technologies Corporation Methods and apparatus for measuring analytes
US8776573B2 (en) 2009-05-29 2014-07-15 Life Technologies Corporation Methods and apparatus for measuring analytes
JP5395601B2 (en) * 2009-10-02 2014-01-22 ローム株式会社 Semiconductor integrated circuit
US20110298280A1 (en) 2010-06-07 2011-12-08 Skyworks Solutions, Inc Apparatus and method for variable voltage distribution
TWI624665B (en) 2010-06-30 2018-05-21 生命技術公司 Ion-sensing charge-accumulation circuits and methods
US9164070B2 (en) 2010-06-30 2015-10-20 Life Technologies Corporation Column adc
US11307166B2 (en) 2010-07-01 2022-04-19 Life Technologies Corporation Column ADC
TWI527245B (en) 2010-07-03 2016-03-21 生命技術公司 Chemically sensitive sensor with lightly doped drains
EP2617061B1 (en) 2010-09-15 2021-06-30 Life Technologies Corporation Methods and apparatus for measuring analytes
EP2619564B1 (en) 2010-09-24 2016-03-16 Life Technologies Corporation Matched pair transistor circuits
US9970984B2 (en) 2011-12-01 2018-05-15 Life Technologies Corporation Method and apparatus for identifying defects in a chemical sensor array
US8747748B2 (en) 2012-01-19 2014-06-10 Life Technologies Corporation Chemical sensor with conductive cup-shaped sensor surface
US8821798B2 (en) 2012-01-19 2014-09-02 Life Technologies Corporation Titanium nitride as sensing layer for microwell structure
US8786331B2 (en) 2012-05-29 2014-07-22 Life Technologies Corporation System for reducing noise in a chemical sensor array
US9080968B2 (en) 2013-01-04 2015-07-14 Life Technologies Corporation Methods and systems for point of use removal of sacrificial material
US9841398B2 (en) 2013-01-08 2017-12-12 Life Technologies Corporation Methods for manufacturing well structures for low-noise chemical sensors
US8962366B2 (en) 2013-01-28 2015-02-24 Life Technologies Corporation Self-aligned well structures for low-noise chemical sensors
US8841217B1 (en) 2013-03-13 2014-09-23 Life Technologies Corporation Chemical sensor with protruded sensor surface
US8963216B2 (en) 2013-03-13 2015-02-24 Life Technologies Corporation Chemical sensor with sidewall spacer sensor surface
WO2014149780A1 (en) 2013-03-15 2014-09-25 Life Technologies Corporation Chemical sensor with consistent sensor surface areas
US9835585B2 (en) 2013-03-15 2017-12-05 Life Technologies Corporation Chemical sensor with protruded sensor surface
WO2014149778A1 (en) 2013-03-15 2014-09-25 Life Technologies Corporation Chemical sensors with consistent sensor surface areas
US9116117B2 (en) 2013-03-15 2015-08-25 Life Technologies Corporation Chemical sensor with sidewall sensor surface
US20140264471A1 (en) 2013-03-15 2014-09-18 Life Technologies Corporation Chemical device with thin conductive element
KR101506579B1 (en) * 2013-05-09 2015-03-27 (주)비엔씨넷 Class ab amplifier having bias stabilizing circuit
US20140336063A1 (en) 2013-05-09 2014-11-13 Life Technologies Corporation Windowed Sequencing
US10458942B2 (en) 2013-06-10 2019-10-29 Life Technologies Corporation Chemical sensor array having multiple sensors per well
CN107250784B (en) 2014-12-18 2020-10-23 生命科技公司 High data rate integrated circuit with transmitter configuration
US10077472B2 (en) 2014-12-18 2018-09-18 Life Technologies Corporation High data rate integrated circuit with power management
EP3234575B1 (en) 2014-12-18 2023-01-25 Life Technologies Corporation Apparatus for measuring analytes using large scale fet arrays
CN112865733B (en) * 2021-01-25 2023-10-27 龙强 Sensor signal processing automatic calibration programmable instrument amplifier

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4612464A (en) * 1983-01-28 1986-09-16 Sony Corporation High speed buffer circuit particularly suited for use in sample and hold circuits
US5475343A (en) * 1994-08-15 1995-12-12 Elantec, Inc. Class AB complementary output stage
US5815040A (en) * 1996-12-30 1998-09-29 Anthony T. Barbetta Wide bandwidth, current sharing, MOSFET audio power amplifier with multiple feedback loops
WO2000007292A1 (en) * 1998-07-29 2000-02-10 Infineon Technologies Ag Amplifier output stage

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3995228A (en) * 1975-09-26 1976-11-30 Threshold Corporation Active bias circuit for operating push-pull amplifiers in class A mode
US4038607A (en) * 1976-08-23 1977-07-26 Rca Corporation Complementary field effect transistor amplifier
US4728903A (en) * 1986-05-02 1988-03-01 Reiffin Martin G Class A high-fidelity amplifier
US4752745A (en) * 1987-08-18 1988-06-21 Threshold Corporation Opto-isolated bias circuit for operating push-pull amplifiers in class A and class AB modes
US4959623A (en) 1989-07-19 1990-09-25 At&T Bell Laboratories Low impedance buffer circuit
JP3033673B2 (en) 1995-04-21 2000-04-17 日本電気株式会社 Operational amplifier circuit for power amplification
US5726602A (en) * 1996-04-12 1998-03-10 Lucent Technologies Inc. Stabilized rail-to-rail speaker driver circuit

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4612464A (en) * 1983-01-28 1986-09-16 Sony Corporation High speed buffer circuit particularly suited for use in sample and hold circuits
US5475343A (en) * 1994-08-15 1995-12-12 Elantec, Inc. Class AB complementary output stage
US5815040A (en) * 1996-12-30 1998-09-29 Anthony T. Barbetta Wide bandwidth, current sharing, MOSFET audio power amplifier with multiple feedback loops
WO2000007292A1 (en) * 1998-07-29 2000-02-10 Infineon Technologies Ag Amplifier output stage

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
HOLZMANN P J ET AL: "A LOW-OFFSET LOW-VOLTAGE CMOS OP AMP WITH RAIL-TO-RAIL INPUT AND OUTPUT RANGES", IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS),US,NEW YORK, IEEE, 12 May 1996 (1996-05-12), pages 179 - 182, XP000826320, ISBN: 0-7803-3074-9 *

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2010071876A1 (en) * 2008-12-19 2010-06-24 Qualcomm Incorporated Class ab amplifier with resistive level-shifting circuitry
CN102257727A (en) * 2008-12-19 2011-11-23 高通股份有限公司 Class ab amplifier with resistive level-shifting circuitry
US8536947B2 (en) 2008-12-19 2013-09-17 Qualcomm Incorporated Class AB amplifier with resistive level-shifting circuitry
EP4312366A1 (en) * 2022-07-28 2024-01-31 MediaTek Inc. Circuit with a pseudo class-ab structure

Also Published As

Publication number Publication date
US6384684B1 (en) 2002-05-07
EP1145425A1 (en) 2001-10-17
KR20010089826A (en) 2001-10-08
JP2003514478A (en) 2003-04-15
GB9926956D0 (en) 2000-01-12

Similar Documents

Publication Publication Date Title
US6384684B1 (en) Amplifier
JP2543872B2 (en) Amplifier circuit
US6437645B1 (en) Slew rate boost circuitry and method
US6573779B2 (en) Duty cycle integrator with tracking common mode feedback control
JP3181507B2 (en) Apparatus for low voltage differential amplifier incorporating switched capacitor
US5381114A (en) Continuous time common mode feedback amplifier
KR100275177B1 (en) Low-voltage differential amplifier
US5483196A (en) Amplifier architecture and application thereof to a band-gap voltage generator
JPH01311608A (en) Voltage/current converter
US5422600A (en) Amplifier input stage with charge pump supplying a differential transistor pair
JP2004248014A (en) Current source and amplifier
US9948242B2 (en) Selectable current limiter circuit
KR920010237B1 (en) Amplifier
US4959621A (en) Differential amplifier having externally controllable power consumption
KR900011132A (en) Current mirror
US8665024B2 (en) Control of minimum current in output transistors of an amplifier output stage
US4956613A (en) Differential amplifier having externally controllable power consumption
JP2540767B2 (en) Differential amplifier circuit
JPH06169225A (en) Voltage current conversion circuit
JPH11145741A (en) Integrated bias circuit
JP2001285038A (en) Window comparator
JPH09130215A (en) Level shift circuit for ac waveform
JP2002185269A (en) Buffer amplifier
KR100218354B1 (en) Differential amplifier
JP3200152B2 (en) Differential input circuit

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): JP KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

WWE Wipo information: entry into national phase

Ref document number: 2000981216

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 1020017008842

Country of ref document: KR

ENP Entry into the national phase

Ref document number: 2001 537865

Country of ref document: JP

Kind code of ref document: A

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWP Wipo information: published in national office

Ref document number: 2000981216

Country of ref document: EP

WWW Wipo information: withdrawn in national office

Ref document number: 2000981216

Country of ref document: EP