WO1996008767A3 - Microcontroller system with a multiple-register stacking instruction - Google Patents
Microcontroller system with a multiple-register stacking instruction Download PDFInfo
- Publication number
- WO1996008767A3 WO1996008767A3 PCT/IB1995/000677 IB9500677W WO9608767A3 WO 1996008767 A3 WO1996008767 A3 WO 1996008767A3 IB 9500677 W IB9500677 W IB 9500677W WO 9608767 A3 WO9608767 A3 WO 9608767A3
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- microcontroller system
- transfer
- instruction
- stacking instruction
- register
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30003—Arrangements for executing specific machine instructions
- G06F9/3004—Arrangements for executing specific machine instructions to perform operations on memory
- G06F9/30043—LOAD or STORE instructions; Clear instruction
Landscapes
- Engineering & Computer Science (AREA)
- Software Systems (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Executing Machine-Instructions (AREA)
Abstract
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US30804994A | 1994-09-16 | 1994-09-16 | |
US08/308,049 | 1994-09-16 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO1996008767A2 WO1996008767A2 (en) | 1996-03-21 |
WO1996008767A3 true WO1996008767A3 (en) | 1996-05-30 |
Family
ID=23192319
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/IB1995/000677 WO1996008767A2 (en) | 1994-09-16 | 1995-08-22 | Microcontroller system with a multiple-register stacking instruction |
Country Status (1)
Country | Link |
---|---|
WO (1) | WO1996008767A2 (en) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2889845B2 (en) * | 1995-09-22 | 1999-05-10 | 松下電器産業株式会社 | Information processing device |
JPH1091443A (en) * | 1996-05-22 | 1998-04-10 | Seiko Epson Corp | Information processing circuit, microcomputer and electronic equipment |
US5913054A (en) * | 1996-12-16 | 1999-06-15 | International Business Machines Corporation | Method and system for processing a multiple-register instruction that permit multiple data words to be written in a single processor cycle |
JP2001236206A (en) * | 1999-10-01 | 2001-08-31 | Hitachi Ltd | Method for loading data and method for storing the same and method for loading data word and method for storing the same and method for comparing floating point |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3614741A (en) * | 1970-03-23 | 1971-10-19 | Digital Equipment Corp | Data processing system with instruction addresses identifying one of a plurality of registers including the program counter |
US4334269A (en) * | 1978-11-20 | 1982-06-08 | Panafacom Limited | Data processing system having an integrated stack and register machine architecture |
-
1995
- 1995-08-22 WO PCT/IB1995/000677 patent/WO1996008767A2/en active Application Filing
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3614741A (en) * | 1970-03-23 | 1971-10-19 | Digital Equipment Corp | Data processing system with instruction addresses identifying one of a plurality of registers including the program counter |
US4334269A (en) * | 1978-11-20 | 1982-06-08 | Panafacom Limited | Data processing system having an integrated stack and register machine architecture |
Also Published As
Publication number | Publication date |
---|---|
WO1996008767A2 (en) | 1996-03-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR950008226B1 (en) | Bus master having burst transfer mode | |
EP0889401A3 (en) | Interpreter generation and implementation utilizing interpreter states and register caching | |
MY116707A (en) | Coprocessor data access control | |
WO2000038060A3 (en) | Interrupt/software-controlled thread processing | |
CA2310741A1 (en) | Multi-protocol packet translator | |
GB2345170A (en) | Memory transactions on a low pin count bus | |
WO1989005488A3 (en) | A memory system | |
CA2138263A1 (en) | Multiprocessor | |
WO1999014663A3 (en) | Data processing unit with digital signal processing capabilities | |
DE69509804D1 (en) | DATA PACKAGE TRANSFER IN CODEMULTIPLEX MULTIPLE ACCESS SYSTEMS | |
EP1001347A3 (en) | Data processing device with memory coupling unit | |
CA2145106A1 (en) | Intelligent Memory-Based Input/Output System | |
CA2319726A1 (en) | Interleaving/deinterleaving device and method for communication system | |
GB2228349B (en) | Computer bus with virtual memory data transfer capability using virtual address/data lines | |
EP0388300A3 (en) | Controller for direct memory access | |
TW375706B (en) | Programmable memory access | |
WO1996008767A3 (en) | Microcontroller system with a multiple-register stacking instruction | |
KR850700079A (en) | Micro with internal address mapper | |
EP1050828A4 (en) | Processor and image processing device | |
WO1996008764A3 (en) | Microcontroller with a reconfigurable program status word | |
CA2215844A1 (en) | Multiprocessing system with address mapping | |
CA2116284A1 (en) | Parallel Data Transfer Circuit | |
CA2254525A1 (en) | Bus monitoring system | |
EP0256134A4 (en) | Central processing unit. | |
TW364979B (en) | Program execution method and program execution device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1995927072 Country of ref document: EP |
|
AK | Designated states |
Kind code of ref document: A3 Designated state(s): JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A3 Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 1995927072 Country of ref document: EP |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
122 | Ep: pct application non-entry in european phase |