WO1996005970A1 - A printed circuit board and method of manufacture thereof - Google Patents

A printed circuit board and method of manufacture thereof Download PDF

Info

Publication number
WO1996005970A1
WO1996005970A1 PCT/US1994/009721 US9409721W WO9605970A1 WO 1996005970 A1 WO1996005970 A1 WO 1996005970A1 US 9409721 W US9409721 W US 9409721W WO 9605970 A1 WO9605970 A1 WO 9605970A1
Authority
WO
WIPO (PCT)
Prior art keywords
printed circuit
circuit board
resist
conductive
plating
Prior art date
Application number
PCT/US1994/009721
Other languages
French (fr)
Inventor
Darryl J. Mc Kenney
Robert D. Cyr
Original Assignee
Parlex Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Parlex Corporation filed Critical Parlex Corporation
Priority to PCT/US1994/009721 priority Critical patent/WO1996005970A1/en
Publication of WO1996005970A1 publication Critical patent/WO1996005970A1/en

Links

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/108Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by semi-additive methods; masks therefor
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/42Plated through-holes or plated via connections
    • H05K3/425Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern
    • H05K3/426Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern initial plating of through-holes in substrates without metal
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0335Layered conductors or foils
    • H05K2201/0344Electroless sublayer, e.g. Ni, Co, Cd or Ag; Transferred electroless sublayer

Definitions

  • This invention relates to printed circuit boards and more particularly to conductor deposition on printed circuit boards.
  • printed circuit boards generally include conductive outer layers. Such outer layers are typically provided using a subtractive etching process. That is, the processing of the printed circuit board is begun with a full sheet of copper and selective portions of the copper are removed using a subtractive etching process. Any desired holes are then drilled on the printed circuit board. Electroless and electrolytic plating techniques may then be used to metalize the holes. In a subtractive etching process, it is relatively difficult to maintain the relatively small tolerances (i.e line width, etc..) required to manufacture printed circuit boards.
  • a method of depositing a conductor on a printed circuit board includes the steps of chemically treating at least a portion of a surface of the printed circuit board, disposing a resist layer over the chemically treated surface, plating up conductive regions in the areas defined by the resist, stripping the resist from the surface of the printed circuit board, and cleaning the chemically treated surface of the printed circuit board to remove the chemicals disposed on the surface during the treating step.
  • a conductive layer is deposited on a surface of the printed circuit board using an additive deposition process.
  • a thin layer of palladium (Pd) having a thickness typically in the range of about lA - 500& is disposed on the surface of the printed circuit board.
  • the Pd layer is contaminated with copper (Cu) particles such that the surface of the printed circuit on which the chemical treatment is performed becomes conductive.
  • the resist layer may be disposed over the conductive surface of the printed circuit board using conventional techniques.
  • the resist may be provided, for example, as dry-film which is a resist to plating.
  • the plate up process may be used to provide any desired conductive regions such as conductive signal paths, etc.... Thus, if the dry-film is used for example, only those areas which are exposed (i.e. not covered by the dry-film resist) accept the plating.
  • the resist may be stripped from the substrate using conventional techniques.
  • the cleaning step may include the step of micro-etching the contaminated surface of the printed circuit board to remove the remaining palladium from the surface of the printed circuit board.
  • the chemically treated surface of the substrate is no longer conductive.
  • a printed circuit board may be manufactured having very fine features because an additive rather than a subtractive process is used to provide the conductors.
  • the tolerances (e.g width, length, etc..) of the conductors may be more tightly controlled.
  • an even amount of plating may be disposed in the via holes.
  • an even amount of conductive material may be disposed both on the surface of the substrate and in the via hole. That is, the conductive material may be more evenly distributed on the printed circuit board including an even distribution of conductive material in the via hole. Thus, it is easier to solder to the plated through hole since the thermal heat sink effect caused by additional copper is reduced. Furthermore, since the conductors are disposed on the substrate using an additive process the printed circuit boards may be manufactured without the external processing operations required on the outer layers when a subtractive process is used. Moreover, by using an additive process, small tolerances may be maintained. Thus a concomitant increase in yield is provided in the manufacture of such printed circuit boards. This provides a concomitant reduction in the cost of manufacturing both rigid and rigid- flex printed circuit boards.
  • This process provides a printed circuit board having a desirable surface topography and eliminates the subtractive process.
  • the amount of hazardous waste generated as a result of manufacturing printed circuit boards using substractive processes is reduced.
  • the process of the present invention eliminates multiple operations required to perform the subtractive etching steps of the outer layers in the conventional approach. This provides a concomitant reduction in the cost associated with providing printed circuit boards with plated through holes.
  • the present invention allows the utilization of a high surface topography release sheet to allow for post bonding of a non electroless copper metalization process
  • FIGs. 1-1D are a series of cross sectional views showing the additive process steps used to provide a conductor on a printed circuit board
  • FIG. 2 is a flow diagram showing a the steps performed in the additive deposition process
  • FIG. 3 is a cross sectional view of a printed circuit board having a plated surface and a plated through hole.
  • FIGs. 1-lD in which like elements are provided having like reference designations throughout the several views.
  • a substrate 10 comprised of a dielectric material having a layer of palladium (Pd) 12 disposed over a first surface thereof.
  • the PD layer 12 is provided having a thickness typically in the range of about lA - 50 ⁇ A.
  • the Pd layer 12 may be provided from commercially available products such as that manufactured by AMP-AKZO Corporation, Newark DE and identified as part number PCK-502STM Cleaner/Conditioner for the EE-2000TM Process. Those of skill in the art should recognize however that other like commercially available products used in so-called copperless electroless deposition processes may also be used.
  • at least a portion of a surface of the substrate 10 is chemically treating to provide the Pd layer 12.
  • a conductive material such as copper for example is deposited through the photo-resist layer 16 to provide conductive regions 20a, 20b generally denoted 20.
  • the conductive regions 20 may correspond for example to a signal path of the printed circuit board.
  • a micro-etch of the surface of the substrate 10 in those regions around the conductors 20 is performed to remove the remaining Pd layer 12 from the surface of the substrate 10.
  • the surface of the substrate 10 is no longer conductive except in the region below the conductors 20 and a printed circuit board 22 is provided.
  • the conductors are disposed on the substrate using an additive process.
  • an additive process small tolerances may be maintained.
  • a concomitant increase in yield is provided in the manufacture of such printed circuit boards. This provides a concomitant reduction in the cost of manufacturing such printed circuit boards.
  • step 24 a surface of a substrate is chemically treated.
  • step 26 a photo-resist layer is patterned over the substrate to define regions in which a plating material will be deposited.
  • the conductive regions are then provided using standard plating techniques to deposit the conductive layer through the photo-resist layer which exposes underlying portions of the substrate as shown in step 28. Then in step 30 the resist layer is stripped from the substrate to leave behind the conductive regions deposited in the plating step.
  • step 32 the substrate surface is cleaned of the chemical agent added in the treating step in those areas in which a conductor has not been deposited.
  • a printed circuit board 36 manufactured using the copperless electroless deposition technique described in conjunction with FIGs. 1-2 above having a plated through via hole 38.
  • an even amount of plating may be disposed in such via holes 38.
  • an even amount of conductive material 40 may be disposed on the surface of the substrate 42 and in the via hole 38.

Abstract

A method of depositing a conductive material (20) on a surface of a printed circuit board (10) includes the steps of chemically treating at least a portion of a surface of the printed circuit board, disposing a resist layer (16) over the chemically treated surface (12), depositing a conductive layer (20) in the areas which are not covered by the resist (16), stripping the resist from the surface of the printed circuit board (10), and cleaning exposed chemically treated surfaces of the printed circuit board (10) to remove contaminants from the surface of the printed circuit board (10) which were introduced in the chemically treating step.

Description

A PRINTED CIRCUIT BOARD AND METHOD OF MANUFACTURE THEREOF
FIELD OF THE INVENTION This invention relates to printed circuit boards and more particularly to conductor deposition on printed circuit boards.
BACKGROUND OF THE INVENTION
As is known in the art, printed circuit boards generally include conductive outer layers. Such outer layers are typically provided using a subtractive etching process. That is, the processing of the printed circuit board is begun with a full sheet of copper and selective portions of the copper are removed using a subtractive etching process. Any desired holes are then drilled on the printed circuit board. Electroless and electrolytic plating techniques may then be used to metalize the holes. In a subtractive etching process, it is relatively difficult to maintain the relatively small tolerances (i.e line width, etc..) required to manufacture printed circuit boards.
As is also known in the art, there has been a trend to reduce the size of electronic components and provide printed circuit boards having multi-chip modules etc.... This results in a need to increase the number of components such as surface mount components provided on a printed circuit board. This results in a so-called "densely populated" or simply "dense" printed circuit board. One problem with making such dense printed circuit boards is that the yield from the manufacture of such boards is relatively low. This low yield is due, in part, to the fact that such printed circuit boards are manufactured using a subtractive etching process in which it is relatively difficult to maintain predetermined tolerance ranges.
As is also known, in the conventional subtractive etching approach half-ounce copper is often disposed on the raw substrate and after lamination and subsequent drilling raw substrate and after lamination and subsequent drilling processes are performed, the substrate is then plated using one ounce of conductive plating. In those applications which require plated through holes, the plating is added and the metalized holes are provided having one ounce of copper therein while the plated surface of the substrate, is provided having one and one-half ounces of copper. This makes it more difficult to provide a solder connection in the plated through hole because the additional copper on the surface of the plated-through hole reduces the capillary action of the post soldering process.
Thus using the conventional approach, printed circuit boards have been manufactured using a drill and plate up technique. Such through-hole metalization techniques have become standard within the industry. One problem with such techniques, however, is that subtractive process must be performed on the external layer to provide external layer conductor definition.
SUMMARY OF THE INVENTION In accordance with the present invention, a method of depositing a conductor on a printed circuit board includes the steps of chemically treating at least a portion of a surface of the printed circuit board, disposing a resist layer over the chemically treated surface, plating up conductive regions in the areas defined by the resist, stripping the resist from the surface of the printed circuit board, and cleaning the chemically treated surface of the printed circuit board to remove the chemicals disposed on the surface during the treating step. With this particular arrangement, a conductive layer is deposited on a surface of the printed circuit board using an additive deposition process. During the chemical treating process, a thin layer of palladium (Pd) having a thickness typically in the range of about lA - 500& is disposed on the surface of the printed circuit board. The Pd layer is contaminated with copper (Cu) particles such that the surface of the printed circuit on which the chemical treatment is performed becomes conductive. The resist layer may be disposed over the conductive surface of the printed circuit board using conventional techniques. The resist may be provided, for example, as dry-film which is a resist to plating. Next the plate up process may be used to provide any desired conductive regions such as conductive signal paths, etc.... Thus, if the dry-film is used for example, only those areas which are exposed (i.e. not covered by the dry-film resist) accept the plating. After, the plating step is accomplished the resist may be stripped from the substrate using conventional techniques. The cleaning step may include the step of micro-etching the contaminated surface of the printed circuit board to remove the remaining palladium from the surface of the printed circuit board. Thus, the chemically treated surface of the substrate is no longer conductive. With this particular technique, a printed circuit board may be manufactured having very fine features because an additive rather than a subtractive process is used to provide the conductors. By using an additive process the tolerances (e.g width, length, etc..) of the conductors may be more tightly controlled. Furthermore in those applications in which the printed circuit board has one or more so-called via or through-holes an even amount of plating may be disposed in the via holes. Furthermore, with the present invention an even amount of conductive material may be disposed both on the surface of the substrate and in the via hole. That is, the conductive material may be more evenly distributed on the printed circuit board including an even distribution of conductive material in the via hole. Thus, it is easier to solder to the plated through hole since the thermal heat sink effect caused by additional copper is reduced. Furthermore, since the conductors are disposed on the substrate using an additive process the printed circuit boards may be manufactured without the external processing operations required on the outer layers when a subtractive process is used. Moreover, by using an additive process, small tolerances may be maintained. Thus a concomitant increase in yield is provided in the manufacture of such printed circuit boards. This provides a concomitant reduction in the cost of manufacturing both rigid and rigid- flex printed circuit boards.
This process provides a printed circuit board having a desirable surface topography and eliminates the subtractive process. By eliminating the use of substractive processes, the amount of hazardous waste generated as a result of manufacturing printed circuit boards using substractive processes is reduced. Moreover, by using a so-called non- copper deposition process, it is possible to provide a substantially equal distribution of copper in the drilled hole and on the surface of the substrate. Furthermore, the process of the present invention eliminates multiple operations required to perform the subtractive etching steps of the outer layers in the conventional approach. This provides a concomitant reduction in the cost associated with providing printed circuit boards with plated through holes.
When manufacturing printed circuit boards during stackup or final lamination, the present invention allows the utilization of a high surface topography release sheet to allow for post bonding of a non electroless copper metalization process
BRIEF DESCRIPTION OF THE DRAWINGS The foregoing features of this invention as well as the invention itself may be more fully understood from the following detailed description of the drawings in which
FIGs. 1-1D are a series of cross sectional views showing the additive process steps used to provide a conductor on a printed circuit board;
FIG. 2 is a flow diagram showing a the steps performed in the additive deposition process; and FIG. 3 is a cross sectional view of a printed circuit board having a plated surface and a plated through hole.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
Steps in the manufacture of a printed circuit board 22 (FIG. 1C) having a plurality of conductors 20 deposited using an additive process will now be described in conjunction with
FIGs. 1-lD in which like elements are provided having like reference designations throughout the several views.
Referring now to FIG. 1 a substrate 10 comprised of a dielectric material is shown having a layer of palladium (Pd) 12 disposed over a first surface thereof. The PD layer 12 is provided having a thickness typically in the range of about lA - 50θA. The Pd layer 12 may be provided from commercially available products such as that manufactured by AMP-AKZO Corporation, Newark DE and identified as part number PCK-502S™ Cleaner/Conditioner for the EE-2000™ Process. Those of skill in the art should recognize however that other like commercially available products used in so-called copperless electroless deposition processes may also be used. In the present invention, at least a portion of a surface of the substrate 10 is chemically treating to provide the Pd layer 12. The Pd layer 12 includes conductive particles, such as copper particles, of sufficient amount such that the surface of the substrate 10 becomes conductive. Referring now to FIG. 1A a photo-resist layer 16 is disposed over the Pd layer 12 using conventional resist deposition techniques. Here the resist layer 16 is provided as a so-called dry-film resist and thus only exposed areas 18a, 18b generally denoted 18 of the Pd layer 12 and substrate 10 will accept the plating material. Thus, the resist layer 16 is patterned such that plating will occur on the exposed regions 18 of the Pd layer 12 and substrate.
Referring now to FIG IB, a conductive material such as copper for example is deposited through the photo-resist layer 16 to provide conductive regions 20a, 20b generally denoted 20. The conductive regions 20 may correspond for example to a signal path of the printed circuit board.
Referring now to FIG. 1C, after the plating step is complete, the resist layer 16 is stripped from the substrate 10 to leave behind conductors 20a, 20b. It should be noted that when the resist layer 16 is removed from the substrate 10, the Pd layer 12 remains on the surface of the substrate 10.
Referring now to FIG. 1C, a micro-etch of the surface of the substrate 10 in those regions around the conductors 20 is performed to remove the remaining Pd layer 12 from the surface of the substrate 10. Thus, the surface of the substrate 10 is no longer conductive except in the region below the conductors 20 and a printed circuit board 22 is provided.
With this particular technique the printed circuit board 22 may be manufactured having very fine features because an additive rather than a subtractive etching process is used to provide the conductors 20. By using an additive process, the tolerances may be more tightly controlled than in a subtractive process. Furthermore, with the present invention an even amount of conductive material may be disposed on the surface of the substrate 10. That is, the conductive material may be more evenly distributed on the printed circuit board 22.
Thus in the present invention, the conductors are disposed on the substrate using an additive process. By using an additive process, small tolerances may be maintained. Thus a concomitant increase in yield is provided in the manufacture of such printed circuit boards. This provides a concomitant reduction in the cost of manufacturing such printed circuit boards.
Referring now to FIG. 2 the general steps used in the additive conductor process are shown. First as shown in step 24 a surface of a substrate is chemically treated. Next as shown in step 26, a photo-resist layer is patterned over the substrate to define regions in which a plating material will be deposited.
The conductive regions are then provided using standard plating techniques to deposit the conductive layer through the photo-resist layer which exposes underlying portions of the substrate as shown in step 28. Then in step 30 the resist layer is stripped from the substrate to leave behind the conductive regions deposited in the plating step.
Finally, as shown in step 32, the substrate surface is cleaned of the chemical agent added in the treating step in those areas in which a conductor has not been deposited.
Referring now to FIG. 3, a printed circuit board 36 manufactured using the copperless electroless deposition technique described in conjunction with FIGs. 1-2 above is provided having a plated through via hole 38. By using the additive process, an even amount of plating may be disposed in such via holes 38. Thus, with the present invention an even amount of conductive material 40 may be disposed on the surface of the substrate 42 and in the via hole 38. By providing an even amount of plating in the via hole 38 and on the surface of the substrate 42, the soldering of the plated through holes 38 may be facilitated.
Having described preferred embodiments of the invention, it will now become apparent to one of skill in the art that other embodiments incorporating the concepts may be used. It is felt, therefore, that these embodiments should not be limited to disclosed embodiments but rather should be limited only by the spirit and scope of the appended claims.

Claims

6/05970- 8 -Claims What is claimed is:
1. A method of depositing a conductive material on a printed circuit board having a first surface and a second opposing surface, the method comprising the steps of:
(a) forming at least one hole in the printed circuit board wherein the hole has a first aperture in the first surface of the printed circuit board and a second aperture in the second surface of the printed circuit board; (b) chemically treating at least a portion of the first surface of the printed circuit board which includes the hole;
(c) disposing a resist layer over at least a portion of the chemically treated surface;
(d) plating up conductive regions in the areas of the printed circuit board including the hole which are not covered by the resist in step (c) ;
(e) stripping the resist from the surface of the printed circuit board; and
(f) cleaning the chemically treated surface of the printed circuit board in the areas from which the resist is removed.
2. The method of Claim 1 wherein step (b) includes the step of disposing a conductive layer having a thickness typically of about 1-500 angstroms on the first surface of the printed circuit board.
3. The method of Claim 2 wherein step (d) includes the step of providing a dry-film which is a resist to plating, such that only those areas which are not covered by the resist are plated up.
4. The method of Claim 3 wherein the cleaning step includes the step of micro-etching the first surface of the printed circuit board to remove the remaining conductive layer from the first surface of the printed circuit board such that the first surface of the printed circuit board is no longer conductive.
5. A method of depositing a conductive material on a surface of a printed circuit board, the method comprising the steps of:
(a) chemically treating at least a portion of a surface of the printed circuit board;
(b) disposing a resist layer over the chemically treated surface; (c) plating up conductive regions in the areas which are not covered by the resist;
(d) stripping the resist from the surface of the printed circuit board;
(e) cleaning the chemically treated surface of the printed circuit board in the areas from which the resist is removed; wherein step (a) includes the step of disposing a conductive layer having a thickness typically of about 1-500 angstroms on the surface of the printed circuit board; wherein step (c) includes the step of providing a dry- film which is a resist to plating such that only those areas which are not covered by the resist are plated up; wherein the cleaning step includes the step of micro- etching the surface of the printed circuit board to remove the remaining conductive layer from the printed circuit board such that the surface of the printed circuit board is no longer conductive; and wherein the chemically treating step includes the step of depositing palladium and copper on the surface of the printed circuit board.
6. The method of Claim 5 wherein the amount of copper deposited in conjunction with the palladium is sufficient to make the surface of the printed circuit board conductive.
7. The method of Claim 6 wherein the cleaning step includes the step of micro-etching the surface of the printed circuit board such that the surface of the printed circuit board is no longer conductive.
8. A method of depositing a conductive material on a surface of a printed circuit board, the method comprising the steps of:
(a) chemically treating at least a portion of a surface of the printed circuit board;
(b) disposing a resist layer over the chemically treated surface; (c) plating up conductive regions in the areas which are not covered by the resist;
(d) stripping the resist from the surface of the printed circuit board;
(e) cleaning the chemically treated surface of the printed circuit board in the areas from which the resist is removed; wherein step (a) includes the step of disposing a conductive layer having a thickness typically of about 1-500 angstroms on the surface of the printed circuit board; and wherein the conductive layer is provided as a layer of palladium having copper particles as part thereof.
9. The method of Claim 8 wherein step (c) includes the step of providing a dry-film which is a resist to plating such that only those areas which are exposed through the resist are plated up.
10. The method of Claim 9 wherein the cleaning step includes the step of micro-etching of the surface of the printed circuit board to remove the remaining palladium from the surface of the printed circuit board such that the surface of the printed circuit board is no longer conductive.
PCT/US1994/009721 1994-08-25 1994-08-25 A printed circuit board and method of manufacture thereof WO1996005970A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
PCT/US1994/009721 WO1996005970A1 (en) 1994-08-25 1994-08-25 A printed circuit board and method of manufacture thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US1994/009721 WO1996005970A1 (en) 1994-08-25 1994-08-25 A printed circuit board and method of manufacture thereof

Publications (1)

Publication Number Publication Date
WO1996005970A1 true WO1996005970A1 (en) 1996-02-29

Family

ID=22242914

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1994/009721 WO1996005970A1 (en) 1994-08-25 1994-08-25 A printed circuit board and method of manufacture thereof

Country Status (1)

Country Link
WO (1) WO1996005970A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2004049771A1 (en) * 2002-11-25 2004-06-10 Infineon Technologies Ag Method for producing conductive structures on a support

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3832176A (en) * 1973-04-06 1974-08-27 Eastman Kodak Co Novel photoresist article and process for its use
US4339303A (en) * 1981-01-12 1982-07-13 Kollmorgen Technologies Corporation Radiation stress relieving of sulfone polymer articles

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3832176A (en) * 1973-04-06 1974-08-27 Eastman Kodak Co Novel photoresist article and process for its use
US4339303A (en) * 1981-01-12 1982-07-13 Kollmorgen Technologies Corporation Radiation stress relieving of sulfone polymer articles

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2004049771A1 (en) * 2002-11-25 2004-06-10 Infineon Technologies Ag Method for producing conductive structures on a support

Similar Documents

Publication Publication Date Title
EP0475567B1 (en) Method for fabricating printed circuits
US5733466A (en) Electrolytic method of depositing gold connectors on a printed circuit board
US5817405A (en) Circuitized substrate with same surface conductors of different resolutions
US5985521A (en) Method for forming electrically conductive layers on chip carrier substrates having through holes or via holes
EP0483979B1 (en) Method for producing printed circuit boards
JP2017504193A (en) Method for forming segment via for printed circuit board
US6030693A (en) Method for producing multi-layer circuit board and resulting article of manufacture
US6022466A (en) Process of plating selective areas on a printed circuit board
EP0189975A1 (en) Manufacture of printed circuit boards
US3568312A (en) Method of making printed circuit boards
GB2086139A (en) Method of producing printed circuit boards with holes having metallized walls
WO2004021749A2 (en) Manufacture of flexible printed circuit boards
US5376232A (en) Method of manufacturing a printed circuit board
KR20100061021A (en) A printed circuit board comprising double seed layers and a method of manufacturing the same
US6057027A (en) Method of making peripheral low inductance interconnects with reduced contamination
EP0476065B1 (en) Method for improving the insulation resistance of printed circuits
US20030089522A1 (en) Low impedance / high density connectivity of surface mount components on a printed wiring board
WO1996005970A1 (en) A printed circuit board and method of manufacture thereof
GB2038101A (en) Printed circuits
US6003225A (en) Fabrication of aluminum-backed printed wiring boards with plated holes therein
EP0095256A1 (en) Method of making printed circuits
EP0732040B1 (en) Method of making a printed circuit board
US5221418A (en) Method for improving the surface insulation resistance of printed circuits
JPH08139435A (en) Manufacture of printed wiring board
KR101363076B1 (en) Printed circuit board and method of manufacturing the same

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): CA CN KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: CA