WO1991002396A1 - Adaptive trip fault current indicator - Google Patents

Adaptive trip fault current indicator Download PDF

Info

Publication number
WO1991002396A1
WO1991002396A1 PCT/US1990/004427 US9004427W WO9102396A1 WO 1991002396 A1 WO1991002396 A1 WO 1991002396A1 US 9004427 W US9004427 W US 9004427W WO 9102396 A1 WO9102396 A1 WO 9102396A1
Authority
WO
WIPO (PCT)
Prior art keywords
current
trip
circuit
voltage
capacitor
Prior art date
Application number
PCT/US1990/004427
Other languages
French (fr)
Inventor
Thomas Yeh
Original Assignee
Sigma Instruments Division
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US07/390,541 external-priority patent/US5029039A/en
Priority claimed from US07/505,483 external-priority patent/US5115031A/en
Application filed by Sigma Instruments Division filed Critical Sigma Instruments Division
Publication of WO1991002396A1 publication Critical patent/WO1991002396A1/en

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/08Locating faults in cables, transmission lines, or networks
    • G01R31/081Locating faults in cables, transmission lines, or networks according to type of conductors
    • G01R31/083Locating faults in cables, transmission lines, or networks according to type of conductors in cables, e.g. underground
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R19/00Arrangements for measuring currents or voltages or for indicating presence or sign thereof
    • G01R19/165Indicating that current or voltage is either above or below a predetermined value or within or outside a predetermined range of values
    • G01R19/16533Indicating that current or voltage is either above or below a predetermined value or within or outside a predetermined range of values characterised by the application
    • G01R19/16538Indicating that current or voltage is either above or below a predetermined value or within or outside a predetermined range of values characterised by the application in AC or DC supplies
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R19/00Arrangements for measuring currents or voltages or for indicating presence or sign thereof
    • G01R19/165Indicating that current or voltage is either above or below a predetermined value or within or outside a predetermined range of values
    • G01R19/16566Circuits and arrangements for comparing voltage or current with one or several thresholds and for indicating the result not covered by subgroups G01R19/16504, G01R19/16528, G01R19/16533
    • G01R19/16585Circuits and arrangements for comparing voltage or current with one or several thresholds and for indicating the result not covered by subgroups G01R19/16504, G01R19/16528, G01R19/16533 for individual pulses, ripple or noise and other applications where timing or duration is of importance
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02HEMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
    • H02H3/00Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection
    • H02H3/02Details
    • H02H3/04Details with warning or supervision in addition to disconnection, e.g. for indicating that protective apparatus has functioned
    • H02H3/042Details with warning or supervision in addition to disconnection, e.g. for indicating that protective apparatus has functioned combined with means for locating the fault
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02HEMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
    • H02H3/00Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection
    • H02H3/44Emergency protective circuit arrangements for automatic disconnection directly responsive to an undesired change from normal electric working condition with or without subsequent reconnection ; integrated protection responsive to the rate of change of electrical quantities

Definitions

  • This invention relates to faulted current indicators, and particularly to fault indicators which can accommodate themselves to wide variations of load conditions in a distribution network.
  • a conventional fault indicator indicates the passage of power cable current above a predetermined magnitude, i.e. trip current.
  • the fault indicator's trip current is selected to be greater than the expected current at the installation site. Proper selection of the trip current magnitude is very important for the proper application of fault indicators.
  • the trip current is selected about two to three times the maximum load current and less than one half the available fault current. This method of application provides a good trade off between maximum sensitivity while minimizing the un-wanted trips by periodic overloads.
  • Applying conventional fault indicators in a large distribution network often requires many fault indicators with different trip currents to coordinate with loading variations within the network. In addition to the cost of stocking many different fault indicators, the chance of miss- application also increases.
  • An object of the invention is to overcome these difficulties.
  • Another object of the invention is to furnish reliable fault indicators capable of adapting the trip to the load current of a power line to accommodate the wide variations in load condition of a distribution network.
  • such objects are achieved with fault indicating method and means by tripping the fault indicator in response to increases in currents in the cable over time.
  • An example of such an increase is 50 amperes within 3 line cycles of a 60 Hz current, or 50 milliseconds.
  • the trip signal is held and the trip operation is disabled long enough for a fuse or circuit breaker to open in response to a fault, and then the trip operation enabled only if the current then falls to zero.
  • Fig. 1 is a block diagram illustrating an embodiment of the invention.
  • Fig. 2 is a detailed showing of a portion of the circuit in Fig. 1.
  • Fig. 3 is a circuit diagram illustrating details of part of the circuitry in Fig. 1.
  • Fig. 4 are graphs showing the operation of the circuit in Fig. 1.
  • Fig. 5 is a block diagram of another embodiment of the invention.
  • Fig. 6 is a diagram illustrating details of part of the circuitry in Fig. 4.
  • Figs. 7 and 8 are time current diagrams illustrating conditions for tripping the fault indicator.
  • Fig. 9 is a block diagram illustrating another embodiment of the invention.
  • Fig. 10 is a schematic diagram illustrating yet another embodiment of the invention.
  • Fig. 1 illustrates an embodiment of the invention.
  • a power source PS energizes a load LO through a circuit breaker CB and a power cable PC.
  • Fault indicators FI1, FI2, FI3, and FI4 inductively coupled to the cable PC by inductive sensors IS1, IS2, IS3, and IS4 at spaced locations along the cable PC, sense whether a fault exists at positions between any fault indicators.
  • the sensors IS1 to IS5 may be regarded as part of the fault indicators FI1 to FI5.
  • a fault between fault indicator FI4 and fault indicator FI5 trips fault indicators FI1 to FI4 while leaving fault indicator FI5 reset. This identifies the location of the fault as being between fault indicator FI4 and fault indicator FI5.
  • the length of the cable PC appears shortened for the purposes of illustration.
  • the inductive sensors IS1 to IS5 produce respective alternating voltages corresponding in amplitude to the amplitude of the alternating currents they sense in the cable PC.
  • a capacitor Cl tunes the inductive sensor IS3 to the frequency in the cable PC.
  • a bridge circuit BR rectifies the alternating current in the sensor IS3 to form an output voltage whose peak is proportional to the current flowing in the power cable 16.
  • Three isolating diodes Dl, D2, and D3 furnish the bridge BR output voltage to a reset circuit RC, a trip circuit TC, and a power circuit PO that furnishes a voltage Vcc to the elements of the fault indicator.
  • the diodes Dl, D2, and D3 isolate the various circuits from each other.
  • a capacitor C2 captures the peak of the rectified output of the bridge BR and smoothes ripple.
  • a 12 volt zener diode Zl regulates the voltage across the capacitor C2 so the latter carries a 12 volt potential that serves as the voltage source Vcc for elements of the circuit in the fault indicator FI3.
  • the reset circuit RC responds to a minimum voltage Vmin at the bridge BR to produce a reset signal.
  • the minimum voltage Vmin corresponds to a minimum current Imin in the cable PC.
  • the reset signal energizes a reset winding WR in a fault display actuator DA which then drives a target (or display) TA to a visibly distinguishable reset position.
  • the trip circuit TC operates in response to the voltage at the bridge BR appearing at the diode D2 and representing the operating current in the cable PC.
  • the trip circuit TC produces a trip signal when the rate of change of current in the cable PC causes"the rate of change of the voltage at the bridge BR to exceed a predetermined value, and the cable current thereafter drops to 0 within a predetermined time in response to the current opening the circuit breaker CB.
  • the trip signal energizes a winding W2 in the display actuator DA. The latter turns the target to a trip position.
  • a sample preset time is 1/4 to 1/2 cycles. However for particular purposes other delays are useful. According * to one embodiment of the invention the preset time is 60 seconds.
  • Reset circuits such as circuit RC are well known in the art. They include a threshold circuit to establish the reset signal or signals when the voltage at the bridge BR exceeds the minimum value Vmin.
  • a start up delay circuit DE responds to the onset of the voltage Vcc and a reset signal and produces an inhibiting low at one input of AND gates AD1 and AD2 for the preset time such as one-quarter or one half cycles or perhaps 60 seconds. Thereafter, the start up delay circuit DE enables the gates AD1 and AD2 until three events occur; the current in cable PC drops to 0 to expunge Vcc, the current resumes to re-produce Vcc, and a reset signal appears at the start up delay circuit DE.
  • the start up delay circuit DE is in the form of a timer responsive to a reset signal followed by a latch that resets in the absence of * Vcc and is enabled by the presence of Vcc.
  • the other input of the gate AD2 is connected to the output of the reset circuit RC, and the other input of the AND gate AD2 is connected to the trip circuit TC.
  • the AND gate AD1 serves to energize the reset winding Wl when the input signal at both inputs are high.
  • the AND gate AD2 serves to energize the trip winding when both inputs are high.
  • the start up delay circuit DE causes the inhibit signal at the inputs of AND gates AD1 and AD2 to last for a given time, such as one-quarter or one- half cycle, and then enables the AND gates AD1 and AD2 so they can pass reset or trip signals. In this way the inrush restraint circuit prevents resets or trips in response to inrush currents.
  • the trip circuit produces a trip signal in response to the rate of change of current.
  • an integrator INI integrates the rectified voltage at the bridge BR at a first rate and an integrator IN2 integrates the voltage at a second rate much slower than the first rate.
  • a voltage divider composed of resistors Rl and R2 takes a slightly lower proportion of the output of integrator INI than does a voltage divider composed of resistor R3 and R4 take of the integrator IN2.
  • the effective output of the integrator IN2 measured at the voltage divider R3,R4 produces a slightly higher absolute voltage than the effective voltage of integrator INI measured at voltage divider Rl,R2.
  • a comparator Ul compares the voltages at divider R1,R2 with the voltages at divider R3,R4. When the voltage at capacitor C2 is changing only slowly, the output of the comparator Ul is low because the both integrators* * effective outputs respond similarly to their inputs and the effective output of integrator INI is lower than that of integrator IN2. When the voltage at the bridge BR rises rapidly, the lower effective output of faster integrator INI climbs above the effective output of integrator IN2. The comparator Ul then produces a high.
  • a latch LAI such as a flip-flop latches the high and applies the high to an input of an AND gate AD3.
  • a timer Til responds to the high and resets the latch after a predetermined time such as one minute. The timer TI thus allows the comparator Ul to arm the AND gate AD3 and hence the trip winding WT for only the predetermined time, e.g. one minute.
  • An inverter IV1 produces an inhibit signal at the other input of the AND gate AD3 as long as there exists a voltage at the bridge BR. As soon as the voltage at the bridge BR goes to 0 in response to the circuit breaker CB opening the cable PC the inverter applies-a high to the AND gate AD3. If this occurs within the predetermined time, e.g. one minute that the timer Til allows the latch LAI to apply a high to the AND gate AD3 the latter goes high. If this high occurs after the inrush restraint period of the start up delay circuit DE, i.e. after the start up delay circuit places highs on AND gates AD1 and AD2, the high at AND gate AD3 causes energization of winding W2.
  • Fig. 2 illustrates details of the integrators INI and IN2 and their environments.
  • a capacitor C2 forms the integrator INI.
  • the time constant of the integrator INI is determined mainly by the capacitor C2 and the effective impedance of the resonant circuit composed of the inductive sensor IS3 and the capacitor Cl which tunes the sensor IS3 to the frequency of the current in the cable PC.
  • the values are chosen so that the voltage Vtrip across the capacitor C2 reaches 95% of the voltage of the bridge BR in about 3 line cycles.
  • the capacitor C2 has a value of 4.7 microfarads and the effective impedance a value 3 Kohm although these values are only examples.
  • a capacitor C3 and a resistor R6 form the second integrator IN2.
  • the capacitor C3 has a values such as 1.0 microfarad while the resistor R6 has a value of 15 Kohms. Because the resistor R6 and the capacitor C3 are both connected to the capacitor C2 and the impedance of the tuned circuit C1,IS3, the time constant of the second integrator IN2 includes the effects of the tuned circuit impedance and the capacitor C2. Hence, the time constant of the integrator IN2 is inherently greater than the time constant of integrator INI.
  • the values of the integrator IN2 are chosen to allow the voltage across capacitor C3 to reach 95% of the voltage at the bridge BR 3 cycles later than the time the voltage across capacitor C2 reaches 95% of the voltage across bridge BR.
  • resistors Rl to R4 affect the time constants of the integrators INI and IN2 only slightly. However their voltage dividing ratios are such as to apply a smaller proportion of the signal at the output of integrator INI than that of integrator IN2. This assures that the faster input from integrator INI to the non- inverting terminal of the comparator Ul is less than the slower input from the integrator IN2 to the inverting terminal as long as the currents sensed are varying slowly enough for both integrators INI and IN2 to follow.
  • the capacitor C2 serves two other functions. It serves to reduce the ripple at the bridge BR and to store a voltage Vtrip for energizing the trip winding WT.
  • Fig. 3 illustrates the manner in which the trip signal energizes the trip winding WT.
  • a field effect transistor Ql has a gate which receives the trip signal from the AND gate AD2.
  • a high trip signal causes current flow from along a path from the voltage Vtrip at the capacitor C2 through the trip winding WT, the drain and source of field effect transistor , and ground.
  • a similar arrangement energizes the reset winding at the output of AND gate AD1.
  • the integrators INI and IN2 and the comparator ⁇ l may be considered as functioning as a differentiator for that responds only to positive di/dt or dv/dt. They may also be regarded as a differentiator followed by a diode that permits only positive flow.
  • the inductively coupled sensor IS3 senses the current in the power cable PC on a continuous basis.
  • the bridge BR rectifies the output of the current sensor IS3 to obtain unidirectional sine pulses with peak values proportional to the current magnitude in the power cable PC.
  • the integrator IN2 with its capacitor C3 and longer time constant than the integrator INI generates the reference for the comparator circuit Ul.
  • the time constant of the integrating circuit IN2 is such that the reference of the comparator represents some time average current of the power cable, for example, three line cycles, or 50 milliseconds.
  • the time constant of the integrating circuit INI is less than that of IN2.
  • the effective output of the integrator INI is slightly lower than the integrator IN2 as long as the rate of change in the sensed current is slower than the differences between the charging rates of the capacitors in the integrators INI and IN2. This is so because then both integrating circuits INI, and IN2 keep up with the rate of change at the output of the bridge circuit BR.
  • the integrator INI reacts faster than the integrator IN2 and a voltage differential occurs at the inputs of the comparator Ul.
  • An inverter IV1 disables the AND circuit AD3 as long as the bridge circuit BR indicates that current continues to flow in the cable PC.
  • the timer maintains the high at the output of the latch LAI for a predetermined period. If the current in the line PC drops to zero during that period, the inverter IV enables the AND gate AD3 to pass a trip signal to the winding W2.
  • Figs. 4, 5, and 6 demonstrate conditions that will not cause a trip operation.
  • Figs. 7 and 8 show conditions for tripping the fault indicator.
  • the initial "nominal" current II is the relative reference for the fault determination.
  • the current increase from II to 12 is over a relatively long enough period of time (dt) so that its rate of change is insufficient to cause a trip operation.
  • the fault indicator is referenced to 12 for the fault operation.
  • Fig. 5 shows the increase in the magnitude of the current over time.
  • the current remains at 12 after the increase, thereby indicating that the circuit breaker CB did not interrupt the current in the power cable PC and the entire trip condition was not satisfied.
  • Fig. 7 shows the current dropping to zero after reaching 12, thereby indicating the loss of current in the power cable PC, thereby tripping the fault indicator.
  • Fig. 6, shows a condition where the fault indicator adapts to the variations in the load current. Initially, the power cable PC carries current of the level II. Similar to Fig. 4, the current is increasing in response to an increase in load.
  • the reference against which the fault is judged is also changing.
  • the fault indicator is "adapting" to the changing load current.
  • the fault indicator is referenced to 13.
  • the subsequent current increase of 13 to 12 over the time period dt2 is not sufficiently high relative to 13 to arm the trip circuit.
  • Fig. 8 shows the condition where an increase is sufficiently fast relative to 13 to arm the trip circuit.
  • the trip operation occurs when the breaker CB interrupts the line current after the arming condition.
  • the loss of current represents this in Fig. 8.
  • the adaptive fault indicator operates to trip when the increase of current in the power cable PC, as referenced to the steady state "nominal" load current is sufficiently high and is over a short enough period of time to generate the necessary di/dt value to arm the trip circuit. If the line voltage or current signal is not available, the arming of the trip circuit will cause the target TA to operate to trip. If line current is available, then the line current must also be interrupted within a period of time such as one minute to enable the trip circuit to operate to trip. If the line current is still present after a given time such as one minute, the latch LAI produces a low and then disables the AND gate AD3 so that the trip circuit is disarmed and ready for the next trip condition.
  • the adaptive fault indicator adapts to the nominal loading current of the power line to accommodate the wide variations of load conditions in a distribution network.
  • the fault indicator according to the invention does not react to absolute magnitude of current but instead responds to increase in current over period of time (di/dt) .
  • the adaptive fault indicator uses the nominal load current as a reference to which a relative increase of current such as 50 amperes within a certain amount of time such as three cycles or 50 milliseconds will cause the indicator to trip. Fault indicators according to the invention thus significantly reduce stocking of fault indicators having different trip setting and thus reduce the chances for misapplication.
  • two events must occur in sequence to cause the indicator to trip, for example a relative increase in current such as 50 amperes within three cycles "arms" the trip circuit.
  • the second event namely the loss of current within a predetermined time, such as one minute. This will trip the indicator. If after one minute the current in the line still persists, the trip circuit will be "disarmed".
  • the timing is chosen to be longer than the opening time of the circuit breaker CB in the power line PC. If the circuit breaker includes a recloser switch, then the time of timer Til should be chosen to be longer than the final lockout time. The purpose of the timer Til is to prevent the fault indicator from responding to current before the line protection device has a chance to operate.
  • the reset circuit RC responds to a current Imin and initiates the start up delay circuit DE in the inrush restraint IR.
  • the time of the delay is preferably short, for example one quarter to one half cycle. However, delay times of 60 seconds are sometimes used for special purposes.
  • the start up delay circuit DE inhibits the AND gates AD1 and AD2 at the initiation or resumption of current and prevents the display actuator DA from changing the reset or trip condition of the target TA for the delay time. Thereafter, the start up delay circuit DE enables the AND gate AD1 and AD2 and allows them to pass highs to the windings WR and WT.
  • the capacitor C2 serves three purposes.
  • the invention may also be embodied as shown in Fig. 9.
  • a differentiator Dl substitutes for the integrator INI.
  • the differentiator produces signals proportional to the rate of change of the output of the bridge circuit BR.
  • a large rate of change at the output of the bridge circuit BR produces a large output at the differentiator Dl.
  • a smaller rate of change produces a comparatively smaller output.
  • a comparator Ul compares the differentiating circuit Dl output to the nominal current based reference in integrator IN2.
  • the integrator IN2 here has a time constant that depends mainly on the members within it.
  • the threshold of the comparator is such that rate of change in current, say an increase of 50 amperes over three cycles, triggers the comparator output. This output arms the trip circuit and initiates the timer circuit Til.
  • the circuits INI and IN2 may be regarded as energy storage devices with different storage rates. In that sense the circuit IN2 has the faster storage rate.
  • the integrator circuits INI and IN2 may also be considered delay circuits having information storage functions with different write delay times. In that sense the circuit IN2 has the longer delay time.
  • the information storage aspects of circuits INI may be replaced for example with semiconductor memories.
  • capacitor C2 peak detects the output of sensor IS3 after rectification of the sensor output by bridge BR.
  • the DC voltage across capacitor C2 is proportional to the current magnitude being sensed by the sensor IS3.
  • the charging time constant of capacitor C2, composed of the equivalent impedance "looking back" into the terminals of the sensor IS3 coil and the capacitance of capacitor C2, allows the DC voltage across capacitor C2 to capture the peak amplitude of the 60 Hz current.
  • the discharge time constant of capacitor C2, determined by resistance of resistor R16 and capacitance of capacitor C2 is much longer than 60 cycles period to hold the information between 60 Hz period.
  • the rate-of-increase of the DC voltage across capacitor C2 is derived by a differentiator circuit composed of capacitor capacitor C3 and resistor R7.
  • capacitor C3 is 1 microfarad and resistor R7 is approximately 50K ohms.
  • the "differentiator" formed by capacitor C3 and resistor R7 has a time constant of approximately three cycles of the 60 Hz signal or 50 milliseconds. When the sensed 60 Hz current exhibits an increase that occurs within three 60 Hz cycles, the voltage across capacitor C2 also exhibits a corresponding increase.
  • cathode of zener diode D14 is proportional to the rate-of-increase of the voltage across capacitor C2.
  • the output of the differentiator overcomes the voltage of zener diode D14 and turns ON transistor Ql.
  • the collector of transistor Ql then goes low and turns on transistor Q2.
  • the collector of transistor Q2 actuates the SET input of SET/RESET Flip Flop FF10, composed of NOR gates NRl and NR2, and initiates operation of the counter IC U3.
  • the counter IC U3 then counts for a predetermined time period. During this period the flip flop FF10 enables the gate U2 at pin 1, and thereby enables the trip circuit.
  • the voltage supply for the trip circuit includes diode D5, resistor R4, capacitor C4, and diode D7.
  • the reset time delay provided by a time U4 also serves as the inrush restraint timer.
  • the output of sensor IS3 charges the reset energy storage capacitor capacitor C15.
  • the resistor 24 and capacitor C6 turn on transistor Q4 which enables the reset timer IC U4.
  • Another SET/RESET Flip FLop FFll is set by detecting the presence of line current and disables the adaptive trip circuit by turning transistor Q3 on to clamp the SET terminal of the trip Flip Flop low.
  • the timer IC U4 produces a high at gate NR4 which causes the RESET Flip Flop to release transistor Q3 and enables the adaptive trip circuit.

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Emergency Protection Circuit Devices (AREA)

Abstract

The disclosed fault indicator which senses current in a cable, resets in response to a minimum current and arms a trip arrangement in response to current rising a predetermined amount with respect to time. If the rising current also opens a circuit breaker within a predetermined time and cuts off current to the cable, the indicator trips. If no zero current occurs within the time period, the trip arrangement is disarmed for the next current rise.

Description

Title:
ADAPTIVE TRIP FAULT CURRENT INDICATOR
RELATED APPLICATIONS
This application is a continuation-in-part application of Serial No. 390,541, filed August 7, 1989, by Thomas Yeh, for Current Adaptive Fault Indicator.
BACKGROUND OF THE INVENTION
This invention relates to faulted current indicators, and particularly to fault indicators which can accommodate themselves to wide variations of load conditions in a distribution network.
A conventional fault indicator indicates the passage of power cable current above a predetermined magnitude, i.e. trip current. The fault indicator's trip current is selected to be greater than the expected current at the installation site. Proper selection of the trip current magnitude is very important for the proper application of fault indicators. Typically, the trip current is selected about two to three times the maximum load current and less than one half the available fault current. This method of application provides a good trade off between maximum sensitivity while minimizing the un-wanted trips by periodic overloads. Applying conventional fault indicators in a large distribution network often requires many fault indicators with different trip currents to coordinate with loading variations within the network. In addition to the cost of stocking many different fault indicators, the chance of miss- application also increases.
OBJECTS AND SUMMARY OF THE INVENTION
An object of the invention is to overcome these difficulties.
Another object of the invention is to furnish reliable fault indicators capable of adapting the trip to the load current of a power line to accommodate the wide variations in load condition of a distribution network.
According to a feature of the invention, such objects are achieved with fault indicating method and means by tripping the fault indicator in response to increases in currents in the cable over time. An example of such an increase is 50 amperes within 3 line cycles of a 60 Hz current, or 50 milliseconds.
According to another feature of the invention, the trip signal is held and the trip operation is disabled long enough for a fuse or circuit breaker to open in response to a fault, and then the trip operation enabled only if the current then falls to zero.
These and other features of the invention are pointed out in the claims. Other objects and advantages of the invention will become evident from the following detailed description of preferred embodiments of the invention when read in light of the following drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
Fig. 1 is a block diagram illustrating an embodiment of the invention.
Fig. 2 is a detailed showing of a portion of the circuit in Fig. 1.
Fig. 3 is a circuit diagram illustrating details of part of the circuitry in Fig. 1.
Fig. 4 are graphs showing the operation of the circuit in Fig. 1.
Fig. 5 is a block diagram of another embodiment of the invention.
Fig. 6 is a diagram illustrating details of part of the circuitry in Fig. 4. Figs. 7 and 8 are time current diagrams illustrating conditions for tripping the fault indicator.
Fig. 9 is a block diagram illustrating another embodiment of the invention.
Fig. 10 is a schematic diagram illustrating yet another embodiment of the invention.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
Fig. 1 illustrates an embodiment of the invention. In Fig. 1 a power source PS energizes a load LO through a circuit breaker CB and a power cable PC. Fault indicators FI1, FI2, FI3, and FI4 inductively coupled to the cable PC by inductive sensors IS1, IS2, IS3, and IS4 at spaced locations along the cable PC, sense whether a fault exists at positions between any fault indicators. The sensors IS1 to IS5 may be regarded as part of the fault indicators FI1 to FI5. A fault between fault indicator FI4 and fault indicator FI5 trips fault indicators FI1 to FI4 while leaving fault indicator FI5 reset. This identifies the location of the fault as being between fault indicator FI4 and fault indicator FI5. The length of the cable PC appears shortened for the purposes of illustration. Although only fault indicator FI3 is shown in detail, the other fault indicators are substantially identical thereto.
The inductive sensors IS1 to IS5 produce respective alternating voltages corresponding in amplitude to the amplitude of the alternating currents they sense in the cable PC. In the fault indicator FI3, a capacitor Cl tunes the inductive sensor IS3 to the frequency in the cable PC. A bridge circuit BR rectifies the alternating current in the sensor IS3 to form an output voltage whose peak is proportional to the current flowing in the power cable 16. Three isolating diodes Dl, D2, and D3 furnish the bridge BR output voltage to a reset circuit RC, a trip circuit TC, and a power circuit PO that furnishes a voltage Vcc to the elements of the fault indicator. The diodes Dl, D2, and D3 isolate the various circuits from each other.
In the power circuit PO a capacitor C2 captures the peak of the rectified output of the bridge BR and smoothes ripple. A 12 volt zener diode Zl regulates the voltage across the capacitor C2 so the latter carries a 12 volt potential that serves as the voltage source Vcc for elements of the circuit in the fault indicator FI3.
In the fault indicator FI3, the reset circuit RC responds to a minimum voltage Vmin at the bridge BR to produce a reset signal. The minimum voltage Vmin corresponds to a minimum current Imin in the cable PC. The reset signal energizes a reset winding WR in a fault display actuator DA which then drives a target (or display) TA to a visibly distinguishable reset position.
The trip circuit TC operates in response to the voltage at the bridge BR appearing at the diode D2 and representing the operating current in the cable PC. The trip circuit TC produces a trip signal when the rate of change of current in the cable PC causes"the rate of change of the voltage at the bridge BR to exceed a predetermined value, and the cable current thereafter drops to 0 within a predetermined time in response to the current opening the circuit breaker CB. The trip signal energizes a winding W2 in the display actuator DA. The latter turns the target to a trip position.
An inrush restraint circuit IR between the reset circuit RC and the winding Wl, and between the trip circuit TC and the winding W2 prevents the display actuator DA from either resetting or tripping for a preset time after the onset of the minimum voltage Vmin at the reset circuit RC. A sample preset time is 1/4 to 1/2 cycles. However for particular purposes other delays are useful. According *to one embodiment of the invention the preset time is 60 seconds.
Reset circuits such as circuit RC are well known in the art. They include a threshold circuit to establish the reset signal or signals when the voltage at the bridge BR exceeds the minimum value Vmin.
In the inrush restraint circuit IR a start up delay circuit DE responds to the onset of the voltage Vcc and a reset signal and produces an inhibiting low at one input of AND gates AD1 and AD2 for the preset time such as one-quarter or one half cycles or perhaps 60 seconds. Thereafter, the start up delay circuit DE enables the gates AD1 and AD2 until three events occur; the current in cable PC drops to 0 to expunge Vcc, the current resumes to re-produce Vcc, and a reset signal appears at the start up delay circuit DE. The start up delay circuit DE is in the form of a timer responsive to a reset signal followed by a latch that resets in the absence of* Vcc and is enabled by the presence of Vcc.
The other input of the gate AD2 is connected to the output of the reset circuit RC, and the other input of the AND gate AD2 is connected to the trip circuit TC. The AND gate AD1 serves to energize the reset winding Wl when the input signal at both inputs are high. The AND gate AD2 serves to energize the trip winding when both inputs are high. The start up delay circuit DE causes the inhibit signal at the inputs of AND gates AD1 and AD2 to last for a given time, such as one-quarter or one- half cycle, and then enables the AND gates AD1 and AD2 so they can pass reset or trip signals. In this way the inrush restraint circuit prevents resets or trips in response to inrush currents.
In Fig. 1, the trip circuit produces a trip signal in response to the rate of change of current. In the trip circuit TC an integrator INI integrates the rectified voltage at the bridge BR at a first rate and an integrator IN2 integrates the voltage at a second rate much slower than the first rate. A voltage divider composed of resistors Rl and R2 takes a slightly lower proportion of the output of integrator INI than does a voltage divider composed of resistor R3 and R4 take of the integrator IN2. Thus the effective output of the integrator IN2 measured at the voltage divider R3,R4 produces a slightly higher absolute voltage than the effective voltage of integrator INI measured at voltage divider Rl,R2.
A comparator Ul compares the voltages at divider R1,R2 with the voltages at divider R3,R4. When the voltage at capacitor C2 is changing only slowly, the output of the comparator Ul is low because the both integrators** effective outputs respond similarly to their inputs and the effective output of integrator INI is lower than that of integrator IN2. When the voltage at the bridge BR rises rapidly, the lower effective output of faster integrator INI climbs above the effective output of integrator IN2. The comparator Ul then produces a high. A latch LAI such as a flip-flop latches the high and applies the high to an input of an AND gate AD3. A timer Til responds to the high and resets the latch after a predetermined time such as one minute. The timer TI thus allows the comparator Ul to arm the AND gate AD3 and hence the trip winding WT for only the predetermined time, e.g. one minute.
An inverter IV1 produces an inhibit signal at the other input of the AND gate AD3 as long as there exists a voltage at the bridge BR. As soon as the voltage at the bridge BR goes to 0 in response to the circuit breaker CB opening the cable PC the inverter applies-a high to the AND gate AD3. If this occurs within the predetermined time, e.g. one minute that the timer Til allows the latch LAI to apply a high to the AND gate AD3 the latter goes high. If this high occurs after the inrush restraint period of the start up delay circuit DE, i.e. after the start up delay circuit places highs on AND gates AD1 and AD2, the high at AND gate AD3 causes energization of winding W2.
Fig. 2 illustrates details of the integrators INI and IN2 and their environments.
Here, a capacitor C2 forms the integrator INI. The time constant of the integrator INI is determined mainly by the capacitor C2 and the effective impedance of the resonant circuit composed of the inductive sensor IS3 and the capacitor Cl which tunes the sensor IS3 to the frequency of the current in the cable PC.
The values are chosen so that the voltage Vtrip across the capacitor C2 reaches 95% of the voltage of the bridge BR in about 3 line cycles. According to one embodiment of the invention the capacitor C2 has a value of 4.7 microfarads and the effective impedance a value 3 Kohm although these values are only examples.
A capacitor C3 and a resistor R6 form the second integrator IN2. According to one embodiment of the invention the capacitor C3 has a values such as 1.0 microfarad while the resistor R6 has a value of 15 Kohms. Because the resistor R6 and the capacitor C3 are both connected to the capacitor C2 and the impedance of the tuned circuit C1,IS3, the time constant of the second integrator IN2 includes the effects of the tuned circuit impedance and the capacitor C2. Hence, the time constant of the integrator IN2 is inherently greater than the time constant of integrator INI. The values of the integrator IN2 are chosen to allow the voltage across capacitor C3 to reach 95% of the voltage at the bridge BR 3 cycles later than the time the voltage across capacitor C2 reaches 95% of the voltage across bridge BR.
The very high values of resistors Rl to R4 affect the time constants of the integrators INI and IN2 only slightly. However their voltage dividing ratios are such as to apply a smaller proportion of the signal at the output of integrator INI than that of integrator IN2. This assures that the faster input from integrator INI to the non- inverting terminal of the comparator Ul is less than the slower input from the integrator IN2 to the inverting terminal as long as the currents sensed are varying slowly enough for both integrators INI and IN2 to follow.
The capacitor C2 serves two other functions. It serves to reduce the ripple at the bridge BR and to store a voltage Vtrip for energizing the trip winding WT. Fig. 3 illustrates the manner in which the trip signal energizes the trip winding WT. Here, a field effect transistor Ql has a gate which receives the trip signal from the AND gate AD2. A high trip signal causes current flow from along a path from the voltage Vtrip at the capacitor C2 through the trip winding WT, the drain and source of field effect transistor , and ground. A similar arrangement energizes the reset winding at the output of AND gate AD1.
The integrators INI and IN2 and the comparator ϋl may be considered as functioning as a differentiator for that responds only to positive di/dt or dv/dt. They may also be regarded as a differentiator followed by a diode that permits only positive flow.
In operation, the inductively coupled sensor IS3 senses the current in the power cable PC on a continuous basis. The bridge BR rectifies the output of the current sensor IS3 to obtain unidirectional sine pulses with peak values proportional to the current magnitude in the power cable PC. The integrator IN2 with its capacitor C3 and longer time constant than the integrator INI generates the reference for the comparator circuit Ul. The time constant of the integrating circuit IN2 is such that the reference of the comparator represents some time average current of the power cable, for example, three line cycles, or 50 milliseconds.
The time constant of the integrating circuit INI is less than that of IN2. The effective output of the integrator INI is slightly lower than the integrator IN2 as long as the rate of change in the sensed current is slower than the differences between the charging rates of the capacitors in the integrators INI and IN2. This is so because then both integrating circuits INI, and IN2 keep up with the rate of change at the output of the bridge circuit BR. When the current in the power cable PC exhibits a rate of change that is faster than that of the integrator IN2, the integrator INI reacts faster than the integrator IN2 and a voltage differential occurs at the inputs of the comparator Ul.
When the current increase in the power cable PC is sufficient to raise the output of integrator INI fast enough to overcome the threshold established by the effective output of the integrator IN2, the result triggers the output of comparator Ul. The comparator Ul then sets the latch LAI and initiates the timer circuit Til and provides a high at the input of the AND gate ND3.
An inverter IV1 disables the AND circuit AD3 as long as the bridge circuit BR indicates that current continues to flow in the cable PC. The timer maintains the high at the output of the latch LAI for a predetermined period. If the current in the line PC drops to zero during that period, the inverter IV enables the AND gate AD3 to pass a trip signal to the winding W2.
Figs. 4, 5, and 6 demonstrate conditions that will not cause a trip operation. Figs. 7 and 8 show conditions for tripping the fault indicator. In Fig. 4, the initial "nominal" current II is the relative reference for the fault determination. The current increase from II to 12 is over a relatively long enough period of time (dt) so that its rate of change is insufficient to cause a trip operation. At the end of the time (dt) , the fault indicator is referenced to 12 for the fault operation.
in Fig. 5, the increase in the magnitude of the current over time is sufficient to trip the fault indicator. However, in Fig. 5, the current remains at 12 after the increase, thereby indicating that the circuit breaker CB did not interrupt the current in the power cable PC and the entire trip condition was not satisfied. Fig. 7 shows the current dropping to zero after reaching 12, thereby indicating the loss of current in the power cable PC, thereby tripping the fault indicator. Fig. 6, shows a condition where the fault indicator adapts to the variations in the load current. Initially, the power cable PC carries current of the level II. Similar to Fig. 4, the current is increasing in response to an increase in load. During the time when the current is changing from II to 13 over the period dtl, the reference against which the fault is judged is also changing. The fault indicator is "adapting" to the changing load current. At the end of the time dtl the fault indicator is referenced to 13. The subsequent current increase of 13 to 12 over the time period dt2 is not sufficiently high relative to 13 to arm the trip circuit.
Fig. 8 shows the condition where an increase is sufficiently fast relative to 13 to arm the trip circuit. The trip operation occurs when the breaker CB interrupts the line current after the arming condition. The loss of current represents this in Fig. 8.
The adaptive fault indicator operates to trip when the increase of current in the power cable PC, as referenced to the steady state "nominal" load current is sufficiently high and is over a short enough period of time to generate the necessary di/dt value to arm the trip circuit. If the line voltage or current signal is not available, the arming of the trip circuit will cause the target TA to operate to trip. If line current is available, then the line current must also be interrupted within a period of time such as one minute to enable the trip circuit to operate to trip. If the line current is still present after a given time such as one minute, the latch LAI produces a low and then disables the AND gate AD3 so that the trip circuit is disarmed and ready for the next trip condition.
The adaptive fault indicator adapts to the nominal loading current of the power line to accommodate the wide variations of load conditions in a distribution network. The fault indicator according to the invention does not react to absolute magnitude of current but instead responds to increase in current over period of time (di/dt) . The adaptive fault indicator uses the nominal load current as a reference to which a relative increase of current such as 50 amperes within a certain amount of time such as three cycles or 50 milliseconds will cause the indicator to trip. Fault indicators according to the invention thus significantly reduce stocking of fault indicators having different trip setting and thus reduce the chances for misapplication.
According to an aspect of the invention, two events must occur in sequence to cause the indicator to trip, for example a relative increase in current such as 50 amperes within three cycles "arms" the trip circuit. The second event, namely the loss of current within a predetermined time, such as one minute. This will trip the indicator. If after one minute the current in the line still persists, the trip circuit will be "disarmed". The timing is chosen to be longer than the opening time of the circuit breaker CB in the power line PC. If the circuit breaker includes a recloser switch, then the time of timer Til should be chosen to be longer than the final lockout time. The purpose of the timer Til is to prevent the fault indicator from responding to current before the line protection device has a chance to operate. This is especially true for a recloser breaker where the line voltage disappears and appears upon open and reclose of the breaker. The timer Tl will then hold the trip circuit until the breaker has a chance to lock-out before deciding to trip. Upon starting of current, or any resumption of current, the reset circuit RC responds to a current Imin and initiates the start up delay circuit DE in the inrush restraint IR. The time of the delay is preferably short, for example one quarter to one half cycle. However, delay times of 60 seconds are sometimes used for special purposes. The start up delay circuit DE inhibits the AND gates AD1 and AD2 at the initiation or resumption of current and prevents the display actuator DA from changing the reset or trip condition of the target TA for the delay time. Thereafter, the start up delay circuit DE enables the AND gate AD1 and AD2 and allows them to pass highs to the windings WR and WT.
The capacitor C2 serves three purposes.
First, it converts the full wave sine pulses into 18
low ripple DC voltage. It also stores the necessary energy to activate the trip winding WT in the display actuator DA. Its third function is to serve as an integrating member in the integrator INI.
The invention may also be embodied as shown in Fig. 9. Here, a differentiator Dl substitutes for the integrator INI. The differentiator produces signals proportional to the rate of change of the output of the bridge circuit BR. A large rate of change at the output of the bridge circuit BR produces a large output at the differentiator Dl. A smaller rate of change produces a comparatively smaller output. A comparator Ul compares the differentiating circuit Dl output to the nominal current based reference in integrator IN2. The integrator IN2 here has a time constant that depends mainly on the members within it. The threshold of the comparator is such that rate of change in current, say an increase of 50 amperes over three cycles, triggers the comparator output. This output arms the trip circuit and initiates the timer circuit Til.
The circuits INI and IN2 may be regarded as energy storage devices with different storage rates. In that sense the circuit IN2 has the faster storage rate. The integrator circuits INI and IN2 may also be considered delay circuits having information storage functions with different write delay times. In that sense the circuit IN2 has the longer delay time. As such the information storage aspects of circuits INI may be replaced for example with semiconductor memories.
Another embodiment of the invention appears in Fig. 10. Here, capacitor C2 peak detects the output of sensor IS3 after rectification of the sensor output by bridge BR. The DC voltage across capacitor C2 is proportional to the current magnitude being sensed by the sensor IS3. The charging time constant of capacitor C2, composed of the equivalent impedance "looking back" into the terminals of the sensor IS3 coil and the capacitance of capacitor C2, allows the DC voltage across capacitor C2 to capture the peak amplitude of the 60 Hz current. The discharge time constant of capacitor C2, determined by resistance of resistor R16 and capacitance of capacitor C2, is much longer than 60 cycles period to hold the information between 60 Hz period.
The rate-of-increase of the DC voltage across capacitor C2 is derived by a differentiator circuit composed of capacitor capacitor C3 and resistor R7. For this case capacitor C3 is 1 microfarad and resistor R7 is approximately 50K ohms. The "differentiator" formed by capacitor C3 and resistor R7 has a time constant of approximately three cycles of the 60 Hz signal or 50 milliseconds. When the sensed 60 Hz current exhibits an increase that occurs within three 60 Hz cycles, the voltage across capacitor C2 also exhibits a corresponding increase. The output of the differentiator, at the 20
cathode of zener diode D14, is proportional to the rate-of-increase of the voltage across capacitor C2.
When the rate-of-increase is sufficient in rate and magnitude, the output of the differentiator overcomes the voltage of zener diode D14 and turns ON transistor Ql. The collector of transistor Ql then goes low and turns on transistor Q2. The collector of transistor Q2 actuates the SET input of SET/RESET Flip Flop FF10, composed of NOR gates NRl and NR2, and initiates operation of the counter IC U3. The counter IC U3 then counts for a predetermined time period. During this period the flip flop FF10 enables the gate U2 at pin 1, and thereby enables the trip circuit. If during this time the line current drops to zero as detected by resistor R21, resistor R22, and capacitor C12, pin 2 of the gate U2 goes low and pin 3 of gate U2 goes high. This turns on the trip driver transistor Q6 and turns the display actuator into FAULT registration. Diodes Dll, D12, and D13 now discharge all of the internal energy storage capacitors Cll and C15 This prevents the circuit from resetting and re-initiates the circuit into a predictable state. If the sensed current does not decay to zero before the counter IC U3 times out, the counter resets the SET/RESET Flip Flop FF10 and the trip circuit returns to nominal state.
The voltage supply for the trip circuit includes diode D5, resistor R4, capacitor C4, and diode D7. In the reset circuit, the reset time delay provided by a time U4 also serves as the inrush restraint timer. At start up, the output of sensor IS3 charges the reset energy storage capacitor capacitor C15. When the magnitude of the sensed current produces sufficient voltage across capacitor C15, the resistor 24 and capacitor C6 turn on transistor Q4 which enables the reset timer IC U4. Another SET/RESET Flip FLop FFll is set by detecting the presence of line current and disables the adaptive trip circuit by turning transistor Q3 on to clamp the SET terminal of the trip Flip Flop low. When the reset/inrush restraint time elapses, the timer IC U4 produces a high at gate NR4 which causes the RESET Flip Flop to release transistor Q3 and enables the adaptive trip circuit.
While embodiments of the invention have been described in detail, it will be evident to those skilled in the art that the invention may be embodied otherwise.

Claims

What is claimed is:
1. A fault indicator comprising:
sensing means for sensing current in a cable;
reset means responsive to said sensing means for producing a reset indication in response to a minimum current;
trip means responsive to said sensing means for producing a trip indication in response to the current rising a predetermined amount with respect to time.
2. A fault indicator as in claim 1, wherein:
said trip means includes:
rate detecting means responsive to said sensing means for detecting a selected rate of current rise above a given rate;
zero detecting means responsive to said sensing means for detecting a zero current in the cable after said rate detecting means detects the selected rate.
PCT/US1990/004427 1989-08-07 1990-08-07 Adaptive trip fault current indicator WO1991002396A1 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US390,541 1989-08-07
US07/390,541 US5029039A (en) 1989-08-07 1989-08-07 Current adaptive fault indicator
US07/505,483 US5115031A (en) 1987-08-20 1990-04-06 Process for the manufacture of an impact resistant thermoplastic resin
US505,483 1990-04-06

Publications (1)

Publication Number Publication Date
WO1991002396A1 true WO1991002396A1 (en) 1991-02-21

Family

ID=27013183

Family Applications (2)

Application Number Title Priority Date Filing Date
PCT/US1990/004396 WO1991002395A1 (en) 1989-08-07 1990-08-06 Current adaptive fault indicator
PCT/US1990/004427 WO1991002396A1 (en) 1989-08-07 1990-08-07 Adaptive trip fault current indicator

Family Applications Before (1)

Application Number Title Priority Date Filing Date
PCT/US1990/004396 WO1991002395A1 (en) 1989-08-07 1990-08-06 Current adaptive fault indicator

Country Status (3)

Country Link
AU (2) AU6294590A (en)
CA (1) CA2064834A1 (en)
WO (2) WO1991002395A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0463860A2 (en) * 1990-06-25 1992-01-02 Cooper Industries, Inc. Faulted circuit detector having isolated indicator

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB9105805D0 (en) * 1991-03-19 1991-05-01 Meco Electronics Ltd A fast acting protection device for use with a power supply
WO1993012436A1 (en) * 1991-12-09 1993-06-24 Campbell Houston Keenan Fault indicator for power lines
DE19507772A1 (en) * 1995-03-06 1996-09-12 Horstmann Gmbh Dipl Ing H Short-circuit indicator
DE19703347A1 (en) * 1997-01-30 1998-08-06 Horstmann Gmbh Dipl Ing H Device for rapid fault location in high-voltage networks
US20120056650A1 (en) * 2009-05-20 2012-03-08 Inael Electrical System S.A. Method for activating the counter of sectionalizer
CN110850234B (en) * 2019-11-21 2021-12-17 南京能云电力科技有限公司 Automatic detection system and detection method for fault indicator

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2048695A1 (en) * 1970-10-03 1972-04-06 Licentia Gmbh Multi-sided high-voltage network
US3673455A (en) * 1970-11-18 1972-06-27 Gen Electric High speed sensor for initiating circuit breaker tripping
US3735248A (en) * 1970-03-31 1973-05-22 R Reese Apparatus having automatic re-set means for detecting a fault current
US4223365A (en) * 1979-03-29 1980-09-16 Mcgraw-Edison Company Auto resetting switchgear trip indicator circuits
EP0095590A1 (en) * 1982-05-29 1983-12-07 Robert Bosch Gmbh Method of monitoring a measured quantity
EP0244284A1 (en) * 1986-04-30 1987-11-04 Merlin Gerin Static instantaneous tripping unit for a limiting circuit breaker

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3735248A (en) * 1970-03-31 1973-05-22 R Reese Apparatus having automatic re-set means for detecting a fault current
DE2048695A1 (en) * 1970-10-03 1972-04-06 Licentia Gmbh Multi-sided high-voltage network
US3673455A (en) * 1970-11-18 1972-06-27 Gen Electric High speed sensor for initiating circuit breaker tripping
US4223365A (en) * 1979-03-29 1980-09-16 Mcgraw-Edison Company Auto resetting switchgear trip indicator circuits
EP0095590A1 (en) * 1982-05-29 1983-12-07 Robert Bosch Gmbh Method of monitoring a measured quantity
EP0244284A1 (en) * 1986-04-30 1987-11-04 Merlin Gerin Static instantaneous tripping unit for a limiting circuit breaker

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0463860A2 (en) * 1990-06-25 1992-01-02 Cooper Industries, Inc. Faulted circuit detector having isolated indicator
EP0463860A3 (en) * 1990-06-25 1992-12-16 Cooper Industries, Inc. Faulted circuit detector having isolated indicator

Also Published As

Publication number Publication date
CA2064834A1 (en) 1991-02-08
AU6294590A (en) 1991-03-11
WO1991002395A1 (en) 1991-02-21
AU6161890A (en) 1991-03-11

Similar Documents

Publication Publication Date Title
US5241444A (en) Adaptive trip fault current indicator
US5029039A (en) Current adaptive fault indicator
EP0712193B1 (en) Circuit breaker using bimetal of thermal-magnetic trip to sense current
CA2079182C (en) Circuit breaker with protection against sputtering arc faults
US4686518A (en) Fault indicator having trip inhibit circuit
US5168414A (en) Faulted circuit indicator
EP0477959A2 (en) Overload current protection apparatus
DK150433B (en) PROTECTION CIRCUIT DEVICE FOR AN EXCHANGER
EP3928402B1 (en) Method and apparatus for controlling a power supply to a protected electrical load
US4984124A (en) Faulted current indicator with inrush restraint
CN1842951B (en) Method and safety device for ground fault protection circuit
JPH06509890A (en) Fault circuit detector with isolated indicator
US4829457A (en) Overload protection circuit for solid state switch
EP1093681B1 (en) Solid state overload relay
US4104691A (en) Circuit breaker apparatus including asymmetrical fault detector
WO1991002396A1 (en) Adaptive trip fault current indicator
US5818674A (en) Solid state overload relay
US5045778A (en) Fault indicator with inrush restraint
US4825328A (en) Three phase electrical load protection device
US5003426A (en) Faulted current indicators and inrush restraints therefor
CN107658845B (en) A kind of GFCI with leakage current test and Self-Test Diagnostics function
US5841618A (en) Power-line trip circuit
EP1252696B1 (en) An improved electronic earth leakage current device
RU2711086C1 (en) Temperature control method of terminal connection
US4428021A (en) Current monitoring apparatus

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AT AU BB BG BR CA CH DE DK ES FI GB HU JP KP KR LK LU MC MG MW NL NO RO SD SE SU

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE BF BJ CF CG CH CM DE DK ES FR GA GB IT LU ML MR NL SE SN TD TG

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

NENP Non-entry into the national phase

Ref country code: CA