WO1989009951A1 - High-speed press control system - Google Patents

High-speed press control system Download PDF

Info

Publication number
WO1989009951A1
WO1989009951A1 PCT/US1989/001513 US8901513W WO8909951A1 WO 1989009951 A1 WO1989009951 A1 WO 1989009951A1 US 8901513 W US8901513 W US 8901513W WO 8909951 A1 WO8909951 A1 WO 8909951A1
Authority
WO
WIPO (PCT)
Prior art keywords
algorithm
processor
plc
scan
control
Prior art date
Application number
PCT/US1989/001513
Other languages
French (fr)
Inventor
Kim J. Watt
John D. Diurba
Erich J. Siverling
Glen W. Rantala
Original Assignee
Square D Company
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Square D Company filed Critical Square D Company
Priority to KR1019890702312A priority Critical patent/KR0153465B1/en
Priority to BR898906812A priority patent/BR8906812A/en
Publication of WO1989009951A1 publication Critical patent/WO1989009951A1/en
Priority to DK619089A priority patent/DK619089A/en

Links

Classifications

    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05BCONTROL OR REGULATING SYSTEMS IN GENERAL; FUNCTIONAL ELEMENTS OF SUCH SYSTEMS; MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS OR ELEMENTS
    • G05B19/00Programme-control systems
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05BCONTROL OR REGULATING SYSTEMS IN GENERAL; FUNCTIONAL ELEMENTS OF SUCH SYSTEMS; MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS OR ELEMENTS
    • G05B19/00Programme-control systems
    • G05B19/02Programme-control systems electric
    • G05B19/04Programme control other than numerical control, i.e. in sequence controllers or logic controllers
    • G05B19/05Programmable logic controllers, e.g. simulating logic interconnections of signals according to ladder diagrams or function charts
    • G05B19/054Input/output
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05BCONTROL OR REGULATING SYSTEMS IN GENERAL; FUNCTIONAL ELEMENTS OF SUCH SYSTEMS; MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS OR ELEMENTS
    • G05B2219/00Program-control systems
    • G05B2219/10Plc systems
    • G05B2219/11Plc I-O input output
    • G05B2219/1151Fast scanning of I-O to put I-O status in image table
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05BCONTROL OR REGULATING SYSTEMS IN GENERAL; FUNCTIONAL ELEMENTS OF SUCH SYSTEMS; MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS OR ELEMENTS
    • G05B2219/00Program-control systems
    • G05B2219/10Plc systems
    • G05B2219/11Plc I-O input output
    • G05B2219/1159Image table, memory
    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05BCONTROL OR REGULATING SYSTEMS IN GENERAL; FUNCTIONAL ELEMENTS OF SUCH SYSTEMS; MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS OR ELEMENTS
    • G05B2219/00Program-control systems
    • G05B2219/10Plc systems
    • G05B2219/15Plc structure of the system
    • G05B2219/15102Programmer simulates, behaves like a programming drum

Definitions

  • This invention relates generally to programmable logic controllers that control the operation of machine tools, and in particular this invention relates to a programmable logic controller containing instructions for controlling a high-speed punch press including material supply and removal.
  • Programmable logic controllers that control the operation of a punch press comprise a microprocessor-based controller that includes a microprocessor, memory and instructions contained in the memory for sensing the condition of the various parts of the punch press and affecting timed opening and closing of switches and valves for proper operation of the punch press.
  • Automation valve solenoids are required to operate at specific positions of each press stroke.
  • Each automation valve solenoid oust be capable of being turned ON and OFF at programmable slide positions (with or without an adjustable time delay) or based on remote contact status
  • PLCs have operated according to rung ladder diagrams that substantially emulate the older relay logic previously used to control punch press operations.
  • the fastest that a punch press could be operated would be substantially 30 strokes per minute in conjunction with turning on and off approximately 8 valves or switches. This substantially inhibits high-speed punch press operation where the punch press itself could operate at more than twice that speed. Speeding up the cycle time of the microprocessor in the PLC achieves some increase in speed in operating the punch press, but fails to achieve the necessary punch press operational speed.
  • a programmable logic controller (PLC) of the invention achieves a punch press operation of substantially 120 strokes per minute with operation of a maximum of 64 valves or switches.
  • the invention substantially multiplies the punch press speed through a particular sequence of microprocessor instructions that operates at multiples of 2.5 milliseconds. As the specified number of strokes a press is called upon to execute per minute keep increasing, these speed requirements necessitate the development of a new approach.
  • the most viable means of achieving the desired speed is to incorporate the automation algorithm itself in the executive software of the scan processor. When enabled, this algorithm can be executed as part of the control processor's regular 2.5 ms interrupt.
  • Necessary set-up parameters can be passed to the image memory of the processor by establishing a function block of registers in which the location of this information is specified by the user.
  • the start of such a function block is established by enabling a SPECIAL LET statement in the user program.
  • Output (valve) bits will be turned ON or OFF in the real world each time the algorithm is executed by the scan processor, effectively providing the PLC with the ability to monitor and react to press position every 2.5 ms.
  • FIG. 1 is a block diagram indicating a punch press and material handling system controlled by a programmable logic controller
  • FIG. 2 is a circle diagram illustrating same of the timing involved in the programmable logic controller of the invention
  • FIG. 3 is a block diagram showing the press, algorithm function block structure
  • FIGS. 4A and 4B show a flow chart of an, sub-algorithm flow diagram.
  • FIG. 1 shows a high-speed punch press 11 of the type which is controlled by the control system 12 of the invention.
  • punch press 11 requires a multitude of controlled valve closures and openings, limit switches actuations, etc. to perform required functions. Further, these myriad of operations must be done quickly and precisely, and often in very rapid sequence.
  • the control system 12 of the invention provides a punch press control having a particular microprocessor instructional operation of a special timed interrupt algorithm to achieve press operation of substantially 120 strokes per minute with a maximum of 64 valves or switches.
  • FIG. 3 shows a block diagram of the inventive control system 12 including a press algorithm 10 for controlling a high-speed press.
  • the system 12 of FIG. 2 includes a control processor 14.
  • Control processor 14 which may be of suitable known design, provides management functions for the system and coordinates the operation of all the components of system 12.
  • System 12 includes an executive memory 16 (which may be part of the control processor 14) and executive memory 16 includes the press algorithm 10.
  • System 12 further includes a compiled user memory 18, a bus interface 22 and an image memory 24. The information to and from the system bus 25 is provided through bus interface 22.
  • the system 12 also includes scan processor 28, to be described.
  • control processor 14 either performs or coordinates all processor system 12 operations. This includes performing all communication via a systems bus 25, and handling all interrupts and error conditions from the scan processor, communications interface network bus, and the remainder of the programmable controller system.
  • Compiled user memory 18 comprises a RAM and in operation contains a compiled version of the user program and press algorithm to serve as executable instructions for the scan processor.
  • the compiled user memory 18 is randomly accessible by the control processor 14 for purposes of loading and editing user programs.
  • the scan processor 28 accesses the compiled user memory 18 as an executive memory of successive instructions.
  • the image memory 24 receives the input data from the control processor 14 and stores it for access by the scan processor 28.
  • the press algorithm 10 is included in the executive memory 16. On power-up, the algorithm 10 is transferred from the executive memory 16 to the compiled user memory 18.
  • FIG. 3 also indicates the high- speed punch press 11 and is connected through suitable input and output ports 30 and 31 to the network bus.
  • the press 11 provides control and position input information to the control processor 14 through bus 24 and, as will be explained, control processor 14 provides control information to the press 11.
  • the press control, algorithm 10 allows the PLC to be interrupted after a specified amount of time and respond to specified inputs and control specified outputs and then return to the task that were interrupted. This interrupt method can be useful in applications where outputs need to respond to BCD data or digital inputs being sampled within a particular time limit or where input pulses need to be stretched to permit recognition during normal scan time of program.
  • the algorithm 10 (enabled such as by special LET instruction 200) consists of up to 64 executions of the sub-algorithm to control four consecutive output registers (64 outputs) from 8 consecutive input registers (128 inputs) or one BCD register, see FIG. 4 (special LET instructions 201 disables the interrupt algorithm).
  • Each of the executions of the sub-algorithm consist of a basic retentive ON/OFF (start/stop) function where outputs can be delayed either ON, OFF or both.
  • TURN ON or TURN OFF selectibility is as follows:
  • the interrupt algorithm performs immediate I/O updates on specific BCD input and digital I/O every interrupt.
  • a consecutive block of registers must be assigned to the algorithm with the start register selected in special instruction 200.
  • the length of the block is in multiples of 15 x number of executions of sub-algorithm.
  • the ladder program structure for enabling and disabling the press algorithm is as follows:
  • a let statement with special instruction 200 and 5 parameters must be programmed.
  • the let statement may be programmed and operates as standard except the parameters are stored when first enabled and opening the rung will not disable the interrupt.
  • the interrupt will be activated on 2nd scan of rung (1st scan being dummy scan).
  • Disabling the interrupt occurs when the processor goes to halt or a special instruction 201 let statement is programmed and enabled.
  • Control register 8176 bit 25 is on when interrupt operating while bit 26 comes on after 1st interrupt is complete.
  • Changing Parameters of Interrupt Enable Ring As indicated above, the parameters of the special instruction 200 let rung are stored when first enabled. The parameters may be program-changed while the interrupt is operating but the interrupt will continue to run on the old parameters. The new parameters will take effect only after the interrupt is disabled and reenabled.
  • the processor When the interrupt occurs due to internal clock and repetitive rate programmed in enabling let statement, the processor, interrupts the task being performed.
  • the processor does an immediate input update on the position register and eight (8) consecutive digital registers (inputs).
  • the sub-algorithm is executed with the output image table updated if required as directed by output pointers and masks.
  • the status of the sub-algorithm is reflected in the "Work" register of the block. This register is retentive and only changed by program control.
  • Interrupt Time The length of the Interrupt takes time away from processing the ladder program and therefore the interrupt rate parameter, which is a multiple of the 2.5MS interrupt interval, should be as high as possible. This is necessary to allow time between interrupts to process ladder program and communication.
  • Sub-Algorithm Control Parameter Registers (Register Block Allocation) The first thirteen registers of each group is used to proyide operation data to the algorithm while the last 2 provide output or status. Note: The D prefix on following block of 15 register indicates relative order within block--not actual register number. Each register contains 16 bits.
  • register D1-D7 Each of the registers D1-D7 will now be described starting with register D1.
  • registers D2 through D14 A description of registers D2 through D14 is as follows:
  • Pointr pointer-valid register is any assigned internal register or within Input Register block of up to 8 Register assigned in Enable Algorithm Rung. A zero in register defaults to "ON REM" open (o) condition
  • Pointer pointer valid register is same as for D3
  • Mask points to specific or combination of input bits required to be all one (1) [Normal] or off (0) [inverted]. If not true or mask is zero, command to turn on is reset.
  • D9 REM Eb1 REM enable register mask points to specific or combination of bits required to be all on (1). If not true, test of "ON REM” and “OFF REM” is bypassed and command (CMD) remains as is--on or off. If zero, REM function is enabled.
  • D10 Output Output register point- Point valid register is any assigned internal processor register or within assigned output register block in Enable Algorithm Rung. A zero pointer causes no output function.
  • D11 Output Outpoint register mask Mask points to specific or several outputs to be controlled from sub- algorithm. If zero, no output action takes place.
  • a definition of each of the 16 bits in the D15 status register is as follows:
  • CMD (5) Command On (1) or Off (0) to internal output auxiliary (outaux) either directly or after time delay. Turned on(1) with either CAMT (Bit 2) or REMT (Bit 4) and turned off (0) with either CAM off (BIT 1), OFF REM or delay as selected
  • Enable timers held reset (D1-13 1) or CMD is off.
  • Outaux (8) follows the CMD (bit 5) plus delays if used. Its state is loaded into output(s) as directed by output pointer and mask unless skip outputs (D17-12) is ON(1) or 1st scan (D15-9) is off (0) or output disable (Dl-14) is on (1).
  • Register Changes There are two bits available in Control Register D1 to either freeze the state of the sub-algorithm (Bit 15) or freeze the state of the output only (Bit 12) while allowing the sub-algorithm to respond to conditions. After either of these bits have been enabled and then disabled, the sub-algorithm will be active or one interrupt without affecting output. The control of the output by the sub-algorithm is disabled until the status register D15 bit 9 (1st scan) is on.
  • Sub-algorithm Operation Refer to the flow diagram of FIGS. 4A and 4B to consider the sub-algorithm operation. The steps are as follows:
  • Executing the SP1 timed interrupt algorithm is the highest task of the processor. Once started, the algorithm cannot be interrupted and all other processor tasks are suspended.
  • the algorithm must be limited to allow for sufficient time during each 2.5MS clock pulse to handle communication task ⁇ , processor housekeeping tasks and execute ladder.
  • the maximum penalty for use of the maximum algorithm time will be a scan delay of 10 times normal for repetitive interrupts at 2.5MS rate.
  • the overall task time table is:
  • Control Register D1 There are two bits available in Control Register D1 to either freeze the state of the sub-algorithm (bit 15) or freeze the state of the output only (Bit 12) while allowing the sub-algorithm to respond to conditions. After either of these bits have been enabled and then disabled, the sub-algorithm will be active for one interrupt without affecting output. The control of the output by the sub-algorithm is disabled until the status register D15 bit 9 (1st scan) is on.
  • the above method of removing the output from sub-algorithm control can also be used to provide manual control of the output to the ladder program.
  • the invention thus provides a PLC control ⁇ ystem for a high-speed press utilizing a press algorithm, which algorithm includes a number of executions of a sub- algorithm, which enables precise, controlled high-speed operation of the press.

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Automation & Control Theory (AREA)
  • Programmable Controllers (AREA)
  • Compression Or Coding Systems Of Tv Signals (AREA)
  • Press Drives And Press Lines (AREA)

Abstract

A high-speed press control system (12) including a control processor (14) and an associated scan processor (38) for executing a press algorithm providing timed interrupts and consisting of identical programmable sub-algorithms to control output and input registers. The high-speed press control system (12) has the capability of monitoring and reacting to press position every 2.5 ms.

Description

HIGH-SPEED PRESS CONTROL SYSTEM
DESCRIPTION
Reference to Related Applications
This application is related to applications filed concurrently herewith, entitled "Network Communications System" (Our Docket No. 401P044); "Ladder Sequence Controller" (Our Docket No. 401P045); "Peer-To-Peer Register Exchange Controller for PLCs" (Our Docket No. 401P046); and, "Network Interface Board System" (Our Docket No. 401P048). The contents of these applications are incorporated herein by reference. Technical Field
This invention relates generally to programmable logic controllers that control the operation of machine tools, and in particular this invention relates to a programmable logic controller containing instructions for controlling a high-speed punch press including material supply and removal.
Background Prior Art
Programmable logic controllers (PLCs) that control the operation of a punch press comprise a microprocessor-based controller that includes a microprocessor, memory and instructions contained in the memory for sensing the condition of the various parts of the punch press and affecting timed opening and closing of switches and valves for proper operation of the punch press.
Punch presses are often required to operate with auxiliary functions, such as feeders, lifters, extractors, etc. Automation valve solenoids are required to operate at specific positions of each press stroke. Each automation valve solenoid oust be capable of being turned ON and OFF at programmable slide positions (with or without an adjustable time delay) or based on remote contact status
(again with or without a time delay). Since these operations may have to occur within a degree of the programmed setpoint, scan and I/O update time are critical.
PLCs have operated according to rung ladder diagrams that substantially emulate the older relay logic previously used to control punch press operations. In the prior art, the fastest that a punch press could be operated would be substantially 30 strokes per minute in conjunction with turning on and off approximately 8 valves or switches. This substantially inhibits high-speed punch press operation where the punch press itself could operate at more than twice that speed. Speeding up the cycle time of the microprocessor in the PLC achieves some increase in speed in operating the punch press, but fails to achieve the necessary punch press operational speed.
Summary of the Invention
In accordance with the invention, a programmable logic controller (PLC) of the invention achieves a punch press operation of substantially 120 strokes per minute with operation of a maximum of 64 valves or switches. The invention substantially multiplies the punch press speed through a particular sequence of microprocessor instructions that operates at multiples of 2.5 milliseconds. As the specified number of strokes a press is called upon to execute per minute keep increasing, these speed requirements necessitate the development of a new approach. The most viable means of achieving the desired speed is to incorporate the automation algorithm itself in the executive software of the scan processor. When enabled, this algorithm can be executed as part of the control processor's regular 2.5 ms interrupt. Necessary set-up parameters, such as position, time and remote contact status, can be passed to the image memory of the processor by establishing a function block of registers in which the location of this information is specified by the user. The start of such a function block is established by enabling a SPECIAL LET statement in the user program. Output (valve) bits will be turned ON or OFF in the real world each time the algorithm is executed by the scan processor, effectively providing the PLC with the ability to monitor and react to press position every 2.5 ms.
Brief Description of Drawings
FIG. 1 is a block diagram indicating a punch press and material handling system controlled by a programmable logic controller
(PLC) of the invention; FIG. 2 is a circle diagram illustrating same of the timing involved in the programmable logic controller of the invention;
FIG. 3 is a block diagram showing the press, algorithm function block structure; and,
FIGS. 4A and 4B show a flow chart of an, sub-algorithm flow diagram.
Detailed Description FIG. 1 shows a high-speed punch press 11 of the type which is controlled by the control system 12 of the invention. As will be readily appreciated, punch press 11 requires a multitude of controlled valve closures and openings, limit switches actuations, etc. to perform required functions. Further, these myriad of operations must be done quickly and precisely, and often in very rapid sequence. The control system 12 of the invention provides a punch press control having a particular microprocessor instructional operation of a special timed interrupt algorithm to achieve press operation of substantially 120 strokes per minute with a maximum of 64 valves or switches.
FIG. 3 shows a block diagram of the inventive control system 12 including a press algorithm 10 for controlling a high-speed press. The system 12 of FIG. 2 includes a control processor 14. Control processor 14, which may be of suitable known design, provides management functions for the system and coordinates the operation of all the components of system 12.
System 12 includes an executive memory 16 (which may be part of the control processor 14) and executive memory 16 includes the press algorithm 10. System 12 further includes a compiled user memory 18, a bus interface 22 and an image memory 24. The information to and from the system bus 25 is provided through bus interface 22. The system 12 also includes scan processor 28, to be described. As mentioned, control processor 14 either performs or coordinates all processor system 12 operations. This includes performing all communication via a systems bus 25, and handling all interrupts and error conditions from the scan processor, communications interface network bus, and the remainder of the programmable controller system.
Compiled user memory 18 comprises a RAM and in operation contains a compiled version of the user program and press algorithm to serve as executable instructions for the scan processor. The compiled user memory 18 is randomly accessible by the control processor 14 for purposes of loading and editing user programs. The scan processor 28 accesses the compiled user memory 18 as an executive memory of successive instructions. The image memory 24 receives the input data from the control processor 14 and stores it for access by the scan processor 28.
As mentioned, the press algorithm 10 is included in the executive memory 16. On power-up, the algorithm 10 is transferred from the executive memory 16 to the compiled user memory 18.
FIG. 3 also indicates the high- speed punch press 11 and is connected through suitable input and output ports 30 and 31 to the network bus. The press 11 provides control and position input information to the control processor 14 through bus 24 and, as will be explained, control processor 14 provides control information to the press 11. As will be explained in detail and as indicated in FIG. 4, the press control, algorithm 10 allows the PLC to be interrupted after a specified amount of time and respond to specified inputs and control specified outputs and then return to the task that were interrupted. This interrupt method can be useful in applications where outputs need to respond to BCD data or digital inputs being sampled within a particular time limit or where input pulses need to be stretched to permit recognition during normal scan time of program. The algorithm 10 (enabled such as by special LET instruction 200) consists of up to 64 executions of the sub-algorithm to control four consecutive output registers (64 outputs) from 8 consecutive input registers (128 inputs) or one BCD register, see FIG. 4 (special LET instructions 201 disables the interrupt algorithm).
Each of the executions of the sub-algorithm consist of a basic retentive ON/OFF (start/stop) function where outputs can be delayed either ON, OFF or both. TURN ON or TURN OFF selectibility is as follows:
Definition Turn On Remarks
On REM Digital input/ Output internal co
0-1
Transition of "ON
Remote"
OK Position BCD On-Off Output Setpoints coonand on
0-1
Transition of "CAM" created by on-off Betpoints compared with BCD input
ON Tim Either of above Delay turn plus Time Delay on of output
Definition Turn Off Remarks Off REM Digital input/ Sets internal command to turn off
Off Pos BCD On-Off Sets setpoints command to turn off when cam created by on-off setpoints is not present
Off Tim Either of above Delay plus Time Delay turn off or time delay of output after turn on
The interrupt algorithm performs immediate I/O updates on specific BCD input and digital I/O every interrupt. A consecutive block of registers must be assigned to the algorithm with the start register selected in special instruction 200. The length of the block is in multiples of 15 x number of executions of sub-algorithm.
The ladder program structure for enabling and disabling the press algorithm is as follows:
Algorithm Enable Rung
Enable
SPEC -]Z[- LET (A)= (B) 200 : (C) : (D) ; (E) ; (F) : (G) where
(Z) - enables Interrupt Algorithms when closed and algorithm previously disabled. Remaining closed or opening has no effect.
(A) - Status register - any unused register used only with associated Enable/Disable Rungs. Bit 18 will come on if incorrect number or parameter programmed. (B) - 1st register of block of parameter registers assigned to algorithm.
(C) - Position input register.
(D) - 1st register of 8 consecutive input registers.
(E) - 1st register of 4 consecutive output registers separate from input registers.
(F) - No. of executions of sub-algorithms used.
(G) - Interrupt rate - multiples of 2.5MS, (1 × 2. SMS, 2 × 5MS etc. Note: Algorithm requires that 13 separate registers be assigned for I/O, one for position input, 8 input registers and 4 output registers.
Algorithm Disable Rung
Disable
SPEC -]X[- LET (A) = (B) 201
(X) - Disables algorithm Enable Rung when closed and algorithm previously enabled.
(A) - Status register used in Enable Rung.
Enabling and Disabling Interrupt To enable the interrupt, a let statement with special instruction 200 and 5 parameters must be programmed. The let statement may be programmed and operates as standard except the parameters are stored when first enabled and opening the rung will not disable the interrupt. The interrupt will be activated on 2nd scan of rung (1st scan being dummy scan). Disabling the interrupt occurs when the processor goes to halt or a special instruction 201 let statement is programmed and enabled. Control register 8176 bit 25 is on when interrupt operating while bit 26 comes on after 1st interrupt is complete. Changing Parameters of Interrupt Enable Ring As indicated above, the parameters of the special instruction 200 let rung are stored when first enabled. The parameters may be program-changed while the interrupt is operating but the interrupt will continue to run on the old parameters. The new parameters will take effect only after the interrupt is disabled and reenabled.
Interrupt Action
When the interrupt occurs due to internal clock and repetitive rate programmed in enabling let statement, the processor, interrupts the task being performed. The processor does an immediate input update on the position register and eight (8) consecutive digital registers (inputs).
Using the algorithm control parameters blocks of registers, the sub-algorithm is executed with the output image table updated if required as directed by output pointers and masks. The status of the sub-algorithm is reflected in the "Work" register of the block. This register is retentive and only changed by program control.
After all sub-algorithms requested have been executed, an immediate output update is performed from the four (4) consecutive registers defined as outputs. Interrupt Time The length of the Interrupt takes time away from processing the ladder program and therefore the interrupt rate parameter, which is a multiple of the 2.5MS interrupt interval, should be as high as possible. This is necessary to allow time between interrupts to process ladder program and communication.
Sub-Algorithm Control Parameter Registers (Register Block Allocation) The first thirteen registers of each group is used to proyide operation data to the algorithm while the last 2 provide output or status. Note: The D prefix on following block of 15 register indicates relative order within block--not actual register number. Each register contains 16 bits.
Each of the registers D1-D7 will now be described starting with register D1.
Register Definition Description
D1 Control Selection of type of operation desired
Bit
On Pos (1) Turn on with position-priority 4
On Rem (2) Turn on with input-priority 5
On Time (3) Delay turn on (4) Not used
Off Poss (5) Turn off with position-priority 1 Off Rem (6) Turn Off with input-priority 2 Off Time (7) Delay Turn Off- priority 3
(8) Not used
Off Rem invert (9) Invert Turn off input
0-normal input=0 to turn off
1-invert input=1 to turn off
(10) not used
(11) not used
Skip output (12) Hold output in present state. Resets register D14 Bit 9
Reset (13) Hold Time Delay reset and output in Tim Dly present state Disable Output (14) Force Output off, Register D15 retains state. Sub-algorithm is active.
Skip (15) Skip sub- algorithm. Resets
Functn Register D15 Bit 9 while balance of D15 retain state. Sub- algorithm state is retained.
Exit (16) Exit interrupt Algorithm operation until next interrupt.
Algorm All remaining sub- algorithms retain last state.
A description of registers D2 through D14 is as follows:
Register Def Description D2 On Pos Position on setpoint with range 0-9999
S.P.
D3 On Rem "On Rem" (Remote) register Pointr pointer-valid register is any assigned internal register or within Input Register block of up to 8 Register assigned in Enable Algorithm Rung. A zero in register defaults to "ON REM" open (o) condition
D4 On REM "On REM" register Mask mask-points to specific or combination of input bits required to be all "on" (1) to satisfy the REM "on" condition. If mask=0 the "ON REM" is considered to be open or off (0)
D5 Off Pos Position off setpoint
Sp with range 0-9999
D6 Off REM Off Rem register
Pointer pointer valid register is same as for D3
D7 Off REM Off REM register mask
Mask points to specific or combination of input bits required to be all one (1) [Normal] or off (0) [inverted]. If not true or mask is zero, command to turn on is reset.
D8 REM Eb1 REM enable register pointer-must be valid register Point same as register D3. If zero, Rem function is enabled.
D9 REM Eb1 REM enable register mask points to specific or combination of bits required to be all on (1). If not true, test of "ON REM" and "OFF REM" is bypassed and command (CMD) remains as is--on or off. If zero, REM function is enabled.
D10 Output Output register point- Point valid register is any assigned internal processor register or within assigned output register block in Enable Algorithm Rung. A zero pointer causes no output function.
D11 Output Outpoint register mask Mask points to specific or several outputs to be controlled from sub- algorithm. If zero, no output action takes place.
D12 On Tim On Time Delay Sp Setpoint-zero to 32767 decimal in interrupt rate parameter times 2.5 MSEC increments per count. Delays, in turn on of Internal Output (OUT AUX).
D13 Off Tim Off Time Delay Sp Setpoint-same as (D12) except delays Turn Off of internal output (out aux)
D14 Curtim Current ON/OFF timer count remaining status
D15 Work Sub-algorithm status register
A definition of each of the 16 bits in the D15 status register is as follows:
Bit
CAM (1) Cam on (1) or off (0)
CAMT (2) CAM on transitional. "ON" (1) For one interrupt on 0 to 1 change of cam (Bit 1)
REM (3) On Rem conditions determined by Rem Pointer and mask are true (1 ) or false (0)
REMT (4) On Rem transitional. "On" (1) for one interrupt on 0 to 1 change of REM (Bit 3)
CMD (5) Command On (1) or Off (0) to internal output auxiliary (outaux) either directly or after time delay. Turned on(1) with either CAMT (Bit 2) or REMT (Bit 4) and turned off (0) with either CAM off (BIT 1), OFF REM or delay as selected
Off Tim (6) Off timer enable is on (1) when timing or timed out and off (0) when Enable timers held reset (D1-13=1) or CMD is on.
On Tim (7) On timer enable is on (1) when timing or timed out and off (0) when
Enable timers held reset (D1-13=1) or CMD is off.
Outaux (8) Output auxiliary follows the CMD (bit 5) plus delays if used. Its state is loaded into output(s) as directed by output pointer and mask unless skip outputs (D17-12) is ON(1) or 1st scan (D15-9) is off (0) or output disable (Dl-14) is on (1).
1st scan (9) 1st scan completed flag is turned ON when sum algorithm has been executed. Turned off (0) if Bub-algorithm skipped (Dl-15=1) or output skipped (D1-12=1). Causes output to be held in present state until second interrupt cycle after 1st scan flag turned off (0)
(10-16) Not used. Register Changes There are two bits available in Control Register D1 to either freeze the state of the sub-algorithm (Bit 15) or freeze the state of the output only (Bit 12) while allowing the sub-algorithm to respond to conditions. After either of these bits have been enabled and then disabled, the sub-algorithm will be active or one interrupt without affecting output. The control of the output by the sub-algorithm is disabled until the status register D15 bit 9 (1st scan) is on.
Sub-algorithm Operation Refer to the flow diagram of FIGS. 4A and 4B to consider the sub-algorithm operation. The steps are as follows:
1. Determine if sub-algorithm is to be skipped from state of D1- 15. Skip if "on".
2. Determine if CAM (D15-1) created by ON and OFF position setpoints and position input is "on" or "off". Also whether CAM is transitioning from Off to On (D15-2=1).
3. Determine if "on remote" input is "on" or "off" (D15-3) and whether transition from "off" to "on" has occurred. (D15-4=l) Assumes "on remote" open if "on remote" pointers and/or mask is zero. Inputs aay be any processor internal register bit.
4. Determine if command (D15-5) is "on" or "off" (D15-5) with off conditions checked before proceeding to on conditions.
Assumes all enabling remotes=l if remote enable input pointer and/or mask is zero. Assumes OFf and ON conditions as not true if associated input pointer and/or mask is zero causing turn off and not turn on of command. Note that command is turned on only with cam or on remote transition.
5. Determine if output auxiliary (D15-8) is "on" or "off" directly or through time delay path. If used the time delay is enabled preset and decremented on first pass through path and decremented on subsequent interrupts until zero. Enable Time Delay Reset (Dl-13) will hold time preset.
Note: Current time (D14) is only updated with remaining time while decrementing which is disabled by time delay reset enabled. 6. Determine if output is "on",
"off" or bypassed. No action taken if either output pointer or mask is zero.
Algorithm Execution Time
Executing the SP1 timed interrupt algorithm is the highest task of the processor. Once started, the algorithm cannot be interrupted and all other processor tasks are suspended.
Accordingly, to allow for proper operation of the processor, the algorithm must be limited to allow for sufficient time during each 2.5MS clock pulse to handle communication taskε, processor housekeeping tasks and execute ladder. The maximum penalty for use of the maximum algorithm time will be a scan delay of 10 times normal for repetitive interrupts at 2.5MS rate. For example; the overall task time table is:
Communications - 200 Us Minimum Housekeeping - 100 Us Minimum Ladder - 100 Us Minimum Algorithm - 100 Us Maximum To determine the length of the algorithm, the time for each execution of the sub-algorithm programmed is multiplied by the number of each type used and sum the totals. The maximum limit is 2100 Us.
Algorithm Control Parameter Register Changes
These registers are not changed while interrupt and sub-algorithms are actively controlling the output.
There are two bits available in Control Register D1 to either freeze the state of the sub-algorithm (bit 15) or freeze the state of the output only (Bit 12) while allowing the sub-algorithm to respond to conditions. After either of these bits have been enabled and then disabled, the sub-algorithm will be active for one interrupt without affecting output. The control of the output by the sub-algorithm is disabled until the status register D15 bit 9 (1st scan) is on.
The above method of removing the output from sub-algorithm control can also be used to provide manual control of the output to the ladder program.
The invention thus provides a PLC control βystem for a high-speed press utilizing a press algorithm, which algorithm includes a number of executions of a sub- algorithm, which enables precise, controlled high-speed operation of the press.
While this invention is susceptible of embodiment in many different forms, there is shown in the drawings and will herein be described in detail a preferred embodiment of the invention with the understanding that the present disclosure is to be considered as an exemplification of the principles of the invention and is not intended to limit the broad aspect of the invention to embodiment illustrated.
While the specific embodiments have been illustrated and described, numerous modifications come to mind without significantly departing from the spirit of the invention and the scope of protection is only limited by the scope of the accompanying
Claims.

Claims

1. A programmable logic controller (PLC) based system for controlling a high-speed machine operating in cycle-type modes comprising in combination: at least one machine having a plurality of components having at least two status states; an execution memory, machine control algorithm in said executive memory, a control processor for coordinating operation of the system; a communications connection between the machine and said control processor; said control processor also performing communication between said control processor and said machine; and, a scan processor for performing computation of desired output states and data values based upon the inputs received from the machine.
2. A PLC as in Claim 1, wherein the algorithm is in the executive instructions of the scan processor.
3. A PLC as in Claim 1, wherein the algorithm furnctions to provide periodic interrupts.
4. A PLC as in Claim 1, wherein the algorithm comprises a multiple function block software.
5. A PLC as in claim 1, wherein the algorithm comprises multiple executions of substantially the same sub-algorithm.
6. A PLC as in Claim 1, further including an image memory for receiving and storing internal inputs from the control processor and external inputs and outputs and data, and said scan processor having direct access to said image memory and performing computation on the inputs and data in said image memory.
7. A PLC as in Claim 1, further including a user memory for containing the user program, and said user memory connecting directly to said scan processor to control the operation and sequence of said scan processor in accordance with the user program.
8. A PLC as in Claim 1, wherein the scan cycle is 2.5 milliseconds and wherein the image memory is updated every scan cycle.
9. A PLC as in Claim 1, wherein the control processor provides control commands to said scan processor and receive inputs from said scan processor for communicating with the machine.
10. A PLC as in Claim 1, enabling the operation of a punch press at 120 strokes per minute.
PCT/US1989/001513 1988-04-11 1989-04-11 High-speed press control system WO1989009951A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
KR1019890702312A KR0153465B1 (en) 1988-04-11 1989-04-11 High-speed press control system
BR898906812A BR8906812A (en) 1988-04-11 1989-04-11 PROGRAMMABLE LOGIC CONTROLLER BASED SYSTEM TO CONTROL A HIGH SPEED MACHINE OPERATING IN CYCLE TYPE MODES
DK619089A DK619089A (en) 1988-04-11 1989-12-08 HIGH SPEED PRESSURE CONTROL SYSTEM

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US07/179,743 US5023770A (en) 1988-04-11 1988-04-11 High-speed press control system
US179,743 1988-04-11

Publications (1)

Publication Number Publication Date
WO1989009951A1 true WO1989009951A1 (en) 1989-10-19

Family

ID=22657807

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1989/001513 WO1989009951A1 (en) 1988-04-11 1989-04-11 High-speed press control system

Country Status (9)

Country Link
US (1) US5023770A (en)
EP (1) EP0363474A4 (en)
JP (1) JP2613948B2 (en)
KR (1) KR0153465B1 (en)
AU (1) AU3546589A (en)
BR (1) BR8906812A (en)
CA (1) CA1314329C (en)
MX (1) MX166907B (en)
WO (1) WO1989009951A1 (en)

Families Citing this family (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5251302A (en) * 1988-04-11 1993-10-05 Square D Company Network interface board having memory mapped mailbox registers including alarm registers for storing prioritized alarm messages from programmable logic controllers
US5666838A (en) * 1995-06-05 1997-09-16 Efco, Incorporated Forging press for use with automated multi-station transport system
US7146408B1 (en) 1996-05-30 2006-12-05 Schneider Automation Inc. Method and system for monitoring a controller and displaying data from the controller in a format provided by the controller
US20020091784A1 (en) * 1997-09-10 2002-07-11 Baker Richard A. Web interface to a device and an electrical network control system
US6282454B1 (en) 1997-09-10 2001-08-28 Schneider Automation Inc. Web interface to a programmable controller
US6732191B1 (en) 1997-09-10 2004-05-04 Schneider Automation Inc. Web interface to an input/output device
US7058693B1 (en) 1997-09-10 2006-06-06 Schneider Automation Inc. System for programming a programmable logic controller using a web browser
US7035898B1 (en) 1997-09-10 2006-04-25 Schneider Automation Inc. System for programming a factory automation device using a web browser
US20020152289A1 (en) * 1997-09-10 2002-10-17 Schneider Automation Inc. System and method for accessing devices in a factory automation network
US7162510B2 (en) * 1998-03-16 2007-01-09 Schneider Automation Inc. Communication system for a control system over Ethernet and IP networks
US6233626B1 (en) 1998-10-06 2001-05-15 Schneider Automation Inc. System for a modular terminal input/output interface for communicating messaging application layer over encoded ethernet to transport layer
US6434157B1 (en) 1998-10-06 2002-08-13 Schneider Automation, Inc. MODBUS plus ethernet bridge
US6327511B1 (en) 1998-12-30 2001-12-04 Schneider Automation, Inc. Input/output (I/O) scanner for a control system with peer determination
US6845401B1 (en) 1998-12-30 2005-01-18 Schneider Automation Inc. Embedded file system for a programmable logic controller
US6853867B1 (en) 1998-12-30 2005-02-08 Schneider Automation Inc. Interface to a programmable logic controller
JP2000281361A (en) * 1999-03-29 2000-10-10 Fuji Photo Optical Co Ltd Optical parts forming apparatus and optical parts forming method
DE19920377A1 (en) * 1999-05-04 2000-11-09 Fette Wilhelm Gmbh Control and monitoring device for a rotary tablet press
JP2001265412A (en) * 2000-03-15 2001-09-28 Omron Corp Programmable controller
GB0007099D0 (en) * 2000-03-23 2000-05-17 Omron Europ B V Monitoring motion
US7032029B1 (en) 2000-07-07 2006-04-18 Schneider Automation Inc. Method and apparatus for an active standby control system on a network
US7181487B1 (en) 2000-07-07 2007-02-20 Schneider Automation Inc. Method and system for transmitting and activating an application requesting human intervention in an automation network
US7519737B2 (en) * 2000-07-07 2009-04-14 Schneider Automation Inc. Input/output (I/O) scanner for a control system with peer determination
US7028204B2 (en) * 2000-09-06 2006-04-11 Schneider Automation Inc. Method and apparatus for ethernet prioritized device clock synchronization
US20020167967A1 (en) * 2000-09-06 2002-11-14 Schneider Electric Method for managing bandwidth on an ethernet network
US7023795B1 (en) 2000-11-07 2006-04-04 Schneider Automation Inc. Method and apparatus for an active standby control system on a network
US10173008B2 (en) 2002-01-29 2019-01-08 Baxter International Inc. System and method for communicating with a dialysis machine through a network
US8775196B2 (en) 2002-01-29 2014-07-08 Baxter International Inc. System and method for notification and escalation of medical data
US8234128B2 (en) 2002-04-30 2012-07-31 Baxter International, Inc. System and method for verifying medical device operational parameters
US20040210664A1 (en) * 2003-04-17 2004-10-21 Schneider Automation Inc. System and method for transmitting data
US8057679B2 (en) 2008-07-09 2011-11-15 Baxter International Inc. Dialysis system having trending and alert generation
US10089443B2 (en) 2012-05-15 2018-10-02 Baxter International Inc. Home medical device systems and methods for therapy prescription and tracking, servicing and inventory
US8554579B2 (en) 2008-10-13 2013-10-08 Fht, Inc. Management, reporting and benchmarking of medication preparation
KR20210068610A (en) 2012-08-31 2021-06-09 백스터 코포레이션 잉글우드 Medication requisition fulfillment system and method
KR101623326B1 (en) 2012-10-26 2016-05-20 백스터 코포레이션 잉글우드 Improved work station for medical dose preparation system
EP3779876A1 (en) 2012-10-26 2021-02-17 Baxter Corporation Englewood Improved image acquisition for medical dose preparation system
AU2015284368A1 (en) 2014-06-30 2017-01-12 Baxter Corporation Englewood Managed medical information exchange
US11107574B2 (en) 2014-09-30 2021-08-31 Baxter Corporation Englewood Management of medication preparation with formulary management
US11575673B2 (en) 2014-09-30 2023-02-07 Baxter Corporation Englewood Central user management in a distributed healthcare information management system
SG11201704359VA (en) 2014-12-05 2017-06-29 Baxter Corp Englewood Dose preparation data analytics
EP3800610A1 (en) 2015-03-03 2021-04-07 Baxter Corporation Englewood Pharmacy workflow management with integrated alerts
CN116206744A (en) 2015-06-25 2023-06-02 甘布罗伦迪亚股份公司 Medical device systems and methods with distributed databases
KR102476516B1 (en) 2016-12-21 2022-12-09 감브로 룬디아 아베 A medical device system that includes an information technology infrastructure with secure cluster domains supporting external domains.

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4122519A (en) * 1976-12-14 1978-10-24 Allen-Bradley Company Data handling module for programmable controller
US4129901A (en) * 1976-04-09 1978-12-12 Hitachi, Ltd. Plural-sequence control system
US4404651A (en) * 1981-03-09 1983-09-13 Allen-Bradley Company Programmable controller for using coded I/O data technique
US4742443A (en) * 1985-03-28 1988-05-03 Allen-Bradley Company Programmable controller with function chart interpreter
US4807178A (en) * 1985-11-16 1989-02-21 Hitachi, Ltd. Programmable sequence controller having indirect and direct input/output apparatus

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5853368B2 (en) * 1978-08-30 1983-11-29 三菱電機株式会社 sequence controller
US4307447A (en) * 1979-06-19 1981-12-22 Gould Inc. Programmable controller
JPS59183593A (en) * 1983-04-01 1984-10-18 Iwatsu Electric Co Ltd Subscriber circuit of exchange
JPS59181892A (en) * 1983-03-31 1984-10-16 Iwatsu Electric Co Ltd Click noise eliminating system in time division exchange
US4716541A (en) * 1984-08-02 1987-12-29 Quatse Jesse T Boolean processor for a progammable controller
JPS62125738A (en) * 1985-11-26 1987-06-08 Nec Corp Communication control unit

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4129901A (en) * 1976-04-09 1978-12-12 Hitachi, Ltd. Plural-sequence control system
US4122519A (en) * 1976-12-14 1978-10-24 Allen-Bradley Company Data handling module for programmable controller
US4404651A (en) * 1981-03-09 1983-09-13 Allen-Bradley Company Programmable controller for using coded I/O data technique
US4742443A (en) * 1985-03-28 1988-05-03 Allen-Bradley Company Programmable controller with function chart interpreter
US4807178A (en) * 1985-11-16 1989-02-21 Hitachi, Ltd. Programmable sequence controller having indirect and direct input/output apparatus

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP0363474A4 *

Also Published As

Publication number Publication date
JPH03500702A (en) 1991-02-14
KR900700936A (en) 1990-08-17
KR0153465B1 (en) 1998-12-15
JP2613948B2 (en) 1997-05-28
AU3546589A (en) 1989-11-03
CA1314329C (en) 1993-03-09
BR8906812A (en) 1990-11-13
EP0363474A1 (en) 1990-04-18
MX166907B (en) 1993-02-11
US5023770A (en) 1991-06-11
EP0363474A4 (en) 1991-06-05

Similar Documents

Publication Publication Date Title
US5023770A (en) High-speed press control system
US4912623A (en) Multiple processor communications system
US4486830A (en) Programmable control apparatus and method
EP1134634B1 (en) Programmable controller
WO1993019409A1 (en) Programmable controller with fast i/o scan
US5355482A (en) Apparatus and method for controlling a system process
US20010034830A1 (en) Programmable controller
US5940628A (en) Control processor for user setting a change prohibition period during which a program change command will not be executed until the lapse of that period
EP0402483A1 (en) Control method for robot
US4564898A (en) Programmable controller having a drum type sequencer function subject to programming
CA1337877C (en) Ladder sequence controller
JPH11134010A (en) Program executing method of programmable controller
JPH0492902A (en) Controller for automatic assembly device
KR100221487B1 (en) Method for input program to robot controller
JPS6148001A (en) Programmable controller
JP2000039913A (en) Numerical control method
JPH04160408A (en) Numerical controller
JPH04322332A (en) Program execution control system
JP3531593B2 (en) Virtual prototype of programmable controller
JPS62210511A (en) Method for executing sequence program in programmable controller
JPH01112403A (en) Programmable controller
JPH0272409A (en) Program control system
JPH01140341A (en) Programmable controller
JPH02135531A (en) Multi-task switching system
JPS63271605A (en) Setting data alteration system for numerical controller

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AU BR DK JP KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): DE FR GB IT

WWE Wipo information: entry into national phase

Ref document number: 1989905293

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 1019890702312

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 1989905293

Country of ref document: EP

WWW Wipo information: withdrawn in national office

Ref document number: 1989905293

Country of ref document: EP