WO1979000664A1 - Demand metering system - Google Patents

Demand metering system Download PDF

Info

Publication number
WO1979000664A1
WO1979000664A1 PCT/US1979/000084 US7900084W WO7900664A1 WO 1979000664 A1 WO1979000664 A1 WO 1979000664A1 US 7900084 W US7900084 W US 7900084W WO 7900664 A1 WO7900664 A1 WO 7900664A1
Authority
WO
WIPO (PCT)
Prior art keywords
demand
signal
counter
interval
during
Prior art date
Application number
PCT/US1979/000084
Other languages
English (en)
French (fr)
Inventor
W Germer
A Palmer
Original Assignee
Gen Electric
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US05/881,741 external-priority patent/US4179654A/en
Priority claimed from US05/881,503 external-priority patent/US4199717A/en
Application filed by Gen Electric filed Critical Gen Electric
Priority to DE19792936559 priority Critical patent/DE2936559A1/de
Publication of WO1979000664A1 publication Critical patent/WO1979000664A1/en

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R21/00Arrangements for measuring electric power or power factor
    • G01R21/133Arrangements for measuring electric power or power factor by using digital technique
    • G01R21/1333Arrangements for measuring electric power or power factor by using digital technique adapted for special tariff measuring
    • G01R21/1338Measuring maximum demand

Definitions

  • This invention relates generally to demand metering systems and more particularly to electronically controlled time of day demand metering systems for registering the amount of electrical energy consumed during specified demand time intervals of the day.
  • Utility companies have generally sold electrical energy on the basis of a fixed rate schedule regardless of whether high or low demand- has been made upon the electrical generation system. This type of rate scheduling has not provided the consumer with the incentive to voluntarily reduce his power consumption, particularly during those periods of high peak demand. As a result, in order to prevent overloading the power distribution system, utility companies have had to add additional power generating capacity which can be brought on line during peak demand periods. The addition of this power generating capacity has created an unnecessary burden.
  • Germer I Germer et al
  • That system is an electronic time-of-day metering system which is preprogrammed to selectively activate two sets of register dials dials at predetermined times of the day to register the amount of power consumption during designated peak intervals (e.g. high-peak and mid-peak).
  • the present invention is ideally suited for operation with the system of Germer I.
  • Germer II "Portable Programmer for Time-of-Day. Metering Register System” discloses a programmer for programming the meter of Germer I and is useful also for programming and controlling the system of the present invention. The disclosures of Germer I and Germer II are hereby incorporated in the present description.
  • demand metering To further encourage consumers to utilize less power during on-peak periods, "demand” metering has been suggested, with an extra charge to each metered consumer based on the maximum demand for power by that consumer during any one demand sampling interval (referred to hereinafter as “demand intervals") during the billing period.
  • the demand intervals are uniform time periods which may typically be 15 minutes in length.
  • a prior maximum demand meter is disclosed in U.S. Patent 3,913,014 Halstead et al.
  • the demand metering is preferably carried out only during peak demand periods to encourage Consumers to schedule heavy loads for offpeak periods.
  • the demand metering may be advantageously combined with a two level time-of-day metering system to provide a three rate billing structure.
  • a separate meter has been provided for the demand metering function. It is an important object of the present invention to provide an improved demand metering system which is very easily integrated with a single or multiple rate watt-hour metering system in a single meter structure.
  • a demand metering system for registering the maximum demand for electrical energy during successive demand intervals comprising means for continuously measuring the rate at which electrical energy is transmitted through said metering system, a first resettable means connected to said measuring means for storing a measurement indicative of the amount of electrical energy transmitted through said metering system during each demand interval of successive demand intervals of equal duration, timing means operable to determine the duration of said demand intervals and connected to reset said- first resettable means at the end of each demand interval, a second resettable means for storing a measurement indicative of maximum demand in terms of the maximum amount of electrical energy transmitted through said system during any one of said demand intervals and for retaining and increasing the measurement upon the achievement of any greater electrical energy transmission during any subsequent demand interval to continuously update the maximum demand measurement until said second resettable means is reset, wherein said means for measuring the rate at which electrical energy transmitted through said metering system comprises means for generating pulses having a repetition frequency proportional to the rate at which electrical energy is transmitted through said system, said first resettable means comprises a first
  • FIG. 11 s a schematic block diagram of a demand metering system in accordance with the present invention.
  • FIG. 2 is a front view of a preferred form of meter incorporating the present invention.
  • FIG. 3 is a schematic block diagram of the demand logic circuit of FIG. 1 and illustrates its interconnection to the programmable control circuit.
  • FIG. 4 shows how FIGS. 4A and 4B should be combined
  • FIGS. 4A and 4B show a detailed schematic logic diagram of a preferred system embodiment of FIG. 3.
  • two sets of decade gear driven register dials 13 designated “A" (the on-peak register) and 17 designated “Demand” (for registering demand interval power consumption) are included in the mechanical portion of the meter as illustrated.
  • These two sets of dials are positioned above and below a conventional set 19 of five dials which continuously register total kilowatt-hour consumption in the same manner as a conventional five-dial pointer register. Either set if dials 13 or 17 can be engaged or disengaged as determined by the programmable control circuit and the Demand logic circuit of FIG. 1.
  • the dials 13 and 17 When disengaged, the dials 13 and 17 remain fixed at their last reading until again engaged.
  • the purpose of having the 13 and 17 dials selectively engageable is to provide the utility company with the basis for a three-level rate billing structure including total power usage on the Total register 19, ON-peak power usage on the A register 13, and maximum power demand on the Demand Register 17.
  • the system preferably includes a Programmable Control Circuit 11, the details of which are disclosed in Germer I.
  • Control Circuit 11 generates control signals at programmed times for selectively engaging the Peak Register 13 and for enabling a Demand logic Circuit 15 to provide a demand register engagement signal to the Demand Register 17.
  • the Total Register 19 receives no control signals and is driven in a conventional manner as is common in the standard kilowatt hour meter.
  • Control Circuit 11 is energized from a 60 Hz power line via a power supply 21.
  • a Battery Charger 23 receives current from the Power Supply 21 to charge a Rechargeable Battery 25.
  • the Battery 25 is utilized to provide current to the control Circuit 11, both direct ly and through a DC-DC Converter 27, to keep the timing function of the control circuit operable during a power outage.
  • the 60 Hz input is also used as a time base for control circuit 11 and for the Demand Logic Circuit 15.
  • a Quartz Crystal Oscillator 29 is also provided, and serves as an alternate time base input to the control circuit during power outages.
  • the Control Circuit 11 also includes a timer in the form of a 7-day clock which performs the timing functions for enabling the Demand Logic Circuit 15 and for engaging and disengaging the Peak Register 13.
  • the output of the 7-day clock is resolved into 15-minute intervals, with each output capable of controlling one or more timed functions at any one of the 15-minute intervals.
  • signals from the 7-day clock can control disengagement of the Peak Register 13, enablement of the Demand Logic Circuit 15 and, if desired, switch on or off a Load Control Circuit 31 to control a customer's switch not shown.
  • the Control Circuit 11 can be programmed to enable or inhibit the operation of any one or all of the Demand Logic Circuit 15, the Load Control Circuit 31 or the Peak Register 13 at any time of the day on a 7-day basis.
  • the timer also drives a digital Time Display 33 which sequentially displays the day, hours and minutes (see FIG. 2).
  • the Control Circuit 11 is electronically programmed by means of a Portable Programmer Tester 35 which is preferably carried out as disclosed in Germer II.
  • the Portable Programmer Tester 35 is connected to the Control Circuit 11 by an electrical connector 37 (FIG. 2) which is accessed through a sealable opening in the meter enclosure (not shown).
  • the Programmer Tester contains its own battery operated power supply, an oscillator controlled 7-day clock and appropriate circuitry for testing, reprogramming and setting the time of day demand metering system of the present invention.
  • the Demand Logic Circuit 15 receives input signals from a pulse initiator circuit 39 and a manually operable Monthly Reset Switch 41.
  • the Pulse Initiator 39 continuously provides pulses to the Demand Logic Circuit 15 at a frequency proportional to the rate of electrical energy transmission through the system.
  • Reset Switch 41 is accessed through the meter front cover (see FIG. 2) and provides a reset signal to the Demand Logic Circuit 15 when actuated by a utility company employee such as a meter reader.
  • the Reset Switch 41 is normally utilized to reset the Demand Logic Circuit 15 each month after the meter dials have been read.
  • FIG. 3 which is a schematic block diagram of the Demand Logic Circuit 15 of FIG. 1.
  • the Programmable Control Circuit 11, the pulse initiator circuit 39, and the reset switch 41 are re-illustrated in FIG. 3 to show their relationship with the various circuits of the Demand Logic Circuit 15.
  • Control Circuit 11 receives the 60 Hz power supply voltage wave which it utilizes as a time base to generate an output control signal as a group of pulses designated P1 on a conductor 43 at 15 minute intervals. Through its program and clock circuits, the Control Circuit 11 is operable to supply the P1 signal at specific intervals to be either in or out of phase with the 60 Hz signal as available in the Demand Logic Circuit 15. "In phase” enables the Demand Logic Circuit 15 and "out of phase” disables that circuit.
  • the Demand Logic Circuit 15 as shown in FIG. 3, consists of Time Interval Counter/Logic 49, Demand Enable On/Off Peak Detector Logic 51, Sequencing Logic 53, Demand Interval Counter/Logic 55, and the Solenoid and Clutch Drive 47.
  • the P1 control pulse signal supplied at predetermined intervals (e.g. 15 minute intervals) from Control Circuit 11 is supplied to each of the logic circuits 49, 51 and 53.
  • the demand metering system in accordance with the present invention as described below in connection with FIG. 3 and succeeding figures is preferably, though not necessarily, combined in a watt-hour meter which also separately registers total kilowatt hours consumed, and kilowatt hours consumed during a peak demand period.
  • the maximum demand may be measured during demand intervals occurring throughout the 24 hour day. However, the maximum demand is preferably measured only during peak demand times of day. Typically, maximum demand may be measured throughout the entire peak load period during which peak load kilowatt hours are measured. However, the time of day during which maximum demand is measured need not necessarily coincide exactly with the period during which peak demand kilowatt hours are registered.
  • on-peak an off-peak intervals and detectors In the following description and discussion of the demand metering system, reference is made to on-peak an off-peak intervals and detectors. It should be understood that these terms are used in connection with the description of the demand metering system to designate the time period when demand metering is being carried out as “on-peak” and when demand metering is not being carried out as “off-peak”, and those terms are used in this connection without reference to whether or not the on-peak and off-peak periods correspond to the time of day during which so-called on-peak kilowatt hours are metered.
  • off-peak signals are referred to in an even more specialized sense as signals which may signify the end of a demand interval, as well as the end of the entire on-peak demand metering time period.
  • the programmable control circuit 11 not only provides the signals necessary for determining the end of one demand interval and the beginning of the next demand interval, but also provides signal information indicating whether or not it is the time of day during which demand metering is to be carried out.
  • the timing signals are supplied from the programmable control circuit on connection 43 as a series of four pulses P1 occurring every fifteen minutes, with the pulses occurring in phase with the 60 Hz waveform when demand metering is to be carried out (on-peak), and out of phase with the 60 Hz power signal when demand metering is not to be carried out (off-peak).
  • the detector logic circuit 51 detects that condition and provides an off-peak signal (OFPK) to the demand interval logic (55).
  • Counter 63 is continuously supplied with an enable signal E as indicated in the drawing.
  • Counter 63 is supplied with a reset signal through OR gate 61 derive from the off-peak signal (OFPK) from detector logic 51 during off-peak intervals, or at the end of a demand period.
  • OFPK off-peak signal
  • counter 63 receives a reset signal, it is reset, and remains reset, and does not count up as long as the reset signal continues. Accordingly, a long as an off-peak signal continues, the counter 63 does not count.
  • the counter 65 has its reset terminal connected to receive only the manual reset signal (MR) from the manual reset switch 41 which is normally actuated by the meter reader at the time the meter is read, generally once a month.
  • the manual reset signal (MR) is also effective through OR gate 61 to reset counter 63.
  • the detector logic circuit 51 When on-peak conditions exist, the detector logic circuit 51 operates to remove the off-peak signal (OFP from the input to OR circuit 61, permitting the present interval counter 63 to commence counting the pulses received from the pulse initiator logic 39. At the en of the demand interval (typically fifteen minutes) the detector logic circuit 51 and the time interval counter logic 49 operate in response to the time interval sign P1 from the programmable control circuit 11 to provide an end-of-interval signal in the form of a pulse (OFPK) to OR gate 61 to reset the present interval counter 63. This operation is repeated again and again for every demand interval during the on-peak period of the day.
  • OFPK end-of-interval signal
  • the enabling signal DON is discontinued to stop the counter 65 concurrently with the stopping of the counter 63 by the signal OFPK received through OR gate 61 at the reset input R of counter 63.
  • the count stored in counter 65 is increased whenever necessary to equal the highest count ever counted and stored in present interval counter 63. In this manner, counter 65. is caused to count and retain storage of a maximum count from any demand interval until the counter is next reset.
  • the demand addition signal DON When the demand addition signal DON is available, it is also supplied at connection 81 to a sequencing logic circuit 53 which provides a DEM signal on connection 45 to a meter register solenoid and clutch drive 47 to engage the demand register 17 (previously described in connection with FIG. 2) for providing a visible readout of the demand figure. That demand figure is proportional to the maximum count stored in counter 65.
  • the time interval counter logic 49 may be programmed to select different demand intervals.
  • the demand interval counter logic consists essentially of a digital counter which provides an end-ofinterval signal "EOI" at the end of one fifteen minute period, two fifteen minute periods (30 minutes), or after a longer interval which is a higher multiple of the basic fifteen minute timing periods as received from the programmable control circuit 11.
  • the pulse initiator logic 39 issues pulses at a frequency proportional to the rate of energy transmission through the system, and may be carried out by a simple photoelectric detector which responds to light pulses transmitted through one or more holes in the watt-hour meter eddy current disc, as described more fully below.
  • FIGS. 4A and 4B should be arranged together as shown by FIG. 4.
  • FIGS, 4A and 4B are sometimes referred to jointly below as FIG. 4.
  • FIG. 4 illustrates details of the components, circuits, and connections o FIG. 3.
  • Detector logic circuit 51 includes a demand enable DEN flip-flop 68 connected to receive 60 Hz power as one input and PI signals inverted through an inverter 119 as another input. During an off-peak power period, flip-flop 68 is in the reset state generating binary 0 and 1 output signals DEN and DEN respectively Under off-peak conditions, the P1 signal 'consists of four pulses every fifteen minutes which are out of phase with the 60 Hz power pulses. This combination of inputs to the DEN flip-flop 68 caused that flip-flo to reset on the trailing edge of the first PI pulse.
  • the resultant binary 1 DEN signal is applied to an OR gate 57 causing it to generate a binary 1 OFPK signal.
  • This latter signal is applied via a conductor 59 to an OR gate 61 in the Demand Counter Logic 55 of FIG. 4B.
  • the OFPK signal enables OR gate 61 to apply a binary 1 MRl reset signal to the R terminal of Present Interval counter 63, thus keeping that counter reset.
  • the binary 1 OFPK signal on Conductor 59 keeps a "demand on" flip-flop 70 (DON flip-flop) in the reset state and also keeps an Interval Counter 73 reset via two NAND gates 75 and 77. Resetting the interval Counter 73 effectuates the generation of a binary 0 End of Interval Signal EOI on a Conductor 79.
  • the EOI Signal is applied as a second input to OR gate 57, and its purpose will subsequently be described.
  • the DON Signal on conductors 81 and 83 is a binary 0, since the flip-flop 70 is reset.
  • Counter 65 does not count the PS pulses because the application of a binary 0 Signal at its enable (E) input terminal does not enable the counter.
  • the Pulse Initiator Logic 39 of FIG.l and FIG. 2 is illustrated in detail in the lower left corner of FIG. 4B.
  • the purpose of the Pulse Initiator Logic is to continuously provide sync pulses PS at the Q output of a flip-flop 95 during meter operation. The repetition rate of these pulses is directly proportional to the amount of power being transmitted through the metering system.
  • the Pulse Initiator 39 is comprised of a pair of light emitting diodes 85 and 87 connected in series between a voltage potential +V and ground via a load resistor 89.
  • diodes 85 and 87 continuously produce light which impinges on rotating watt meter eddy current rotor disc 91 mounted in the time of day demand meter (FIG. 2).
  • Disc 91 has been fabricated to contain one or more apertures 93 through which the light from the respective diodes 85 and 87 can pass as the disc aperture rotates past those diodes.
  • a pair of photo transistors PT1 and PT2 are juxtapositionally aligned with the disc aperture so that the light from the diodes 85 and 87 impinges on the base of their respectively associated transistors as the rotating disc comes into alignment with the respective diodes and transistors.
  • Photo transistors PTl and PT2 are of the NPN type having their emitters connected in common to ground so that each transistor will conduct to generate a logic 0 signal at its collector as light strikes the base.
  • Each transistor output is applied to a Pulse Sync flip-flop 95 via an associated one of inverters 97 and 99.
  • Flip-flop 95 is triggered to alternately set and reset by the binary 1 signals from the two inverters as their respectively associated transistors are caused to conduct by the light through the meter disc aperture 93.
  • the output of the Pulse Sync flip-flop 95 is an alternating sync Pulse PS having a repetition frequency which is proportional to the amount of power being transmitted through the system.
  • the PS Pulses are continuously applied to a C or clock input terminal of each of the Counters 63 and 65.
  • the PI signals are in the form of four pulses every fifteen minutes which are in phase with the 60 Hz power pulses- and this in phase relationship causes the DEN flip-flop 68 to set, activating the counting of the counter 63, as described more fully below.
  • the P1 signal also causes an Interval Pulse flip-flop 101 to set.
  • flip-flop 101 sets, a 15 minute signal 15 MP is applied to counter 73 causing it to generate the EOI (end of interval) signal on connection 79 which also enables OR gate 57.
  • Counter 65 contains a count proportional to the amount of energy transmitted through the system during the first demand interval.
  • the DEN flip-flop 68 is set, and OR gate 57 is disabled to cause the OFPK signal to go to a binary 0.
  • the MRl signal from OR gate 61 then goes to a binary 0 and the Present Interval Counter 63 begins to count the PS Pulses.
  • Counters 63 and 65 will continue to count and the Demand Register will remain engaged until the DON flipflop 70 is reset as previously described.
  • FIG. 4A there is shown a sequence flipflop 72 (SEQ flip-flop) receiving a +V binary 1 enable input at its D (set) input terminal and providing as an output an SEQ signal at its Q- output terminal.
  • the DON signal applied to the C terminal of the SEQ flip-flop 72 when it goes to a binary 1 (when maximum counter 65 is enabled) causes the SEQ flip-flop to set, driving the SEQ signal to a binary 0.
  • the SEQ signal is applied as one input to an OR gate 103, with the other input being the P1 Control signal. Since the Pi signal is always a binary 0, except at the end of a 15 minute interval, OR gate 103 is now disabled. This disablement causes the OR gate 103 output signal R-CTR to go to a binary 0 state.
  • the R-CTR signal is applied to a reset (R) control terminal of a Sequence Counter 105 of the Sequencing Logic 53.
  • Counter 105 operates to remain in the reset state so long as the R-CTR signal is a binary 1 (i.e. it cannot count). However, as soon as the R-CTR signal goes to a binary 0 , counter 105 is enabled to count the 60 Hz Pulses from the power supply 21 (FIG. 1 ) applied to its C (clock) input terminal.
  • the Sequence Counter 105 operates as a conventional five bit binary counter which is triggered on the rising edge of the 60 Hz pulses to sequentially generate output signals Q2 - Q5, with Ql being shown but not used.
  • An Exclusive OR gate 107 receives the 60 Hz and DON signals to generate a first strobe output signal STl.
  • an exclusive OR gate generates a binary 0 output when its inputs ar ⁇ e equal and generates a binary 1 output only when its inputs are opposite. Therefore, the ST1 signal is a 60 Hz square wave which is 180 degrees out of phase with the 60 Hz pulses.
  • the ST1 signal is applied simultaneously to an inverter input of each of two delay one shot multivibrators (ST2 OS) 109 and (ST3 OS) 111.
  • Each of these delay circuits is triggered on the falling edge of the ST1 signal to generate respective second and third output strobe signals ST2 and ST3. Since the ST2 signal is taken from the 1 output terminal of ST2 OS and the ST3 signal is taken from the 0 output terminal of ST3 OS, these signals are 180 degrees out of phase with respect to each other.
  • the pulse width of the ST3 signal is approximately one-half the pulse width of the ST2 signal.
  • Sequence Counter 105 two of that counter's output signals, Q3 and Q4, are applied to an AND gate 113, which is enabled when those two signals each achieve a binary 1 state (upon the achievement of an advanced binary count).
  • the output of AND gate 113 is applied to a NAND gate 115 in conjunction with the ST2 signal from circuit 109 to generate a fourth strobe signal ST4.
  • NAND gate 115 In the operation of a NAND gate, its output goes to a binary 1 only when its inputs are opposite or both binary O's and provides a binary 0 output when its inputs are all binary l's.
  • the operation of NAND gate 115 is a series of negative going pulses having the same pulse width as the ST2 signal and which occur each time the ST2 signal and the outputof AND gate 113 are both binary l's.
  • a Demand flip-flop 116 receives the ST4 signal at its reset (R) terminal and the ST3 signal at its set (S) input terminal.
  • the DEM flip-flop 116 is triggered to set and reset on the rising edge of the ST3 and ST4 pulses respectively to generate a positive going Demand output pulse DEM having a pulse width approximately half the pulse width of the ST4 pulse.
  • the DEM pulse is applied to a Clutch Solenoid Drive (Triac) 117 of the Meter Register Solenoid and Clutch Drive 47.
  • the Solenoid Drive Circuit 117 is comprised of the aforementioned transistor 73 and triac 69 of Germer I,
  • the output of the Solenoid Drive 117 is a Clutch Drive Signal similar in characteristics to the DEM signal and is utilized to drive the Clutch and Solenoid Coil 59 of Germer I.
  • the 60 Hz pulses are also applied to the Solenoid Coil 59.
  • Flip-flop 101 is reset in preparation to generate the 15 MP signal for the Interval Counter upon receipt of the next P1 signal during either, (1) an end of demand interval while on-peak, (2) when the system is directed to off-peak by the P1 signal, or (3) when the system is directed to on-peak after monthly reset.
  • the Q2 signal is also applied to NAND-gate 75, however, it has no further effect on the system at this time.
  • the P1 signal is a series of four pulses each occurring in phase with the 60 Hz pulses from power supply 21.
  • the DEN flip-flop 68 is set by the in phase P1 and 60 Hz signals to command the Logic Circuit 15 to go on-peak, on Demand Register 17.
  • the P1 signal is applied to an Inverter 119 and inverted to a signal at the clock (C) input of the DEN flip-flop 68.
  • the 60 Hz signal is applied simultaneously to the set/reset D input of the DEN flipflop 68.
  • the DEN flip-flop 68 is triggered on the positive edge of its C input on the trailing edge of the P1 signal when it goes negative to apply a binary 1 signal to the DEN flip-flop 68 causing it to set in response to the binary 1 60 Hz pulse present at the D input.
  • the P1 signal is also applied to the set (S) input terminal of the INTVL. PULSE flip-flop 101, causing that flip-flop to set, generating the 15 MP signal.
  • the 15 MP signal has no effect on the Interval Counter 73 at this time, because it can be triggered only on the rising edge of the 15 MP pulse, which, in this instance, occurs prior to the DEN signal going to a binary 1. As such, the output of NAND-gate 77 goes to a binary 0 after the 15 MP signal and Counter 73 is unaffected by the 15 MP signal.
  • the P1 signal is also applied to a set (S) input terminal of the SEQ flipflop 72 via an OR gate 125 causing that flip-flop to se making the signal go to a binary 0.
  • the signal is applied to one input of OR gate 103, thus removing the constant R-CTR binary 1 reset signal from the Sequence Counter 105.
  • the OR gate 103 is now enabled to allow the P1 signal to control the reset operation of Counter 105.
  • the Q1 stage of Counter 105 is set on the rising or leading edge of the 60 Hz signa applied to the C input of that Counter and then immediately reset by the rising edge of the R-CTR signal resulting from the P1 signal passing through OR gate 10
  • Counter 105 is set and reset three times in response to the three R-CTR signals (P1 passing through OR gate 103 After the last R-CTR pulse (also last P1 pulse) has been generated, OR-gate 103 is disabled to now allow Counter 105 to count up as previously described above.
  • the ST1-ST4 signals are generated in the manner previously described, and the DEM signal is generated to engage the Demand Register 17 in the same manner as previously described.
  • Time Interval Counter/Logic 49 it is desirable to program the Time Interval Counter/Logic 49 to generate an EOI signal every fifteen minutes.
  • this is not a limitation of this circuit. It can also be programmed to generate the EOI signal at other intervals (eg. every 30, 60, 120, etc. minute intervals).
  • the OFPK signal enables OR gate 61 to apply a binary 1 MRl reset signal to the Present Interval Counter 63.
  • the resulting binary 0 DON signal on Conductor 83 now disables Counter 65 from counting the PS pulses until again enabled at the next demand interval.
  • the Q1-Q5 and ST1-ST4 signals are generated in the same manner as previously described, with the exception that the ST1 signal is now out of phase with the 60 Hz signal. This is due to the fact that the DON signal at the input to the Exclusive OR gate 107 is a binary 0, thus'-reversing the polarity of operation of that gate. It is this out of phase relationship of the ST1 and 60 Hz signals which causes the clutch solenoid 59 of Demand Register 17 to be disengaged.
  • the Q2 binary 1 output signal in conjunction with the binary 1 OFPK signal (EOI is a binary 1) enables NAND gate 75 to apply a binary 0 signal to NAND gate 77, which in turn applies a binary 1 reset signal to Counter 73, thus terminating the EOI signal.
  • the Q2 signal also resets the INTVL.PULSE flip-flop 101 at the same time, terminating the 15 MP signal.
  • the invention also includes means for inhibiting operation of the Demand metering system in the event of a power failure.
  • FIG. 4A there is shown conventional RC Integrator Delay network 127 receiving the ST3 signal.
  • the ST3 signal is continuously generated so long as the 60 Hz signal is present at the input to gate 107. So long as the ST3 signal is continuously applied to the Integrator 127, its output to a conventional squaring amplifier 129 remains at a constant negative or binary 0 potential.
  • the Integrator in the event of a power failure which lasts, for example, for five or more seconds, the Integrator generates an output pulse to amplifier 129 similar to that shown on Conductor 131
  • the input Pulse to amplifier 129 is applied as a binary 1 squared off pulse to a reset R terminal of the DEN flip-flop 68 and also as a set pulse to the S input terminal of the SEQ flip-flop via OR gate 125.
  • Resetting the DEN flip-flop 68 takes the system out of the demand interval mode to reset the DON flip-flop 70 via OR gate 57, while setting the SEQ flip-flop 72 disables OR gate 103 so that upon restoration of power, the sequence circuit 53 disengages the clutch in the manner as previously described.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Supply And Distribution Of Alternating Current (AREA)
  • Measurement Of Current Or Voltage (AREA)
  • Recording Measured Values (AREA)
  • Indication And Recording Devices For Special Purposes And Tariff Metering Devices (AREA)
PCT/US1979/000084 1978-02-27 1979-02-23 Demand metering system WO1979000664A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
DE19792936559 DE2936559A1 (de) 1978-02-27 1979-02-23 Demand metering system

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US05/881,741 US4179654A (en) 1978-02-27 1978-02-27 Demand meter including means for selectively controlling the length of demand intervals
US05/881,503 US4199717A (en) 1978-02-27 1978-02-27 Time of day demand metering system and method
US881503 1978-02-27

Publications (1)

Publication Number Publication Date
WO1979000664A1 true WO1979000664A1 (en) 1979-09-06

Family

ID=27128625

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1979/000084 WO1979000664A1 (en) 1978-02-27 1979-02-23 Demand metering system

Country Status (4)

Country Link
JP (1) JPS54139586A (ja)
FR (1) FR2418446A1 (ja)
GB (1) GB2015177B (ja)
WO (1) WO1979000664A1 (ja)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5049810A (en) * 1989-09-22 1991-09-17 Landis & Gyr Metering, Inc. Watt-hour meter cover with battery hatch reset switch and optical communication port

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2139821A (en) * 1936-05-08 1938-12-13 Sangamo Electric Co Combination meter and time switch
US3913014A (en) * 1974-06-13 1975-10-14 Westinghouse Electric Corp Demand meter for on-peak maximum demand metering

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4050020A (en) * 1976-09-17 1977-09-20 General Electric Company Multiple rate electrical energy metering system and method

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2139821A (en) * 1936-05-08 1938-12-13 Sangamo Electric Co Combination meter and time switch
US3913014A (en) * 1974-06-13 1975-10-14 Westinghouse Electric Corp Demand meter for on-peak maximum demand metering

Also Published As

Publication number Publication date
JPS54139586A (en) 1979-10-30
GB2015177B (en) 1982-07-14
GB2015177A (en) 1979-09-05
FR2418446A1 (fr) 1979-09-21

Similar Documents

Publication Publication Date Title
US4179654A (en) Demand meter including means for selectively controlling the length of demand intervals
US4467434A (en) Solid state watt-hour meter
US4301508A (en) Digital processing system for time-of-day and demand meter display
US5216357A (en) Real time solid state register having battery backup
JPS5939706B2 (ja) 時間帯別計量可能な電力量計
UA34450C2 (uk) Спосіб та пристрій для електронного відтворювання виміряної електроенергії (варіанти)
US4199717A (en) Time of day demand metering system and method
WO2012011827A1 (en) Electricity meter
CN101409408A (zh) 一种可分时计量电费的电源插座
US4361872A (en) Measuring apparatus for determining the effective value of the power demand of an energy consumer over a period of calculation
CA1237776A (en) Time-of-use watt-hour meter with demand profile capability
US4594545A (en) Operation of electronic demand register following a power outage
AU679729B2 (en) Power meter
WO1979000664A1 (en) Demand metering system
US4598248A (en) Test operation of electronic demand register
EP0076809B2 (en) Multiple rate electrical energy metering apparatus
CA1293995C (en) Real time solid state register having battery backup
US4754217A (en) Seasonal reset for electric watthour meter registers
CA1117600A (en) Demand meter including means for selectively controlling the length of demand intervals
US2145069A (en) Registering mechanism
US5115190A (en) Freezing items for display in electronic watthour register
CA1120547A (en) Electricity metering apparatus allowing for time dependent differential rate structure
CA1117599A (en) Time of day demand metering system and method
CN201234026Y (zh) 一种可分时计量电费的电源插座
US2994038A (en) Electrical load anticipator and recorder

Legal Events

Date Code Title Description
AK Designated states

Designated state(s): CH DE

RET De translation (de og part 6b)

Ref country code: DE

Ref document number: 2936559

Date of ref document: 19801218

Format of ref document f/p: P