UST938005I4 - Cd cd cd - Google Patents

Cd cd cd Download PDF

Info

Publication number
UST938005I4
UST938005I4 US50132074A UST938005I4 US T938005 I4 UST938005 I4 US T938005I4 US 50132074 A US50132074 A US 50132074A US T938005 I4 UST938005 I4 US T938005I4
Authority
US
United States
Prior art keywords
description
design
chip
free
rules
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to US50132074 priority Critical patent/UST938005I4/en
Application granted granted Critical
Publication of UST938005I4 publication Critical patent/UST938005I4/en
Pending legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F30/00Computer-aided design [CAD]
    • G06F30/30Circuit design
    • G06F30/39Circuit design at the physical level

Definitions

  • An input is fed to the DA system which specifies the rules driven design in the established manner and specifies the free form design by defining the library description thereof, and the relative placement of the design on the chip.
  • the system in response to such input generates a graphical description of the rules driven design Without doing any automatic checking of the internals of the free form design.
  • the generated description or topology is then merged with the free form description or topology from the library to form a complete chip description from which is derived data for making the masks.
  • FIG. 51 54 IMAGE TYPE Sept. 2, 1975 w. F. COLTON ETAL T938,005 PROCESS FOR MAKING LSI CHIPS HAVING BOTH RULES DRIVEN AND FREE FORM DESIGN Or1g1nal Filed Sept. 27, 1973 ZEZQZSEMW ZQZOZE Ems; zoom CIRCUIT DATA $2232 zoom FREEFORM DATA D H P:

Abstract

STORED IN A DESIGN AUTOMATION (DA) SYSTEM IS A LIBRARY OF PREDESIGNED GRAPHICAL DESCRIPTIONS THAT DESCRIBE CIRCUITS DESINGED BY THE FREE FROM TECHNIQUE. A CHIP DESIGNER WOULD LAYOUT A CHIP INCLUDING BOTH FREE END AND RULES DRIVEN PORTIONS. AN INPUT IS FED TO THE DA SYSTEM WHICH SPECIFIES THE RULES DRIVEN DESIGN IN THE ESTABLISHED MANNER AND SPECIFIES THE FREE FORM FROM DESIGN BY DEFINING THE LIBRARY DESCRIPTION THEREOF. AND THE RELATIVE PLACEMENT OF THE DESIGN ON THE CHIP. THE SYSTEM IN RESPONSE TO SUCH INPUT GENERATES A GRAPHICAL DESCRIPTION OF THE RULES DRIVEN DESIGN WITHOUT DOING ANY AUTOMATIC CHECKING OF THE INTERNALS OF THE FREE FROM DESIGN. THE GENERATED DESCRIPTION TO TOPOLOGY IS THEN MERGED WITH THE FREE FROM DESCRIPTION OR TOPOLOGY FROM THE LIBARY TO FORM A COMPLETE CHIP DESCRIPTION FROM WHICH IS DERIVED DATA FOR MAKING THE MASKS.

Description

DEFENSIVE PULICATION UNITED STATES PATENT AND TRADEMARK OFFICE Published at the request of the applicant or owner in accordance with the Notice of Dec. 16, 1969, 869 O.G. 687. The abstracts of Defensive Publication applications are identified by distinctly numbered seriesand are arranged chronologically. Ihe heading of each abstract indicates the number of pages of specification, including claims and sheets of drawings contained in the application as originally filed. The files of these applications are available to the public for inspection and reproduction may be purchased for 30 cents a sheet.
Defensive Publication applications have not been examined as to the merits of alleged invention. The Patent and Trademark Otfice makes no assertion as to the novelty of the disclosed subject matter.
PUBLISHED SEPTEMBER 2, 1975 Int. Cl. G06f 15/20 US. Cl. 444-1 6 Sheets Drawing. 11 Pages Specification CHIP DESIIGNER LOGIC DESCRIPTiON 'Q HSS Q PER RULES I [)RlENTAllON FREEFORM DESCRIPTION -RULES DESIGN DESCRIPTION mp R E ORIENTATION TOTAL CHIP DESCRIPTION 20 GRAPHICAL LANGUAGE DESCRIPTION Stored in a design automation (DA) system is a library of predesigned graphical descriptions that describe circuits designed by the free form technique. A chip designer would layout a chip including both free form and rules driven portions. An input is fed to the DA system which specifies the rules driven design in the established manner and specifies the free form design by defining the library description thereof, and the relative placement of the design on the chip. The system in response to such input generates a graphical description of the rules driven design Without doing any automatic checking of the internals of the free form design. The generated description or topology is then merged with the free form description or topology from the library to form a complete chip description from which is derived data for making the masks.
Sept. 2, 1975 w. F. COLTON ETAL T938,005
PROCESS FOR MAKING LSI CHIPS HAVING BOTH RULES DRIVEN AND FREE FORM DESIGN Original Filed Sept. 2'7, 1973 6 Sheets-Sheet 1 Fl 6 1 PRIOR ART & INVENTION I GRAPHICAL CHIP GRIP LANGUAGE ARTWORK MASKS LANGUAGE r DESIGNER DESIGN DESCRIPHON PRocEsso GENER TOR \IO NH K42 I5 CHIP DESIGNER H G 2 LOG) DESCRlPTlON FREEFORM IDENTIFICATION PER RU LOCATION 8A ORIENTATION FADS INAGER BOOK LIBRARY 48 FREEFORM DESCRIPTION I0 RULES DESIGN DESCRIPTION my N U N RI N X N A DESCRIPTION MERGE 22 I ORIENTATION TOTAL CH|P DESCRIPTION 20 GRAPHICAL LANGUAGE DESCRIPTION Sept. 2, 1975 w. F. COLTON ETAL T938,005
MAKING PROCESS FOR LSI CHIPS HAVING BOTH RULES DRI AND FREE FORM DESIGN Original Filed Sept. 2'7, 197 6 Sheets-Sheet 2 UDUDUEIUUUUUU DEBUBUUEDUU i GL GR I UU@EJBU@UE@UU w. F. COLTON ETAL T933,005 PROCESS FOR MAKING LSI CHIPS HAVING BOTH RULES DRIVEN AND FREE FORM DESIGN Original Filed Sept. 2'7, 1973 6 Sheets-Sheet 3 Sept. 2, 1975 Fl G. 4
IMAGE IMAGE P/N & E/C TYPE DESCRIPTION L 44 58 i CHIP IMAGE IMAGE PAD SPEC GENERATION 46 50 CIRCUIT DATA FREEFORM N0 PLACEMENT DATA MLL 42 INITIAL DEVICE GATE SIZING & DATA SIZING CHECKING CIRCUIT DATA I 56 WITH PLACEMENT k 52 54 wIIIE CIRCUIT LIST PLACEMENT RULES J CIRCUITS Ie DIGIT y WIRE K58 ROUTING \60 40 I WIRING RULES DESCRIPTION Sept. 2, 1975 w. F, co ToN ETAL T938,005
PROCESS FOR MAKING LSI CHIPS HAVING BOTH RULES DRIVEN AND FREE FORM DESIGN Original Filed Sept. 27, 1.973 6 Sheets-Sheet 4 FIG. 5d
1' g E f E g E 2 Z Q 5 0: L1 O PAD DATA 2 g 1 E i r: E Z :2
3 X N g z 5 1011 a b c o 1021 d e f o 1051 s n i o DIGIT DATA FIG. 51 54 IMAGE TYPE Sept. 2, 1975 w. F. COLTON ETAL T938,005 PROCESS FOR MAKING LSI CHIPS HAVING BOTH RULES DRIVEN AND FREE FORM DESIGN Or1g1nal Filed Sept. 27, 1973 ZEZQZSEMW ZQZOZE Ems; zoom CIRCUIT DATA $2232 zoom FREEFORM DATA D H P:
G H P:
FIG. 5c
MASTER LOGIC LIST MLL Sept. 2, 1975 w. F. COLTON ETAL T938,005
PROCESS FOR MAKING LSI CHIPS HAVING BOTH RULES DRIVEN AND FREE FORM DESIGN Original Filed Sept. 2'7, 197?: 6 Sheets-Sheet 6 FIG. 6
PREDESIGN PREDESIGN RULES BOOKS FREEFORM BOOKS STORE BOOKS OF TOPOLOGICAL DATAS ELECTRICAL CHARACTERISTICS OF CIRCUITS INCLUDING GRAPHICAL DESCRIPTION OF EREEFORM DESIGNS CENERATE GRAPHICAL DESCRIPTION OF IMAGE, RULES CIRCUITS & WIRING I PRODUCE MASKS PRODUCE LS1 DEVICE
US50132074 1974-08-28 1974-08-28 Cd cd cd Pending UST938005I4 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US50132074 UST938005I4 (en) 1974-08-28 1974-08-28 Cd cd cd

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US50132074 UST938005I4 (en) 1974-08-28 1974-08-28 Cd cd cd

Publications (1)

Publication Number Publication Date
UST938005I4 true UST938005I4 (en) 1975-09-02

Family

ID=23993041

Family Applications (1)

Application Number Title Priority Date Filing Date
US50132074 Pending UST938005I4 (en) 1974-08-28 1974-08-28 Cd cd cd

Country Status (1)

Country Link
US (1) UST938005I4 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4377849A (en) 1980-12-29 1983-03-22 International Business Machines Corporation Macro assembler process for automated circuit design
US4593363A (en) 1983-08-12 1986-06-03 International Business Machines Corporation Simultaneous placement and wiring for VLSI chips
US5018074A (en) * 1988-11-04 1991-05-21 United Technologies Corporation Method of making gate array masks
US5031111A (en) * 1988-08-08 1991-07-09 Trw Inc. Automated circuit design method
US5065335A (en) * 1988-03-18 1991-11-12 Hitachi, Ltd. Decoding type select logic generating method
US6137546A (en) * 1998-07-20 2000-10-24 Sony Corporation Auto program feature for a television receiver
US10216890B2 (en) 2004-04-21 2019-02-26 Iym Technologies Llc Integrated circuits having in-situ constraints

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4377849A (en) 1980-12-29 1983-03-22 International Business Machines Corporation Macro assembler process for automated circuit design
US4593363A (en) 1983-08-12 1986-06-03 International Business Machines Corporation Simultaneous placement and wiring for VLSI chips
US5065335A (en) * 1988-03-18 1991-11-12 Hitachi, Ltd. Decoding type select logic generating method
US5031111A (en) * 1988-08-08 1991-07-09 Trw Inc. Automated circuit design method
US5018074A (en) * 1988-11-04 1991-05-21 United Technologies Corporation Method of making gate array masks
US6137546A (en) * 1998-07-20 2000-10-24 Sony Corporation Auto program feature for a television receiver
US10216890B2 (en) 2004-04-21 2019-02-26 Iym Technologies Llc Integrated circuits having in-situ constraints
US10846454B2 (en) 2004-04-21 2020-11-24 Iym Technologies Llc Integrated circuits having in-situ constraints
US10860773B2 (en) 2004-04-21 2020-12-08 Iym Technologies Llc Integrated circuits having in-situ constraints

Similar Documents

Publication Publication Date Title
US8935639B1 (en) Natively color-aware double patterning technology (DPT) compliant routing
UST938005I4 (en) Cd cd cd
CN108205601A (en) The computing system and the method implemented by computer of integrated circuit, integrated design circuit
US8601422B2 (en) Method and system for schematic-visualization driven topologically-equivalent layout design in RFSiP
US20140189627A1 (en) Incremental clock tree synthesis
US20090094568A1 (en) Validation Of An Integrated Circuit For Electro Static Discharge Compliance
Farooq et al. Pre-silicon verification using multi-FPGA platforms: A review
US10990746B1 (en) Integrated circuit device design method and system
Marolt et al. PCDS: A new approach for the development of circuit generators in analog IC design
Zezin Modern open source IC design tools for electronics engineer education
CN1591200A (en) Optical proximity correcting method
KR20040036283A (en) Method for generating net-list for integrated circuit device design
US20210264081A1 (en) Methods of designing semiconductor devices, design systems performing the same and methods of manufacturing semiconductor devices using the same
CN106650136A (en) Method for detecting functional consistency of standard units of timing library and netlist library
TWI789179B (en) Layout method and related non-transitory computer-readable medium
Trivedi et al. Is ESD Protection Design Planning for Large SoC Verified During SoC Floorplan Design Stage?
CN105069215A (en) Double-track signal wiring method based on wide line
US6539525B1 (en) Layout verifying method for integrated circuit device
CN106815384A (en) A kind of LEF storehouses and the method for GDS storehouses obstacle figure layer comparison check
CN111241777B (en) Method for updating and placing package pad in PCB Layout
JPS5922160A (en) Graph processing method
WO2014106040A1 (en) Pattern-based power-and-ground (pg) routing and via creation
TW202026924A (en) Computer-implemented method and non-transitory computer readable medium
US11080450B1 (en) Calculating inductance based on a netlist
JP2000207438A (en) Printed wiring board design supporting device