USRE50213E1 - Synchronous backlight device and operation method thereof - Google Patents

Synchronous backlight device and operation method thereof Download PDF

Info

Publication number
USRE50213E1
USRE50213E1 US17/833,906 US202217833906A USRE50213E US RE50213 E1 USRE50213 E1 US RE50213E1 US 202217833906 A US202217833906 A US 202217833906A US RE50213 E USRE50213 E US RE50213E
Authority
US
United States
Prior art keywords
periods
signal
pwm
period
pwm control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US17/833,906
Inventor
Chung-Wen Wu
Wen-Chi Lin
Sih-Ting Wang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Novatek Microelectronics Corp
Original Assignee
Novatek Microelectronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Novatek Microelectronics Corp filed Critical Novatek Microelectronics Corp
Priority to US17/833,906 priority Critical patent/USRE50213E1/en
Application granted granted Critical
Publication of USRE50213E1 publication Critical patent/USRE50213E1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • G02F1/1333Constructional arrangements; Manufacturing methods
    • G02F1/1335Structural association of cells with optical devices, e.g. polarisers or reflectors
    • G02F1/1336Illuminating devices
    • G02F1/133602Direct backlight
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/3406Control of illumination source
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K7/00Modulating pulses with a continuously-variable modulating signal
    • H03K7/08Duration or width modulation ; Duty cycle modulation
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0264Details of driving circuits
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/08Details of timing specific for flat panels, other than clock recovery
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2320/00Control of display operating conditions
    • G09G2320/02Improving the quality of display appearance
    • G09G2320/0247Flicker reduction other than flicker reduction circuits used for single beam cathode-ray tubes
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2320/00Control of display operating conditions
    • G09G2320/06Adjustment of display parameters
    • G09G2320/0626Adjustment of display parameters for control of overall brightness
    • G09G2320/064Adjustment of display parameters for control of overall brightness by time modulation of the brightness of the illumination source

Definitions

  • the invention relates to a display device and more particularly, to a synchronous backlight device and an operation method thereof.
  • FIG. 1 is a schematic waveform diagram of a backlight control signal BL 1 when a backlight device of the related art controls/drives a backlight source in an asynchronous manner.
  • the vertical axis represents the voltage
  • the horizontal axis represents the time.
  • Vsync represents a vertical sync signal
  • DE represents a data enablement signal.
  • a video processing circuit may transmit the vertical sync signal Vsync and the data enablement signal DE to a panel driving circuit (not shown), so as to control the panel driving circuit to drive a liquid crystal display (LCD) panel (not shown).
  • LCD liquid crystal display
  • the vertical sync signal Vsync defines a plurality of video frame periods, for example, video frame periods F 1 , F 2 , F 3 and F 4 as illustrated in FIG. 1 .
  • the backlight control signal BL 1 of the backlight device of the related art is unrelated to phases (or timings) of the video frame periods F 1 , F 2 , F 3 and F 4 , i.e., the backlight device of the related art controls a backlight source (not shown) in an asynchronous manner.
  • An issue of motion blur may occurs to the LCD panel using the asynchronous backlight.
  • FIG. 2 A is a schematic waveform diagram of a backlight control signal BL 2 when the backlight device of the related art controls/drives the backlight source in a synchronous manner.
  • the vertical axis represents the voltage
  • the horizontal axis represents the time.
  • Vsync represents a vertical sync signal
  • DE represents a data enablement signal.
  • the vertical sync signal Vsync defines a plurality of video frame periods, for example, video frame periods F 1 , F 2 , F 3 and F 4 as illustrated in FIG. 2 A . As illustrated in FIG.
  • a phase (or a timing) of the backlight control signal BL 2 of the backlight device of the related art may be synchronous with the video frame periods F 1 , F 2 , F 3 and F 4 in accordance with the vertical sync signal Vsync, i.e., the backlight device of the related art controls/drives a backlight source (not shown) in a synchronous manner.
  • the backlight control signal BL 2 is at a high level, the backlight source provides backlight.
  • the backlight control signal BL 2 is at a low level, the backlight source does not provide backlight.
  • Pulse widths PW 2 of the backlight control signal BL 2 in the video frame periods F 1 , F 2 , F 3 and F 4 are equal to one another, and the pulse widths PW 2 may be modulated according to use requirements.
  • FIG. 2 B is a schematic waveform diagram of a backlight control signal BL 2 when the backlight device of another related art controls/drives the backlight source in a synchronous manner.
  • the vertical axis represents the voltage
  • the horizontal axis represents the time.
  • the vertical sync signal Vsync and the data enablement signal DE illustrated in FIG. 2 B may be derived with reference to the description related to FIG. 2 A and thus, will not be repeated. As illustrated in FIG.
  • a phase (or a timing) of the backlight control signal BL 2 of the backlight device of the related art may be synchronous with the video frame periods F 1 , F 2 , F 3 and F 4 in accordance with the data enablement signal DE, i.e., the backlight device of the related art controls/drives a backlight source (not shown) in a synchronous manner.
  • Pulse widths PW 2 of the backlight control signal BL 2 in the video frame periods F 1 , F 2 , F 3 and F 4 are equal to one another, and the pulse widths PW 2 may be modulated according to use requirements.
  • a period length of the vertical sync signal Vsync (a period length of the data enablement signal DE) may not be fixed, lengths of the video frame periods F 1 , F 2 F 4 and F 4 are different from one another (as illustrated in FIG. 2 A and FIG. 2 B ).
  • an issue of backlight flicker may arise to the backlight device of the related art because the period length of the vertical sync signal Vsync is not fixed.
  • the invention provides a synchronous backlight device and an operation method thereof for improving the issue backlight flicker.
  • a synchronous backlight device including a pulse width modulation (PWM) control circuit and a backlight driving circuit.
  • the PWM control circuit is configured to receive video sync information from a video processing circuit and generate a PWM control signal.
  • the video sync information defines a plurality of video frame periods, the PWM control circuit at least divides each of the video frame periods into a first period and a second period, and lengths of the first periods of the video frame periods are equal to one another.
  • a frequency of the PWM control signal in the first periods is different from a frequency of the PWM control signal in the second periods.
  • the backlight driving circuit is coupled to the PWM control circuit to receive the PWM control signal.
  • the backlight driving circuit is configured to drive a backlight source of a display panel according to the PWM control signal.
  • an operation method of a synchronous backlight device includes: receiving video sync information from a video processing circuit, wherein the video sync information defines a plurality of video frame periods; at least dividing each of the video frame periods into a first period and a second period by a PWM control circuit, wherein lengths of the first periods of the video frame periods are equal to one another; generating a PWM control signal by the PWM control circuit, wherein a frequency of the PWM control signal in the first periods is different from a frequency of the PWM control signal in the second periods; and driving a backlight source of a display panel by a backlight driving circuit according to the PWM control signal.
  • each video frame period is at least divided into the first period and the second period.
  • the lengths of the first periods of various video frame periods are equal to one another. If the length of each video frame period is changed, the lengths of the second periods are changed as well.
  • the frequency of the PWM control signal in the first periods is different from the frequency of the PWM control signal in the second periods.
  • FIG. 1 is a schematic waveform diagram of a backlight control signal when a backlight device of the related art controls/drives a backlight source in an asynchronous manner.
  • FIG. 2 A is a schematic waveform diagram of a backlight control signal when the backlight device of the related art controls/drives the backlight source in a synchronous manner.
  • FIG. 2 B is a schematic waveform diagram of a backlight control signal BL 2 when the backlight device of another related art controls/drives the backlight source in a synchronous manner.
  • FIG. 3 is a schematic circuit block diagram illustrating a display device according to an embodiment of the invention.
  • FIG. 4 is a flowchart illustrating an operation method of a synchronous backlight device according to an embodiment of the invention.
  • FIG. 5 is a schematic waveform diagram of the phase width modulation (PWM) control signal depicted in FIG. 3 according to an embodiment of the invention.
  • PWM phase width modulation
  • FIG. 6 is a schematic circuit block diagram illustrating the PWM control circuit depicted in FIG. 3 according to an embodiment of the invention.
  • FIG. 7 is a schematic waveform diagram of the signals depicted in FIG. 6 according to an embodiment of the invention.
  • FIG. 8 is a schematic circuit block diagram illustrating the PWM control circuit depicted in FIG. 3 according to another embodiment of the invention.
  • FIG. 9 is a schematic waveform diagram of the vertical sync signal and the smoothed signal depicted in FIG. 8 according to an embodiment of the invention.
  • a term “couple” used in the full text of the disclosure refers to any direct and indirect connections. For instance, if a first device is described to be coupled to a second device, it is interpreted as that the first device is directly coupled to the second device, or the first device is indirectly coupled to the second device through other devices or connection means.
  • components/members/steps using the same referral numerals in the drawings and description refer to the same or like parts. Components/members/steps using the same referral numerals or using the same terms in different embodiments may cross-refer related descriptions.
  • FIG. 3 is a schematic circuit block diagram illustrating a display device 300 according to an embodiment of the invention.
  • the display device 300 includes a video processing circuit, which is, for example, a scaler circuit 310 and/or any other video signal processing circuit.
  • the display device 300 further includes a panel driving circuit 320 , a display panel 330 , a synchronous backlight device 340 and a backlight source 350 .
  • the scalar circuit 310 i.e., the video processing circuit
  • the video sync information may include a vertical sync signal, a horizontal sync signal, a data enablement signal and/or any other sync signal.
  • the vertical sync signal may define a plurality of video frame periods.
  • the display panel 330 may be a liquid crystal display (LCD) panel or a display panel of any other type.
  • the scalar circuit 310 , the panel driving circuit 320 and the display panel 330 are conventional components and thus, will not be repeatedly described.
  • the synchronous backlight device 340 may receive the video sync information from the video processing circuit (e.g., the scalar circuit 310 ). According to the video sync information, the synchronous backlight device 340 may control/drive the backlight source in a synchronous manner. The synchronous backlight device 340 may perform global backlight control or local backlight control on the backlight source 350 . The backlight source 350 may provide backlight 351 to the display panel 330 . Based on a design requirement, the backlight source 350 may be a direct type backlight module or an edge-lighting type backlight module. As the synchronous backlight device 340 controls/drives the backlight source in the synchronous manner, the issue of motion blur may be effectively improved.
  • the synchronous backlight device 340 includes a pulse width modulation (PWM) control circuit 341 and a backlight driving circuit 342 .
  • the PWM control circuit 341 is coupled to the video processing circuit (e.g., the scalar circuit 310 ) to receive the video sync information (e.g., the vertical sync signal, the data enablement signal and/or any other sync signal).
  • the PWM control circuit 341 may generate a PWM control signal BL 3 .
  • the backlight driving circuit 342 is coupled to the PWM control circuit 341 to receive the PWM control signal BL 3 . According to the PWM control signal BL 3 , the backlight driving circuit 342 may drive the backlight source 350 of the display panel 330 .
  • the PWM control circuit 341 may perform the global backlight control or the local backlight control on the backlight source 350 .
  • FIG. 4 is a flowchart illustrating an operation method of a synchronous backlight device according to an embodiment of the invention.
  • the PWM control circuit 341 receives the video sync information (e.g., the vertical sync signal, the data enablement signal and/or any other sync signal) from the video processing circuit (e.g., the scalar circuit 310 ).
  • the video sync information defines a plurality of video frame periods.
  • the PWM control circuit 341 at least divides each of the video frame periods into a first period and a second period, wherein lengths of the first periods of various video frame periods are equal to one another.
  • FIG. 5 is a schematic waveform diagram of the PWM control signal BL 3 depicted in FIG. 3 according to an embodiment of the invention.
  • the vertical axis represents the voltage
  • the horizontal axis represents the time.
  • the PWM control circuit 341 receives the vertical sync signal Vsync (i.e., the video sync information) from the video processing circuit (e.g., the scalar circuit 310 ).
  • Vsync i.e., the video sync information
  • the vertical sync signal Vsync (i.e., the video sync information) defines a plurality of video frame periods, for example, video frame periods F 5 , F 6 , F 7 and F 8 as illustrated in FIG. 5 .
  • the PWM control circuit 341 receives the data enablement signal DE (i.e., the video sync information) from the video processing circuit (e.g., the scalar circuit 310 ).
  • the data enablement signal DE i.e., the video sync information
  • step S 420 the PWM control circuit 341 at least divides each of the video frame periods into a first period and a second period. Based on a design requirement, a first periods includes part or all of a data period of each of the video frame periods, and a second periods includes part or all of a blanking period of each of the video frame periods.
  • the video frame period F 5 is at least divided into a first period P 51 and a second period P 52
  • the video frame period F 6 is at least divided into a first period P 61 and a second period P 62
  • the video frame period F 7 is at least divided into a first period P 71 and a second period P 72
  • the video frame period F 8 is at least divided into a first period P 81 and a second period P 82 . Lengths of the first periods P 51 , P 61 , P 71 and P 81 of the video frame periods F 5 to F 8 are equal to one another.
  • the first period P 51 includes a data period of the video frame period F 5
  • the second period P 52 includes a blanking period of the video frame period F 5
  • the first period P 61 includes a data period of the video frame period F 6
  • the second period P 62 includes a blanking period of the video frame period F 6
  • the first period P 71 includes a data period of the video frame period F 7
  • the second period P 72 includes a blanking period of the video frame period F 7
  • the first period P 81 includes a data period of the video frame period F 8
  • the second period P 82 includes a blanking period of the video frame period F 8 .
  • step S 430 the PWM control circuit 341 generates the PWM control signal BL 3 .
  • a frequency of the PWM control signal BL 3 in the first periods is different from a frequency of the PWM control signal BL 3 in the second periods, but a duty ratio of the PWM control signal BL 3 in the first periods is equal to a duty ratio of the PWM control signal BL 3 in the second periods.
  • the frequency of the PWM control signal BL 3 in the first period P 51 is different from the frequency of the PWM control signal BL 3 in the second period P 52 , but the duty ratio of the PWM control signal BL 3 in each duty cycle of the first period P 51 is equal to the duty ratio of the PWM control signal BL 3 in each duty cycle of the second period P 52 .
  • the frequency of the PWM control signal BL 3 in the first periods is less than the frequency of the PWM control signal BL 3 in the second periods.
  • the frequency of the PWM control signal BL 3 in the first period P 51 is less than the frequency of the PWM control signal BL 3 in the second period P 52 .
  • the backlight driving circuit 342 is coupled to the PWM control circuit 341 to receive the PWM control signal BL 3 .
  • the backlight driving circuit 342 drives the backlight source 350 of the display panel 330 according to the PWM control signal BL 3 , such that the backlight source 350 is driven to provide the backlight 351 to the display panel 330 .
  • each video frame period is at least divided into the first period and the second period.
  • the lengths of the first periods of various video frame periods are equal to one another. If the length of each video frame period is changed, the lengths of the second periods are changed along therewith, but the lengths of the first periods are not.
  • the frequency of the PWM control signal BL 3 in the first periods is different from the frequency of the PWM control signal BL 3 in the second periods, but the duty ratio of the PWM control signal BL 3 in each first period is equal to the duty ratio of the PWM control signal BL 3 in each second period.
  • the average backlight brightness in various video frame periods F 5 to F 8 may tend to be approximately equal to one another.
  • the synchronous backlight device 340 and the operation method thereof can achieve improving the issue of backlight flicker.
  • FIG. 6 is a schematic circuit block diagram illustrating the PWM control circuit depicted in FIG. 3 according to an embodiment of the invention.
  • the PWM control circuit 341 includes a period defining circuit 610 , a first PWM signal generating circuit 620 , a second PWM signal generating circuit 630 and a superimposing circuit 640 .
  • the period defining circuit 610 is coupled to the video processing circuit (e.g., the scalar circuit 310 ) to receive the video sync information (e.g., the vertical sync signal Vsync) from the video processing circuit.
  • the video processing circuit e.g., the scalar circuit 310
  • the video sync information e.g., the vertical sync signal Vsync
  • the period defining circuit 610 may generate a first enablement signal 611 and a second enablement signal 612 .
  • the first enablement signal 611 may define the first periods
  • the second enablement signal 612 may define the second periods.
  • FIG. 7 is a schematic waveform diagram of the signals depicted in FIG. 6 according to an embodiment of the invention.
  • the vertical axis represents the voltage
  • the horizontal axis represents the time.
  • the vertical sync signal Vsync defines a plurality of video frame periods, for example, video frame periods F 9 and F 10 as illustrated in FIG. 7 .
  • the video frame period F 9 is at least divided into a first period P 91 and a second period P 92
  • the video frame period F 10 is at least divided into a first period P 101 and a second period P 102 .
  • the first enablement signal 611 may define the first periods P 91 and P 101
  • the second enablement signal 612 may define the second periods P 92 and P 102 . Lengths of the first periods P 91 and P 101 are equal to each other. If lengths of the video frame periods are changed, lengths of the second periods P 92 and P 102 are also changed along therewith, but lengths of the first periods P 91 and P 101 are not.
  • the first PWM signal generating circuit 620 is coupled to the period defining circuit 610 to receive the first enablement signal 611 .
  • the first PWM signal generating circuit 620 may generate the first PWM signal 621 according to the first enablement signal 611 in the first periods.
  • the first PWM signal generating circuit 620 may determine a duty ratio of the first PWM signal 621 in each first period according to a duty ratio parameter DR. It is assumed that the duty ratio is 50% in the embodiment illustrated in FIG. 7 , while the duty ratio may be adjusted based on use requirements in other embodiments.
  • the first PWM signal generating circuit 620 may further determine a phase of the first PWM signal 621 in each first period according to the delay parameter DL.
  • the first PWM signal generating circuit 620 when the first enablement signal 611 is at a low level, the first PWM signal generating circuit 620 is disabled. When the first enablement signal 611 is at a high level, the first PWM signal generating circuit 620 is enabled. Thus, the first PWM signal generating circuit 620 may generate the first PWM signal 621 in the first periods P 91 and P 101 . The first PWM signal generating circuit 620 may set the duty ratio of the first PWM signal 621 in the first periods P 91 and P 101 to 50% according to the duty ratio parameter DR.
  • the first PWM signal generating circuit 620 may further determine a time of delay TD of a pulse of the first PWM signal 621 in the first periods P 91 and P 101 according to the delay parameter DL, i.e., determine a phase of the first PWM signal 621 in the first periods P 91 and P 101 .
  • the second PWM signal generating circuit 630 is coupled to the period defining circuit 610 to receive the second enablement signal 612 .
  • the second PWM signal generating circuit 630 may generate the second PWM signal 631 according to the second enablement signal 612 in the second periods.
  • the second PWM signal generating circuit 630 may determine a duty ratio of the second PWM signal 631 in the second periods according to the same duty ratio parameter DR. In the embodiment illustrated in FIG. 7 , when the second enablement signal 612 is at a low level, the second PWM signal generating circuit 630 is disabled. When the second enablement signal 612 is at a high level, the second PWM signal generating circuit 630 is enabled.
  • the second PWM signal generating circuit 630 may generate the second PWM signal 631 in the second periods P 92 and P 102 .
  • the second PWM signal generating circuit 630 may set the duty ratio of the second PWM signal 631 in the second periods P 92 and P 102 to 50% according to the duty ratio parameter DR.
  • a frequency of the second PWM signal 631 in the second periods P 92 and P 102 is different from a frequency of the first PWM signal 621 in the first periods P 91 and P 101 .
  • the superimposing circuit 640 is coupled to the first PWM signal generating circuit 620 to receive the first PWM signal 621 .
  • the superimposing circuit 640 is coupled to the second PWM signal generating circuit 630 to receive the second PWM signal 631 .
  • the superimposing circuit 640 may superimpose the first PWM signal 621 and the second PWM signal 631 to obtain the PWM control signal BL 3 , as illustrated in FIG. 7 .
  • FIG. 8 is a schematic circuit block diagram illustrating the PWM control circuit 341 depicted in FIG. 3 according to another embodiment of the invention.
  • the PWM control circuit 341 includes a low pass filter 710 , a period defining circuit 610 , a first PWM signal generating circuit 620 , a second PWM signal generating circuit 630 and a superimposing circuit 640 .
  • the period defining circuit 610 , the first PWM signal generating circuit 620 , the second PWM signal generating circuit 630 and the superimposing circuit 640 illustrated in FIG. 8 may be inferred with reference to the descriptions related to the embodiment illustrated in FIG. 6 and FIG. 7 and thus, will not be repeated.
  • the low pass filter 710 is coupled to the video processing circuit (e.g., the scalar circuit 310 ) to receive the video sync information (e.g., the vertical sync signal Vsync) from the video processing circuit.
  • the low pass filter 710 may output a smoothed signal 711 to the period defining circuit 610 .
  • FIG. 9 is a schematic waveform diagram of the vertical sync signal Vsync and the smoothed signal 711 depicted in FIG. 8 according to an embodiment of the invention. As illustrated in FIG. 9 , the low pass filter 710 may smooth the vertical sync signal Vsync to generate the smoothed signal 711 .
  • the period defining circuit 610 is coupled to the low pass filter 710 to receive the smoothed signal 711 .
  • the period defining circuit 610 may generate the first enablement signal 611 and the second enablement signal 612 according to a timing of the smoothed signal 711 .
  • related functions of the synchronous backlight device 340 , the PWM control circuit 341 and/or the backlight driving circuit 342 may be implemented in a form of software, firmware or hardware by employing general programming languages (e.g., C or C++), hardware description languages (e.g., Verilog HDL or VHDL) or other suitable programming languages.
  • the programming languages capable of executing the related functions may be deployed in any computer-accessible media, such as magnetic tapes, semiconductor memories, magnetic disks or compact disks (e.g., CD-ROM or DVD-ROM) or may be delivered through the Internet, wired communication, wireless communication or other communication media.
  • the programming languages may be stored in the computer-accessible media for a processor of the computer to access/execute the programming codes of the software (or firmware).
  • the functions of the embodiments of the invention can be implemented or executed by one or more controllers, microcontrollers, microprocessors, application-specific integrated circuits (ASICs), digital signal processors (DSPs), field programmable gate array (FPGAs) and/or other various logical blocks, modules and circuits in other processing units.
  • the device and the method of the invention can be implemented through a combination of hardware and software.
  • the synchronous backlight device and the operation method thereof provided by the embodiments of the invention can control/drive the backlight source synchronously, and therefore, the issue of motion blur can be effectively improved.
  • the synchronous backlight device and the operation method thereof can be applied in the backlight control scenarios where the vertical sync signal is variable, or the vertical sync signal is fixed.
  • each of the video frame periods can be at least divided into the first period and the second period. The lengths of the first periods of various video frame periods are equal to one another. If the lengths of the video frame periods are changed, the lengths of the second periods are also changed along therewith, but the lengths of the first periods are not.
  • the frequency of the PWM control signal BL 3 in the first periods is different from the frequency of the PWM control signal BL 3 in the second periods, but the duty ratio of the PWM control signal BL 3 in the first periods is equal to the duty ratio of the PWM control signal BL 3 in the second periods.
  • the backlight source 350 being driven to provide the compensation light (i.e., the backlight 351 ) in the second periods, the average backlight brightness in various video frame periods can tend to be approximately equal to one another.
  • the synchronous backlight device and the operation method thereof can achieve improving the issue of backlight flicker.

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Mathematical Physics (AREA)
  • Optics & Photonics (AREA)
  • Liquid Crystal Display Device Control (AREA)
  • Liquid Crystal (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)

Abstract

A synchronous backlight device and an operation method thereof are provided. The synchronous backlight device includes a pulse width modulation (PWM) control circuit and a backlight driving circuit. The PWM control circuit receives the video sync information from a video processing circuit and generates a PWM control signal. Wherein, the video sync information defines a plurality of video frame periods, the PWM control circuit at least divides each of the video frame periods into a first period and a second period, the lengths of the first periods of the video frame periods are equal to one another. The frequency of the PWM control signal in the first periods is different from the frequency of the PWM control signal in the second periods. The backlight driving circuit drives the backlight source of a display panel in accordance with the PWM control signal.

Description

CROSS-REFERENCE TO RELATED APPLICATION
This application is a Reissue Application of U.S. Pat. No. 10,692,443 issued on Jun. 23, 2020. The entirety of the above-mentioned patent is hereby incorporated by reference herein and made a part of this specification.
BACKGROUND Field of the Invention
The invention relates to a display device and more particularly, to a synchronous backlight device and an operation method thereof.
Description of Related Art
FIG. 1 is a schematic waveform diagram of a backlight control signal BL1 when a backlight device of the related art controls/drives a backlight source in an asynchronous manner. In FIG. 1 , the vertical axis represents the voltage, and the horizontal axis represents the time. In FIG. 1 , Vsync represents a vertical sync signal, and DE represents a data enablement signal. A video processing circuit (not shown) may transmit the vertical sync signal Vsync and the data enablement signal DE to a panel driving circuit (not shown), so as to control the panel driving circuit to drive a liquid crystal display (LCD) panel (not shown). The vertical sync signal Vsync defines a plurality of video frame periods, for example, video frame periods F1, F2, F3 and F4 as illustrated in FIG. 1 . As illustrated in FIG. 1 , the backlight control signal BL1 of the backlight device of the related art is unrelated to phases (or timings) of the video frame periods F1, F2, F3 and F4, i.e., the backlight device of the related art controls a backlight source (not shown) in an asynchronous manner. An issue of motion blur may occurs to the LCD panel using the asynchronous backlight.
FIG. 2A is a schematic waveform diagram of a backlight control signal BL2 when the backlight device of the related art controls/drives the backlight source in a synchronous manner. In FIG. 2A, the vertical axis represents the voltage, and the horizontal axis represents the time. In FIG. 2A, Vsync represents a vertical sync signal, and DE represents a data enablement signal. The vertical sync signal Vsync defines a plurality of video frame periods, for example, video frame periods F1, F2, F3 and F4 as illustrated in FIG. 2A. As illustrated in FIG. 2A, a phase (or a timing) of the backlight control signal BL2 of the backlight device of the related art may be synchronous with the video frame periods F1, F2, F3 and F4 in accordance with the vertical sync signal Vsync, i.e., the backlight device of the related art controls/drives a backlight source (not shown) in a synchronous manner. When the backlight control signal BL2 is at a high level, the backlight source provides backlight. When the backlight control signal BL2 is at a low level, the backlight source does not provide backlight. Pulse widths PW2 of the backlight control signal BL2 in the video frame periods F1, F2, F3 and F4 are equal to one another, and the pulse widths PW2 may be modulated according to use requirements.
FIG. 2B is a schematic waveform diagram of a backlight control signal BL2 when the backlight device of another related art controls/drives the backlight source in a synchronous manner. In FIG. 2B, the vertical axis represents the voltage, and the horizontal axis represents the time. The vertical sync signal Vsync and the data enablement signal DE illustrated in FIG. 2B may be derived with reference to the description related to FIG. 2A and thus, will not be repeated. As illustrated in FIG. 2B, a phase (or a timing) of the backlight control signal BL2 of the backlight device of the related art may be synchronous with the video frame periods F1, F2, F3 and F4 in accordance with the data enablement signal DE, i.e., the backlight device of the related art controls/drives a backlight source (not shown) in a synchronous manner. Pulse widths PW2 of the backlight control signal BL2 in the video frame periods F1, F2, F3 and F4 are equal to one another, and the pulse widths PW2 may be modulated according to use requirements. In any case, in an actual application environment, a period length of the vertical sync signal Vsync (a period length of the data enablement signal DE) may not be fixed, lengths of the video frame periods F1, F2 F4 and F4 are different from one another (as illustrated in FIG. 2A and FIG. 2B). For the LCD panel using the synchronous backlight, an issue of backlight flicker may arise to the backlight device of the related art because the period length of the vertical sync signal Vsync is not fixed.
SUMMARY
The invention provides a synchronous backlight device and an operation method thereof for improving the issue backlight flicker.
According to an embodiment of the invention, a synchronous backlight device including a pulse width modulation (PWM) control circuit and a backlight driving circuit is provided. The PWM control circuit is configured to receive video sync information from a video processing circuit and generate a PWM control signal. The video sync information defines a plurality of video frame periods, the PWM control circuit at least divides each of the video frame periods into a first period and a second period, and lengths of the first periods of the video frame periods are equal to one another. A frequency of the PWM control signal in the first periods is different from a frequency of the PWM control signal in the second periods. The backlight driving circuit is coupled to the PWM control circuit to receive the PWM control signal. The backlight driving circuit is configured to drive a backlight source of a display panel according to the PWM control signal.
According to an embodiment of the invention, an operation method of a synchronous backlight device is provided. The operation method includes: receiving video sync information from a video processing circuit, wherein the video sync information defines a plurality of video frame periods; at least dividing each of the video frame periods into a first period and a second period by a PWM control circuit, wherein lengths of the first periods of the video frame periods are equal to one another; generating a PWM control signal by the PWM control circuit, wherein a frequency of the PWM control signal in the first periods is different from a frequency of the PWM control signal in the second periods; and driving a backlight source of a display panel by a backlight driving circuit according to the PWM control signal.
Based on the above, in the synchronous backlight device and the operation method thereof according to the embodiments of the invention, each video frame period is at least divided into the first period and the second period. The lengths of the first periods of various video frame periods are equal to one another. If the length of each video frame period is changed, the lengths of the second periods are changed as well. The frequency of the PWM control signal in the first periods is different from the frequency of the PWM control signal in the second periods. With the backlight source providing compensation light in the second periods, the synchronous backlight device and the operation method thereof can achieve improving the issue of backlight flicker.
In order to make the aforementioned and other features and advantages of the invention more comprehensible, several embodiments accompanied with figures are described in detail below.
BRIEF DESCRIPTION OF THE DRAWINGS
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
FIG. 1 is a schematic waveform diagram of a backlight control signal when a backlight device of the related art controls/drives a backlight source in an asynchronous manner.
FIG. 2A is a schematic waveform diagram of a backlight control signal when the backlight device of the related art controls/drives the backlight source in a synchronous manner.
FIG. 2B is a schematic waveform diagram of a backlight control signal BL2 when the backlight device of another related art controls/drives the backlight source in a synchronous manner.
FIG. 3 is a schematic circuit block diagram illustrating a display device according to an embodiment of the invention.
FIG. 4 is a flowchart illustrating an operation method of a synchronous backlight device according to an embodiment of the invention.
FIG. 5 is a schematic waveform diagram of the phase width modulation (PWM) control signal depicted in FIG. 3 according to an embodiment of the invention.
FIG. 6 is a schematic circuit block diagram illustrating the PWM control circuit depicted in FIG. 3 according to an embodiment of the invention.
FIG. 7 is a schematic waveform diagram of the signals depicted in FIG. 6 according to an embodiment of the invention.
FIG. 8 is a schematic circuit block diagram illustrating the PWM control circuit depicted in FIG. 3 according to another embodiment of the invention.
FIG. 9 is a schematic waveform diagram of the vertical sync signal and the smoothed signal depicted in FIG. 8 according to an embodiment of the invention.
DESCRIPTION OF EMBODIMENTS
A term “couple” used in the full text of the disclosure (including the claims) refers to any direct and indirect connections. For instance, if a first device is described to be coupled to a second device, it is interpreted as that the first device is directly coupled to the second device, or the first device is indirectly coupled to the second device through other devices or connection means. Moreover, wherever possible, components/members/steps using the same referral numerals in the drawings and description refer to the same or like parts. Components/members/steps using the same referral numerals or using the same terms in different embodiments may cross-refer related descriptions.
FIG. 3 is a schematic circuit block diagram illustrating a display device 300 according to an embodiment of the invention. The display device 300 includes a video processing circuit, which is, for example, a scaler circuit 310 and/or any other video signal processing circuit. The display device 300 further includes a panel driving circuit 320, a display panel 330, a synchronous backlight device 340 and a backlight source 350. The scalar circuit 310 (i.e., the video processing circuit) may transmit a clock signal, video sync information and video data to the panel driving circuit 320, so as to control the panel driving circuit to drive the display panel 330. Based on a design requirement, the video sync information may include a vertical sync signal, a horizontal sync signal, a data enablement signal and/or any other sync signal. The vertical sync signal may define a plurality of video frame periods. Based on a design requirement, the display panel 330 may be a liquid crystal display (LCD) panel or a display panel of any other type. The scalar circuit 310, the panel driving circuit 320 and the display panel 330 are conventional components and thus, will not be repeatedly described.
In the embodiment illustrated in FIG. 3 , the synchronous backlight device 340 may receive the video sync information from the video processing circuit (e.g., the scalar circuit 310). According to the video sync information, the synchronous backlight device 340 may control/drive the backlight source in a synchronous manner. The synchronous backlight device 340 may perform global backlight control or local backlight control on the backlight source 350. The backlight source 350 may provide backlight 351 to the display panel 330. Based on a design requirement, the backlight source 350 may be a direct type backlight module or an edge-lighting type backlight module. As the synchronous backlight device 340 controls/drives the backlight source in the synchronous manner, the issue of motion blur may be effectively improved.
In the embodiment illustrated in FIG. 3 , the synchronous backlight device 340 includes a pulse width modulation (PWM) control circuit 341 and a backlight driving circuit 342. The PWM control circuit 341 is coupled to the video processing circuit (e.g., the scalar circuit 310) to receive the video sync information (e.g., the vertical sync signal, the data enablement signal and/or any other sync signal). The PWM control circuit 341 may generate a PWM control signal BL3. The backlight driving circuit 342 is coupled to the PWM control circuit 341 to receive the PWM control signal BL3. According to the PWM control signal BL3, the backlight driving circuit 342 may drive the backlight source 350 of the display panel 330. The PWM control circuit 341 may perform the global backlight control or the local backlight control on the backlight source 350.
FIG. 4 is a flowchart illustrating an operation method of a synchronous backlight device according to an embodiment of the invention. Referring to FIG. 3 and FIG. 4 , in step S410, the PWM control circuit 341 receives the video sync information (e.g., the vertical sync signal, the data enablement signal and/or any other sync signal) from the video processing circuit (e.g., the scalar circuit 310). The video sync information defines a plurality of video frame periods. In step S420, the PWM control circuit 341 at least divides each of the video frame periods into a first period and a second period, wherein lengths of the first periods of various video frame periods are equal to one another.
FIG. 5 is a schematic waveform diagram of the PWM control signal BL3 depicted in FIG. 3 according to an embodiment of the invention. In FIG. 5 , the vertical axis represents the voltage, and the horizontal axis represents the time. In the implementation example illustrated in FIG. 5 , it is assumed that the PWM control circuit 341 receives the vertical sync signal Vsync (i.e., the video sync information) from the video processing circuit (e.g., the scalar circuit 310). Referring to FIG. 3 , FIG. 4 and FIG. 5 , the vertical sync signal Vsync (i.e., the video sync information) defines a plurality of video frame periods, for example, video frame periods F5, F6, F7 and F8 as illustrated in FIG. 5 . In another implementation example, the PWM control circuit 341 receives the data enablement signal DE (i.e., the video sync information) from the video processing circuit (e.g., the scalar circuit 310). The data enablement signal DE (i.e., the video sync information) also can define a plurality of video frame periods, for example, video frame periods F5, F6, F7 and F8 as illustrated in FIG. 5 .
In step S420, the PWM control circuit 341 at least divides each of the video frame periods into a first period and a second period. Based on a design requirement, a first periods includes part or all of a data period of each of the video frame periods, and a second periods includes part or all of a blanking period of each of the video frame periods.
For instance, according to the data enablement signal DE in the video sync information, the video frame period F5 is at least divided into a first period P51 and a second period P52, the video frame period F6 is at least divided into a first period P61 and a second period P62, the video frame period F7 is at least divided into a first period P71 and a second period P72, and the video frame period F8 is at least divided into a first period P81 and a second period P82. Lengths of the first periods P51, P61, P71 and P81 of the video frame periods F5 to F8 are equal to one another. The first period P51 includes a data period of the video frame period F5, and the second period P52 includes a blanking period of the video frame period F5. The first period P61 includes a data period of the video frame period F6, and the second period P62 includes a blanking period of the video frame period F6. The first period P71 includes a data period of the video frame period F7, and the second period P72 includes a blanking period of the video frame period F7. The first period P81 includes a data period of the video frame period F8, and the second period P82 includes a blanking period of the video frame period F8.
In step S430, the PWM control circuit 341 generates the PWM control signal BL3. A frequency of the PWM control signal BL3 in the first periods is different from a frequency of the PWM control signal BL3 in the second periods, but a duty ratio of the PWM control signal BL3 in the first periods is equal to a duty ratio of the PWM control signal BL3 in the second periods. For instance, the frequency of the PWM control signal BL3 in the first period P51 is different from the frequency of the PWM control signal BL3 in the second period P52, but the duty ratio of the PWM control signal BL3 in each duty cycle of the first period P51 is equal to the duty ratio of the PWM control signal BL3 in each duty cycle of the second period P52.
In the embodiment illustrated in FIG. 5 , the frequency of the PWM control signal BL3 in the first periods is less than the frequency of the PWM control signal BL3 in the second periods. For instance, the frequency of the PWM control signal BL3 in the first period P51 is less than the frequency of the PWM control signal BL3 in the second period P52.
The backlight driving circuit 342 is coupled to the PWM control circuit 341 to receive the PWM control signal BL3. In step S440, the backlight driving circuit 342 drives the backlight source 350 of the display panel 330 according to the PWM control signal BL3, such that the backlight source 350 is driven to provide the backlight 351 to the display panel 330.
Based on the above, the synchronous backlight device 340 and the operation method thereof provided by the present embodiment, each video frame period is at least divided into the first period and the second period. The lengths of the first periods of various video frame periods are equal to one another. If the length of each video frame period is changed, the lengths of the second periods are changed along therewith, but the lengths of the first periods are not. The frequency of the PWM control signal BL3 in the first periods is different from the frequency of the PWM control signal BL3 in the second periods, but the duty ratio of the PWM control signal BL3 in each first period is equal to the duty ratio of the PWM control signal BL3 in each second period. Thus, with the backlight source 350 being driven/controlled to provide compensation light (i.e., the backlight 351) in the second periods, the average backlight brightness in various video frame periods F5 to F8 may tend to be approximately equal to one another. In other words, the synchronous backlight device 340 and the operation method thereof can achieve improving the issue of backlight flicker.
FIG. 6 is a schematic circuit block diagram illustrating the PWM control circuit depicted in FIG. 3 according to an embodiment of the invention. In the embodiment illustrated in FIG. 6 , the PWM control circuit 341 includes a period defining circuit 610, a first PWM signal generating circuit 620, a second PWM signal generating circuit 630 and a superimposing circuit 640. The period defining circuit 610 is coupled to the video processing circuit (e.g., the scalar circuit 310) to receive the video sync information (e.g., the vertical sync signal Vsync) from the video processing circuit. According to a timing of the vertical sync signal Vsync (i.e., the video sync information), the period defining circuit 610 may generate a first enablement signal 611 and a second enablement signal 612. The first enablement signal 611 may define the first periods, and the second enablement signal 612 may define the second periods.
For instance, FIG. 7 is a schematic waveform diagram of the signals depicted in FIG. 6 according to an embodiment of the invention. In FIG. 7 , the vertical axis represents the voltage, and the horizontal axis represents the time. The vertical sync signal Vsync defines a plurality of video frame periods, for example, video frame periods F9 and F10 as illustrated in FIG. 7 . The video frame period F9 is at least divided into a first period P91 and a second period P92, and the video frame period F10 is at least divided into a first period P101 and a second period P102. The first enablement signal 611 may define the first periods P91 and P101, and the second enablement signal 612 may define the second periods P92 and P102. Lengths of the first periods P91 and P101 are equal to each other. If lengths of the video frame periods are changed, lengths of the second periods P92 and P102 are also changed along therewith, but lengths of the first periods P91 and P101 are not.
Referring to FIG. 6 and FIG. 7 , the first PWM signal generating circuit 620 is coupled to the period defining circuit 610 to receive the first enablement signal 611. The first PWM signal generating circuit 620 may generate the first PWM signal 621 according to the first enablement signal 611 in the first periods. The first PWM signal generating circuit 620 may determine a duty ratio of the first PWM signal 621 in each first period according to a duty ratio parameter DR. It is assumed that the duty ratio is 50% in the embodiment illustrated in FIG. 7 , while the duty ratio may be adjusted based on use requirements in other embodiments. The first PWM signal generating circuit 620 may further determine a phase of the first PWM signal 621 in each first period according to the delay parameter DL.
In the embodiment illustrated in FIG. 7 , when the first enablement signal 611 is at a low level, the first PWM signal generating circuit 620 is disabled. When the first enablement signal 611 is at a high level, the first PWM signal generating circuit 620 is enabled. Thus, the first PWM signal generating circuit 620 may generate the first PWM signal 621 in the first periods P91 and P101. The first PWM signal generating circuit 620 may set the duty ratio of the first PWM signal 621 in the first periods P91 and P101 to 50% according to the duty ratio parameter DR. The first PWM signal generating circuit 620 may further determine a time of delay TD of a pulse of the first PWM signal 621 in the first periods P91 and P101 according to the delay parameter DL, i.e., determine a phase of the first PWM signal 621 in the first periods P91 and P101.
The second PWM signal generating circuit 630 is coupled to the period defining circuit 610 to receive the second enablement signal 612. The second PWM signal generating circuit 630 may generate the second PWM signal 631 according to the second enablement signal 612 in the second periods. The second PWM signal generating circuit 630 may determine a duty ratio of the second PWM signal 631 in the second periods according to the same duty ratio parameter DR. In the embodiment illustrated in FIG. 7 , when the second enablement signal 612 is at a low level, the second PWM signal generating circuit 630 is disabled. When the second enablement signal 612 is at a high level, the second PWM signal generating circuit 630 is enabled. Thus, the second PWM signal generating circuit 630 may generate the second PWM signal 631 in the second periods P92 and P102. The second PWM signal generating circuit 630 may set the duty ratio of the second PWM signal 631 in the second periods P92 and P102 to 50% according to the duty ratio parameter DR. A frequency of the second PWM signal 631 in the second periods P92 and P102 is different from a frequency of the first PWM signal 621 in the first periods P91 and P101.
The superimposing circuit 640 is coupled to the first PWM signal generating circuit 620 to receive the first PWM signal 621. The superimposing circuit 640 is coupled to the second PWM signal generating circuit 630 to receive the second PWM signal 631. The superimposing circuit 640 may superimpose the first PWM signal 621 and the second PWM signal 631 to obtain the PWM control signal BL3, as illustrated in FIG. 7 .
FIG. 8 is a schematic circuit block diagram illustrating the PWM control circuit 341 depicted in FIG. 3 according to another embodiment of the invention. In the embodiment illustrated in FIG. 8 , the PWM control circuit 341 includes a low pass filter 710, a period defining circuit 610, a first PWM signal generating circuit 620, a second PWM signal generating circuit 630 and a superimposing circuit 640. The period defining circuit 610, the first PWM signal generating circuit 620, the second PWM signal generating circuit 630 and the superimposing circuit 640 illustrated in FIG. 8 may be inferred with reference to the descriptions related to the embodiment illustrated in FIG. 6 and FIG. 7 and thus, will not be repeated.
In the embodiment illustrated in FIG. 8 , the low pass filter 710 is coupled to the video processing circuit (e.g., the scalar circuit 310) to receive the video sync information (e.g., the vertical sync signal Vsync) from the video processing circuit. The low pass filter 710 may output a smoothed signal 711 to the period defining circuit 610. FIG. 9 is a schematic waveform diagram of the vertical sync signal Vsync and the smoothed signal 711 depicted in FIG. 8 according to an embodiment of the invention. As illustrated in FIG. 9 , the low pass filter 710 may smooth the vertical sync signal Vsync to generate the smoothed signal 711. The period defining circuit 610 is coupled to the low pass filter 710 to receive the smoothed signal 711. The period defining circuit 610 may generate the first enablement signal 611 and the second enablement signal 612 according to a timing of the smoothed signal 711.
It should be noted that in different application scenarios, related functions of the synchronous backlight device 340, the PWM control circuit 341 and/or the backlight driving circuit 342 may be implemented in a form of software, firmware or hardware by employing general programming languages (e.g., C or C++), hardware description languages (e.g., Verilog HDL or VHDL) or other suitable programming languages. The programming languages capable of executing the related functions may be deployed in any computer-accessible media, such as magnetic tapes, semiconductor memories, magnetic disks or compact disks (e.g., CD-ROM or DVD-ROM) or may be delivered through the Internet, wired communication, wireless communication or other communication media. The programming languages may be stored in the computer-accessible media for a processor of the computer to access/execute the programming codes of the software (or firmware). In the implementation in the hardware form, one or more controllers, the functions of the embodiments of the invention can be implemented or executed by one or more controllers, microcontrollers, microprocessors, application-specific integrated circuits (ASICs), digital signal processors (DSPs), field programmable gate array (FPGAs) and/or other various logical blocks, modules and circuits in other processing units. In addition, the device and the method of the invention can be implemented through a combination of hardware and software.
In light of the foregoing, the synchronous backlight device and the operation method thereof provided by the embodiments of the invention can control/drive the backlight source synchronously, and therefore, the issue of motion blur can be effectively improved. The synchronous backlight device and the operation method thereof can be applied in the backlight control scenarios where the vertical sync signal is variable, or the vertical sync signal is fixed. In the synchronous backlight device and the operation method thereof, each of the video frame periods can be at least divided into the first period and the second period. The lengths of the first periods of various video frame periods are equal to one another. If the lengths of the video frame periods are changed, the lengths of the second periods are also changed along therewith, but the lengths of the first periods are not. The frequency of the PWM control signal BL3 in the first periods is different from the frequency of the PWM control signal BL3 in the second periods, but the duty ratio of the PWM control signal BL3 in the first periods is equal to the duty ratio of the PWM control signal BL3 in the second periods. Thus, with the backlight source 350 being driven to provide the compensation light (i.e., the backlight 351) in the second periods, the average backlight brightness in various video frame periods can tend to be approximately equal to one another. In other words, the synchronous backlight device and the operation method thereof can achieve improving the issue of backlight flicker.
Although the invention has been described with reference to the above embodiments, it will be apparent to one of the ordinary skill in the art that modifications to the described embodiment may be made without departing from the spirit of the invention. Accordingly, the scope of the invention will be defined by the attached claims not by the above detailed descriptions.

Claims (28)

What is claimed is:
1. A synchronous backlight device, comprising:
a pulse width modulation (PWM) control circuit, configured to receive video sync information from a video processing circuit and generate a PWM control signal, wherein the video sync information defines a plurality of video frame periods, and the PWM control circuit at least divides each of the video frame periods into different sub-frame periods including a first period and a second period, wherein lengths of the first periods of at least two of the video frame periods are substantially equal, and lengths of the second periods of the at least two of the video frame periods are different, and the PWM control signal in each of the second periods of the video frame periods has substantially a same frequency; and
a backlight driving circuit, coupled to the PWM control circuit to receive the PWM control signal, and configured to drive a backlight source of a display panel according to the PWM control signal,
wherein a flicker effect of the backlight source is reduced by performing a PWM setting operation in each of the sub-frame periods,
wherein the PWM setting operation represents that a first frequency of the PWM control signal in each of the first periods is different from a second frequency of the PWM control signal in each of the second periods, and a first duty ratio of the PWM control signal in each of the first periods is equal to a second duty ratio of the PWM control signal in each of the second periods.
2. The synchronous backlight device according to claim 1, wherein the video processing circuit comprises a scalar circuit, and the video sync information comprises a vertical sync signal.
3. The synchronous backlight device according to claim 1, wherein the PWM control circuit at least divides each of the video frame periods into the first period and the second period according to the video sync information, the first period comprises part or all of a data period of one of the video frame periods, and the second period comprises part or all of a blanking period of the one of the video frame periods.
4. The synchronous backlight device according to claim 1, wherein the first frequency of the PWM control signal in each of the first periods is less than the second frequency of the PWM control signal in each of the second periods.
5. The synchronous backlight device according to claim 1, wherein the PWM control circuit comprises:
a period defining circuit, configured to receive the video sync information from the video processing circuit and generate a first enablement signal and a second enablement signal according to a timing of the video sync information, wherein the first enablement signal defines the first periods, and the second enablement signal defines the second periods;
a first PWM signal generating circuit, coupled to the period defining circuit to receive the first enablement signal, and configured to generate a first PWM signal according to the first enablement signal in the first periods and determine a duty ratio of the first PWM signal in the first periods according to a duty ratio parameter;
a second PWM signal generating circuit, coupled to the period defining circuit to receive the second enablement signal, and configured to generate a second PWM signal according to the second enablement signal in the second periods and determine a duty ratio of the second PWM signal in the second periods according to the duty ratio parameter, wherein a frequency of the second PWM signal is different from a frequency of the first PWM signal; and
a superimposing circuit, coupled to the first PWM signal generating circuit to receive the first PWM signal, coupled to the second PWM signal generating circuit to receive the second PWM signal, and configured to superimpose the first PWM signal and the second PWM signal to obtain the PWM control signal.
6. The synchronous backlight device according to claim 5, wherein the first PWM signal generating circuit further determines a phase of the first PWM signal in the first periods according to a delay parameter.
7. The synchronous backlight device according to claim 1, wherein the PWM control circuit comprises:
a low pass filter, configured to receive the video sync information from the video processing circuit and output a smoothed signal;
a period defining circuit, coupled to the low pass filter to receive the smoothed signal and generate a first enablement signal and a second enablement signal according to a timing of the smoothed signal, wherein the first enablement signal defines the first periods, and the second enablement signal defines the second periods;
a first PWM signal generating circuit, coupled to the period defining circuit to receive the first enablement signal, and configured to generate a first PWM signal in the first periods according to the first enablement signal and determine a duty ratio of the first PWM signal in the first periods according to a duty ratio parameter;
a second PWM signal generating circuit, coupled to the period defining circuit to receive the second enablement signal, and configured to generate a second PWM signal in the second periods according to the second enablement signal and determine a duty ratio of the second PWM signal in the second periods according to the duty ratio parameter, wherein the frequency of the second PWM signal is different from the frequency of the first PWM signal; and
a superimposing circuit, coupled to the first PWM signal generating circuit to receive the first PWM signal, coupled to the second PWM signal generating circuit to receive the second PWM signal, configured to superimpose the first PWM signal and the second PWM signal to obtain the PWM control signal.
8. An operation method of a synchronous backlight device, comprising:
receiving video sync information from a video processing circuit, wherein the video sync information defines a plurality of video frame periods;
at least dividing each of the video frame periods into different sub-frame periods including a first period and a second period by a PWM pulse width modulation (PWM) control circuit, wherein lengths of the first periods of at least two of the video frame periods are substantially equal, and lengths of the second periods of the at least two of the video frame periods are different;
generating a PWM control signal by the PWM control circuit, wherein the PWM control signal in each of the second periods has substantially a same frequency; and
driving a backlight source of a display panel by a backlight driving circuit according to the PWM control signal,
wherein a flicker effect of the backlight source is reduced by performing a PWM setting operation in each of the sub-frame periods,
wherein the PWM setting operation represents that a first frequency of the PWM control signal in each of the first periods is different from a second frequency of the PWM control signal in each of the second periods, and a first duty ratio of the PWM control signal in each of the first periods is equal to a second duty ratio of the PWM control signal in each of the second periods.
9. The operation method according to claim 8, wherein the video processing circuit comprises a scalar circuit, and the video sync information comprises a vertical sync signal.
10. The operation method according to claim 8, wherein the PWM control circuit at least divides each of the video frame periods into the first period and the second period according to the video sync information, the first period comprises part or all of a data period of one of the video frame periods, and the second period comprises part or all of a blanking period of the one of the video frame periods.
11. The operation method according to claim 8, wherein the first frequency of the PWM control signal in each of the first periods is less than the second frequency of the PWM control signal in each of the second periods.
12. The operation method according to claim 8, wherein the step of generating the PWM control signal comprises:
generating a first enablement signal and a second enablement signal according to a timing of the video sync information by a period defining circuit, wherein the first enablement signal defines the first periods, and the second enablement signal defines the second periods;
generating a first PWM signal according to the first enablement signal in the first periods and determining a duty ratio of the first PWM signal in the first periods according to a duty ratio parameter by a first PWM signal generating circuit;
generating a second PWM signal according to the second enablement signal in the second periods and determining a duty ratio of the second PWM signal in the second periods according to the duty ratio parameter by a second PWM signal generating circuit, wherein a frequency of the second PWM signal is different from a frequency of the first PWM signal; and
superimposing the first PWM signal and the second PWM signal to obtain the PWM control signal by a superimposing circuit.
13. The operation method according to claim 12, wherein the first PWM signal generating circuit further defines a phase of the first PWM signal in the first periods according to a delay parameter.
14. A synchronous backlight device for a display panel, comprising:
a pulse width modulation (PWM) control circuit, configured to receive a video sync information and generate a PWM control signal, wherein the PWM control signal is adapted to control a backlight source of the display panel, wherein
the video sync information defines a plurality of video frame periods comprising a first video frame period and a second video frame period of different period lengths,
the PWM control circuit divides each of the first video frame period and the second video frame period into different sub-frame periods including a first period and a second period corresponding to the first period, wherein length of the first period of the first video frame period is substantially equal to length of the first period of the second video frame period, and length of the second period of the first video frame period is different from length of the second period of the second video frame period,
in each of the first periods, the PWM control signal comprises a first active pulse, and
in each of the second periods, the PWM control signal comprises a plurality of second active pulses having substantially identical pulse width,
wherein a flicker effect of the backlight source is reduced by setting a pulse width of the first active pulse of the PWM control signal wider than the pulse width of each of the second active pulses of the PWM control signal, and a first duty ratio of the PWM control signal in each of the first periods is equal to a second duty ratio of the PWM control signal in each of the second periods.
15. The synchronous backlight device according to claim 14, wherein a duty ratio of the PWM control signal in each of the first periods is substantially equal to a duty ratio of the PWM control signal in the corresponding second period.
16. The synchronous backlight device according to claim 14, further comprising:
a backlight driving circuit, coupled to the PWM control circuit to receive the PWM control signal, and configured to drive the backlight source according to the PWM control signal.
17. The synchronous backlight device according to claim 14, wherein the PWM control circuit divides the first video frame period and the second video frame period according to the video sync information.
18. The synchronous backlight device according to claim 14, wherein the video sync information comprises one of a vertical sync signal and a data enablement signal.
19. The synchronous backlight device according to claim 14, wherein a number of the first active pulse of the PWM control signal arranged in each of the first periods is fewer than a number of the second active pulses of the PWM control signal arranged in the corresponding second period.
20. The synchronous backlight device according to claim 14, wherein the PWM control signal has a substantially identical waveform in each of the first periods, and the PWM control signal has a substantially identical frequency in each of the second periods.
21. A synchronous backlight device for a display panel, comprising:
a pulse width modulation (PWM) control circuit, configured to receive a video sync information and generate a PWM control signal, wherein the PWM control signal is adapted to control a backlight source of the display panel, wherein
the video sync information defines a plurality of video frame periods comprising a first video frame period and a second video frame period of different period lengths,
the PWM control circuit divides each of the first video frame period and the second video frame period into at least a first period and a second period corresponding to the first period, wherein length of the first period of the first video frame period is substantially equal to length of the first period of the second video frame period, and length of the second period of the first video frame period is different from length of the second period of the second video frame period, and
wherein a flicker effect of the backlight source is reduced by setting the PWM control signal to comprise a first active pulse in each of the first periods and a plurality of second active pulses in each of the second periods, wherein a pulse width of the first active pulse is wider than respective pulse width of each of the second active pulses, and a number of the first active pulse arranged in each of the first periods is fewer than a number of the second active pulses arranged in the corresponding second period, and a first duty ratio of the PWM control signal in each of the first periods is equal to a second duty ratio of the PWM control signal in each of the second periods.
22. The synchronous backlight device according to claim 21, wherein pulse widths of the second active pulses are substantially identical to each other.
23. The synchronous backlight device according to claim 21, wherein a single active pulse is arranged in each of the first periods.
24. The synchronous backlight device according to claim 21, wherein the PWM control signal has a substantially identical waveform in each of the first periods, and the PWM control signal has a substantially identical frequency in each of the second periods.
25. The synchronous backlight device according to claim 21, wherein a duty ratio of the PWM control signal in each of the first periods is substantially equal to a duty ratio of the PWM control signal in the corresponding second period.
26. The synchronous backlight device according to claim 21, further comprising:
a backlight driving circuit, coupled to the PWM control circuit to receive the PWM control signal, and configured to drive the backlight source according to the PWM control signal.
27. The synchronous backlight device according to claim 21, wherein the PWM control circuit divides the first video frame period and the second video frame period according to the video sync information.
28. The synchronous backlight device according to claim 21, wherein the video sync information is one of a vertical sync signal and a data enablement signal.
US17/833,906 2017-11-30 2022-06-07 Synchronous backlight device and operation method thereof Active USRE50213E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US17/833,906 USRE50213E1 (en) 2017-11-30 2022-06-07 Synchronous backlight device and operation method thereof

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US15/828,396 US10692443B2 (en) 2017-11-30 2017-11-30 Synchronous backlight device and operation method thereof
US17/833,906 USRE50213E1 (en) 2017-11-30 2022-06-07 Synchronous backlight device and operation method thereof

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US15/828,396 Reissue US10692443B2 (en) 2017-11-30 2017-11-30 Synchronous backlight device and operation method thereof

Publications (1)

Publication Number Publication Date
USRE50213E1 true USRE50213E1 (en) 2024-11-19

Family

ID=66633402

Family Applications (2)

Application Number Title Priority Date Filing Date
US15/828,396 Ceased US10692443B2 (en) 2017-11-30 2017-11-30 Synchronous backlight device and operation method thereof
US17/833,906 Active USRE50213E1 (en) 2017-11-30 2022-06-07 Synchronous backlight device and operation method thereof

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US15/828,396 Ceased US10692443B2 (en) 2017-11-30 2017-11-30 Synchronous backlight device and operation method thereof

Country Status (2)

Country Link
US (2) US10692443B2 (en)
CN (1) CN109859696B (en)

Families Citing this family (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10665177B2 (en) 2017-11-30 2020-05-26 Novatek Microelectronics Corp. Circuit arrangement for controlling backlight source and operation method thereof
KR102583828B1 (en) * 2018-09-19 2023-10-04 삼성디스플레이 주식회사 Liquid crystal display apparatus and method of driving the same
CN111540316B (en) * 2018-10-18 2021-10-22 联咏科技股份有限公司 Circuit device for controlling backlight source and operation method thereof
CN113035136B (en) * 2019-12-09 2022-06-21 瑞昱半导体股份有限公司 Signal processing method and electronic device for maintaining signal relative relationship
KR102654419B1 (en) * 2019-12-19 2024-04-05 주식회사 엘엑스세미콘 Image data processing apparatus and display device for implementing local dimming
TWI740440B (en) 2020-04-01 2021-09-21 佳世達科技股份有限公司 Display device and operation method for back light module
KR102738530B1 (en) 2020-04-22 2024-12-06 주식회사 엘엑스세미콘 Dimming processing apparatus and display device
WO2022041073A1 (en) * 2020-08-27 2022-03-03 南京英维尔科技服务有限公司 Backlight device control method and apparatus for head-mounted device
TWI768828B (en) * 2021-04-14 2022-06-21 瑞昱半導體股份有限公司 Display device and displaying method
US12039944B2 (en) * 2021-04-26 2024-07-16 Beijing Boe Display Technology Co., Ltd. Backlight data transmission method, micro control unit and local dimming backlight system
CN115331635B (en) * 2021-05-11 2025-09-19 瑞昱半导体股份有限公司 Display device and display method
CN115527500A (en) * 2021-06-25 2022-12-27 纬联电子科技(中山)有限公司 Display device, operation method thereof and backlight control device
TWI852034B (en) * 2021-06-30 2024-08-11 聯詠科技股份有限公司 Backlight driving device and operation method thereof
US12159594B2 (en) * 2021-11-05 2024-12-03 BOE MLED Technology Co., Ltd. Method and apparatus for generating driving signal, backlight, and display apparatus
CN114242004B (en) * 2021-12-14 2023-05-05 Tcl华星光电技术有限公司 Display panel and driving method thereof
JP2023088118A (en) * 2021-12-14 2023-06-26 シャープディスプレイテクノロジー株式会社 Display device and light-emitting device
US12431100B2 (en) * 2021-12-24 2025-09-30 Intel Corporation Asynchronous control of a backlight for a liquid crystal display
CN114627825B (en) * 2022-02-28 2023-09-29 海宁奕斯伟集成电路设计有限公司 Display control method, display control device, control device and display equipment
CN117496895A (en) * 2022-07-25 2024-02-02 苏州佳世达电通有限公司 Display device and backlight control method thereof
CN115691433B (en) * 2022-10-18 2025-08-05 拓尔微电子股份有限公司 Method for solving flickering caused by switching of PWM data for regional backlight adjustment

Citations (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060103609A1 (en) * 2004-11-18 2006-05-18 Industrial Technology Research Institute Method for driving bistable organic light emitting device display
US20060284826A1 (en) * 2005-05-26 2006-12-21 Toshiba Matsushita Display Technology Co., Ltd Liquid crystal display device, method of driving the same
US20070057639A1 (en) * 2003-06-10 2007-03-15 Koninklijke Philips Electronics N.V. Light output modulation for data transmission
US20070182700A1 (en) * 2006-02-06 2007-08-09 Kabushiki Kaisha Toshiba Image display device and image display method
US20070211014A1 (en) * 2006-03-10 2007-09-13 Hyoung-Rae Kim Methods and Circuits for Synchronous Operation of Display Backlighting
US20080129663A1 (en) * 2006-11-30 2008-06-05 Kabushiki Kaisha Toshiba Backlight control apparatus, dislay device, and method for controlling backlight of display device
US20080266241A1 (en) * 2007-04-25 2008-10-30 Sony Corporation Backlight driving device and display
US20080272276A1 (en) * 2007-05-06 2008-11-06 Hsin Chiang Huang Self-calibrated integration method of light intensity control in led backlighting
US20090073110A1 (en) * 2007-09-14 2009-03-19 Innocom Technology (Shenzhen) Co., Ltd.; Innolux Display Corp. Backlight driving circuit
US20090096741A1 (en) * 2007-10-11 2009-04-16 Lg.Display Co., Ltd. Liquid crystal display device including backlight unit and method of driving the same
US20100020108A1 (en) * 2008-07-28 2010-01-28 Cho Chi-O Method and apparatus for driving a backlight assembly
US20100091048A1 (en) * 2008-10-14 2010-04-15 Apple Inc. Frame synchronization of pulse-width modulated backlights
US7724211B2 (en) 2006-03-29 2010-05-25 Nvidia Corporation System, method, and computer program product for controlling stereo glasses shutters
US20100164858A1 (en) * 2008-12-25 2010-07-01 Rohm Co., Ltd. Control circuit for light-emitting element
US20100277214A1 (en) * 2009-04-30 2010-11-04 Novatek Microelectronics Corp. Device and method for signal generation
US20100302268A1 (en) * 2009-05-28 2010-12-02 Samsung Electronics Co., Ltd. Display apparatus and method of driving the same
US20110074301A1 (en) * 2009-09-30 2011-03-31 Dimitry Goder Pulse-Width Modulated Signal Generator for Light-Emitting Diode Dimming
US20110096101A1 (en) * 2009-10-23 2011-04-28 Sunhwa Lee Liquid crystal display and method for driving the same
US20110175938A1 (en) * 2010-01-15 2011-07-21 Samsung Electronics Co., Ltd. Backlight unit and display apparatus
US20110241560A1 (en) * 2010-04-01 2011-10-06 Glp German Light Products Gmbh Apparatus for generating a drive signal for a lamp device and method for generating a drive signal for a lamp device
US20110267377A1 (en) * 2010-04-28 2011-11-03 Samsung Mobile Display Co., Ltd. Liquid crystal display, and an apparatus and a method for driving the same
US8065552B2 (en) * 2007-07-02 2011-11-22 Sony Corporation Clock generation circuit, recording device and clock generation method
US20110292022A1 (en) * 2010-05-27 2011-12-01 Novatek Microelectronics Corp. Power converting apparatus and power converting method
US20120113167A1 (en) * 2009-07-23 2012-05-10 Dolby Laboratories Licensing Corporation Reduced Power Displays
US20120169801A1 (en) * 2010-12-31 2012-07-05 Joung-Woo Lee Method and circuit for synchronizing input and output synchronizing signals, backlight driver in liquid crystal display device using the same, and method for driving the backlight driver
US8276180B1 (en) 2006-08-29 2012-09-25 Nvidia Corporation System, method, and computer program product for transcoding or transrating video content for delivery over a wide area network
US20120306941A1 (en) * 2011-06-01 2012-12-06 Compal Electronics, Inc. Method and Device for Controlling Signal-Processing of the Backlight Module of the Display Device
US20130002529A1 (en) * 2011-06-29 2013-01-03 Canon Kabushiki Kaisha Backlight apparatus, method for controlling the same, and image display apparatus
US20130307634A1 (en) * 2012-05-16 2013-11-21 Silicon Touch Technology Inc. Pulse width modulation circuit and pulse width modulation signal generating method having two fresh rates
US20130321254A1 (en) * 2012-05-29 2013-12-05 Lg Display Co., Ltd. Backlight driver of liquid crystal display device and method for driving the same
US20140159614A1 (en) * 2012-12-07 2014-06-12 Apple Inc. Methods and Apparatus for Improving Backlight Driver Efficiency
US8797340B2 (en) 2012-10-02 2014-08-05 Nvidia Corporation System, method, and computer program product for modifying a pixel value as a function of a display duration estimate
US20140307011A1 (en) * 2011-11-11 2014-10-16 Dolby Laboratories Licensing Corporation Systems and Methods for Display Systems Having Improved Power Profiles
US8994640B2 (en) 2013-03-14 2015-03-31 Nvidia Corporation Low motion blur liquid crystal display
US9363069B2 (en) * 2014-05-14 2016-06-07 Novatek Microelectronics Corp. Clock generating device and related synchronization method
US20160219663A1 (en) * 2015-01-28 2016-07-28 Au Optronics Corp. Light emitting diode driver having a logic unit for generating a frequency control signal
US20170027032A1 (en) * 2015-07-23 2017-01-26 Dialog Semiconductor Inc. Arbitrary pulse alignment to reduce led flicker
US20170071040A1 (en) * 2015-09-08 2017-03-09 Kabushiki Kaisha Toshiba Driver circuit device
US20180103231A1 (en) * 2016-10-07 2018-04-12 Samsung Display Co., Ltd. Display device capable of changing frame rate and operating method thereof
US20180122293A1 (en) * 2016-11-03 2018-05-03 Samsung Display Co., Ltd. Converter and display apparatus including the same
US20180300905A1 (en) * 2017-04-17 2018-10-18 Intel Corporation Encoding 3d rendered images by tagging objects
US20180315379A1 (en) * 2017-07-27 2018-11-01 Qingdao Hisense Electronics Co., Ltd Method Of Driving Dynamic Backlight And Display Device
US20190035344A1 (en) * 2017-07-31 2019-01-31 Benq Corporation Image Display Method and Display System Capable of Avoiding an Image Flickering Effect
US20190164507A1 (en) * 2017-11-30 2019-05-30 Novatek Microelectronics Corp. Circuit arrangement for controlling backlight source and operation method thereof

Patent Citations (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070057639A1 (en) * 2003-06-10 2007-03-15 Koninklijke Philips Electronics N.V. Light output modulation for data transmission
US20060103609A1 (en) * 2004-11-18 2006-05-18 Industrial Technology Research Institute Method for driving bistable organic light emitting device display
US20060284826A1 (en) * 2005-05-26 2006-12-21 Toshiba Matsushita Display Technology Co., Ltd Liquid crystal display device, method of driving the same
US20070182700A1 (en) * 2006-02-06 2007-08-09 Kabushiki Kaisha Toshiba Image display device and image display method
US20070211014A1 (en) * 2006-03-10 2007-09-13 Hyoung-Rae Kim Methods and Circuits for Synchronous Operation of Display Backlighting
US7724211B2 (en) 2006-03-29 2010-05-25 Nvidia Corporation System, method, and computer program product for controlling stereo glasses shutters
US8276180B1 (en) 2006-08-29 2012-09-25 Nvidia Corporation System, method, and computer program product for transcoding or transrating video content for delivery over a wide area network
US20080129663A1 (en) * 2006-11-30 2008-06-05 Kabushiki Kaisha Toshiba Backlight control apparatus, dislay device, and method for controlling backlight of display device
US20080266241A1 (en) * 2007-04-25 2008-10-30 Sony Corporation Backlight driving device and display
US20080272276A1 (en) * 2007-05-06 2008-11-06 Hsin Chiang Huang Self-calibrated integration method of light intensity control in led backlighting
US8065552B2 (en) * 2007-07-02 2011-11-22 Sony Corporation Clock generation circuit, recording device and clock generation method
US20090073110A1 (en) * 2007-09-14 2009-03-19 Innocom Technology (Shenzhen) Co., Ltd.; Innolux Display Corp. Backlight driving circuit
US20090096741A1 (en) * 2007-10-11 2009-04-16 Lg.Display Co., Ltd. Liquid crystal display device including backlight unit and method of driving the same
US20100020108A1 (en) * 2008-07-28 2010-01-28 Cho Chi-O Method and apparatus for driving a backlight assembly
US20100091048A1 (en) * 2008-10-14 2010-04-15 Apple Inc. Frame synchronization of pulse-width modulated backlights
US20100164858A1 (en) * 2008-12-25 2010-07-01 Rohm Co., Ltd. Control circuit for light-emitting element
US20100277214A1 (en) * 2009-04-30 2010-11-04 Novatek Microelectronics Corp. Device and method for signal generation
US20100302268A1 (en) * 2009-05-28 2010-12-02 Samsung Electronics Co., Ltd. Display apparatus and method of driving the same
US20120113167A1 (en) * 2009-07-23 2012-05-10 Dolby Laboratories Licensing Corporation Reduced Power Displays
US20110074301A1 (en) * 2009-09-30 2011-03-31 Dimitry Goder Pulse-Width Modulated Signal Generator for Light-Emitting Diode Dimming
US20110096101A1 (en) * 2009-10-23 2011-04-28 Sunhwa Lee Liquid crystal display and method for driving the same
US20110175938A1 (en) * 2010-01-15 2011-07-21 Samsung Electronics Co., Ltd. Backlight unit and display apparatus
US20110241560A1 (en) * 2010-04-01 2011-10-06 Glp German Light Products Gmbh Apparatus for generating a drive signal for a lamp device and method for generating a drive signal for a lamp device
US20110267377A1 (en) * 2010-04-28 2011-11-03 Samsung Mobile Display Co., Ltd. Liquid crystal display, and an apparatus and a method for driving the same
US20110292022A1 (en) * 2010-05-27 2011-12-01 Novatek Microelectronics Corp. Power converting apparatus and power converting method
US20120169801A1 (en) * 2010-12-31 2012-07-05 Joung-Woo Lee Method and circuit for synchronizing input and output synchronizing signals, backlight driver in liquid crystal display device using the same, and method for driving the backlight driver
US20120306941A1 (en) * 2011-06-01 2012-12-06 Compal Electronics, Inc. Method and Device for Controlling Signal-Processing of the Backlight Module of the Display Device
US20130002529A1 (en) * 2011-06-29 2013-01-03 Canon Kabushiki Kaisha Backlight apparatus, method for controlling the same, and image display apparatus
US20140307011A1 (en) * 2011-11-11 2014-10-16 Dolby Laboratories Licensing Corporation Systems and Methods for Display Systems Having Improved Power Profiles
US20130307634A1 (en) * 2012-05-16 2013-11-21 Silicon Touch Technology Inc. Pulse width modulation circuit and pulse width modulation signal generating method having two fresh rates
US20130321254A1 (en) * 2012-05-29 2013-12-05 Lg Display Co., Ltd. Backlight driver of liquid crystal display device and method for driving the same
US8797340B2 (en) 2012-10-02 2014-08-05 Nvidia Corporation System, method, and computer program product for modifying a pixel value as a function of a display duration estimate
US20140159614A1 (en) * 2012-12-07 2014-06-12 Apple Inc. Methods and Apparatus for Improving Backlight Driver Efficiency
US8994640B2 (en) 2013-03-14 2015-03-31 Nvidia Corporation Low motion blur liquid crystal display
US9363069B2 (en) * 2014-05-14 2016-06-07 Novatek Microelectronics Corp. Clock generating device and related synchronization method
US20160219663A1 (en) * 2015-01-28 2016-07-28 Au Optronics Corp. Light emitting diode driver having a logic unit for generating a frequency control signal
US20170027032A1 (en) * 2015-07-23 2017-01-26 Dialog Semiconductor Inc. Arbitrary pulse alignment to reduce led flicker
US20170071040A1 (en) * 2015-09-08 2017-03-09 Kabushiki Kaisha Toshiba Driver circuit device
US20180103231A1 (en) * 2016-10-07 2018-04-12 Samsung Display Co., Ltd. Display device capable of changing frame rate and operating method thereof
US20180122293A1 (en) * 2016-11-03 2018-05-03 Samsung Display Co., Ltd. Converter and display apparatus including the same
US20180300905A1 (en) * 2017-04-17 2018-10-18 Intel Corporation Encoding 3d rendered images by tagging objects
US20180315379A1 (en) * 2017-07-27 2018-11-01 Qingdao Hisense Electronics Co., Ltd Method Of Driving Dynamic Backlight And Display Device
US20190035344A1 (en) * 2017-07-31 2019-01-31 Benq Corporation Image Display Method and Display System Capable of Avoiding an Image Flickering Effect
US20190164507A1 (en) * 2017-11-30 2019-05-30 Novatek Microelectronics Corp. Circuit arrangement for controlling backlight source and operation method thereof

Also Published As

Publication number Publication date
CN109859696B (en) 2020-10-09
US20190164506A1 (en) 2019-05-30
CN109859696A (en) 2019-06-07
US10692443B2 (en) 2020-06-23

Similar Documents

Publication Publication Date Title
USRE50213E1 (en) Synchronous backlight device and operation method thereof
US10984733B2 (en) Circuit arrangement for controlling backlight source and operation method thereof
CN100385494C (en) Circuit for generating driving voltage and liquid crystal device using same
CN107274842A (en) Display device
US20180226039A1 (en) Shift Register Unit, Gate Driving Device, Display Device and Driving Method
US10074327B2 (en) Display apparatus and method of driving the same
KR102199930B1 (en) Gate driver ic and control method thereof
US10431170B2 (en) Display apparatus
CN105679225B (en) Method of driving display panel and display device implementing the method
JP6128741B2 (en) Backlight device, control method for backlight device, and display device
KR20180018939A (en) Display device and method for driving the same
KR20150069591A (en) Timing Controller for Display Device and Timing Controlling Method thereof
US20210174756A1 (en) Driving method, driving device, and display device
US10192515B2 (en) Display device and data driver
JP2004233581A (en) Display device driving circuit
CN111540316B (en) Circuit device for controlling backlight source and operation method thereof
CN101329832B (en) Signal generating method, display device and clock pulse controller using same
TW202401403A (en) Backlight control method and related display driver circuit
KR20150028075A (en) Display driver, method for driving display driver and image display system
CN101499244A (en) Pulse driving method and driving circuit for liquid crystal display
US20110193839A1 (en) Level shifter for use in lcd display applications
TW201342347A (en) Liquid crystal display device, panel driver and control circuit
US10943518B2 (en) Timing control circuit and operating method thereof
TWI401668B (en) Method for generating signal and display device and timing controller using the same
KR102559383B1 (en) Display apparatus and method of driving the same

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY