USRE46702E1 - Semiconductor storage device comprising magnetic tunnel junction elements and write amplifiers - Google Patents
Semiconductor storage device comprising magnetic tunnel junction elements and write amplifiers Download PDFInfo
- Publication number
- USRE46702E1 USRE46702E1 US14/794,707 US201514794707A USRE46702E US RE46702 E1 USRE46702 E1 US RE46702E1 US 201514794707 A US201514794707 A US 201514794707A US RE46702 E USRE46702 E US RE46702E
- Authority
- US
- United States
- Prior art keywords
- write
- bit lines
- data
- amplifiers
- writing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1693—Timing circuits or methods
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1675—Writing or programming circuits or methods
Definitions
- the embodiment of the invention relates to a semiconductor storage device.
- a magnetic random access memory is one of resistance random access memories.
- Writing methods of the MRAM include a magnetic-field writing method and a spin-injection writing method.
- the spin-injection writing method is advantageous in increasing the integration degree, reducing the power consumption, and enhancing the performance because it is characterized such that a spin injection current required for magnetization reversal becomes lower when a magnetic body has a smaller size.
- erroneous writing to unselected memory cells may occur in the magnetic-field writing method due to spread of a magnetic field, such erroneous writing to unselected memory cells does not occur in the spin-injection writing method.
- a read current in the spin-injection writing method is microscopic.
- sizes (current driving capabilities) of transistors included in sense amplifiers need to be increased to reduce performance fluctuations in differential amplification of the sense amplifiers.
- the sizes of the transistors are increased, this results in increase in the sizes of the sense amplifiers themselves. Consequently, when the MRAM is further downscaled, it becomes difficult to arrange the sense amplifier with respect to each bit line pair. Therefore, when the MRAM is further downscaled, the sense amplifier is shared by plural bit line pairs. That is, the number of data (page size) that can be written or read in one access is reduced.
- the conventional MRAM using the spin-injection writing method adversely has a lower write or read speed than a DRAM, for example. Furthermore, the write time is longer than the read time in the MRAM. Because of this, a low data write speed has been a problem in the MRAM.
- FIG. 1 is a block diagram of a memory cell array and peripheral circuits of a MRAM according to a first embodiment
- FIG. 2 is an explanatory diagram showing a write operation for one memory cell
- FIGS. 3A and 3B are circuit diagrams showing a configuration of the write amplifier W-AMP according to the first embodiment
- FIG. 4 is a timing chart showing a data write operation of the MRAM according to the first embodiment
- FIG. 5 is a block diagram of a memory cell array and peripheral circuits of an MRAM according to a second embodiment
- FIGS. 6A and 6B are explanatory diagrams showing a configuration of the write amplifier W-AMP according to the second embodiment
- FIG. 7A is a table showing a relation between the signals bWDB 0 to bWDB 2 shown in FIG. 6B and the write data;
- FIG. 7B is a table showing voltages to be applied to the bit lines BL 0 and BL 1 and the source line SL 0 at the time of reading;
- FIG. 8 is a block diagram of a memory cell array and peripheral circuits of an MRAM according to a third embodiment
- FIG. 9 is an explanatory diagram showing a configuration of the write amplifier W-AMP according to the third embodiment.
- FIG. 10 is a timing chart showing a data write operation of the MRAM according to the third embodiment.
- FIG. 11 is an explanatory diagram showing configurations of write amplifiers W-AMP according to a first modification of the third embodiment
- FIG. 12 is an explanatory diagram showing configurations of write amplifiers W-AMP according to a second modification of the third embodiment
- FIG. 13 is a block diagram of a memory cell array and peripheral circuits of an MRAM according to a fourth embodiment
- FIG. 14 is a timing chart showing a data write operation of the MRAM according to the fourth embodiment.
- FIG. 15 is a block diagram of a memory cell array and peripheral circuits of an MRAM according to a fifth embodiment.
- FIG. 16 is a timing chart showing a data write operation of the MRAM according to the fifth embodiment.
- a semiconductor storage device includes a plurality of bit lines, a plurality of word lines, source lines, magnetic tunnel junction elements and transistors that are serially connected between the bit line and the source line, respectively, and a sense amplifier that detects data stored in the magnetic tunnel junction elements.
- the semiconductor storage device includes multiplexers between the bit lines and the sense amplifier in order to select one of the bit lines to be connected to the sense amplifier, and a plurality of write amplifiers that are located corresponding to a plurality of memory cell blocks each of which includes a plurality of memory cells each including the magnetic tunnel junction element and the transistor and are connected to the bit lines or connected via the multiplexers to the bit lines.
- the sense amplifier applies a write voltage to the bit lines and then the write amplifiers hold the write voltage.
- FIG. 1 is a block diagram of a memory cell array and peripheral circuits of a magnetic random access memory (hereinafter, MRAM) according to a first embodiment of the present invention.
- the MRAM according to the first embodiment includes bit lines BLi (i is an integer), word lines WLi, source lines SLi, memory cells MC, write amplifiers W-AMP, multiplexers MUX, and a sense amplifier S/A.
- bit lines BLi i is an integer
- word lines WLi word lines
- source lines SLi source lines
- memory cells MC write amplifiers W-AMP, multiplexers MUX, and a sense amplifier S/A.
- the number of constituent elements shown in FIG. 1 is not restrictive but many configurations as shown in FIG. 1 can be provided.
- the bit lines BLi extend in a column direction.
- the word lines WLi extend in a row direction perpendicular to the column direction.
- the source lines SLi extend in the column direction like the bit lines BLi.
- the bit lines BLi and the source lines SLi are paired, respectively.
- the memory cells MC are two-dimensionally arranged in a matrix to form a memory cell array. Each of the memory cells MC is placed corresponding to an intersection between the bit line BLi (the source line SLi) and the word line WLi.
- the bit lines, the word lines, and the source lines are hereinafter denoted by BL, WL, and SL, respectively, for the sake of simplicity.
- Each of the memory cells MC includes a magnetic tunnel junction (MTJ) element 10 and a cell transistor 20 .
- the MTJ elements 10 and the cell transistors 20 are serially connected between the bit line BL and the source line SL, respectively.
- the cell transistor 20 is located on the side of the bit line BL and the MTJ element 10 is located on the side of the source line SL.
- the cell transistors 20 have gates connected to the word lines WL.
- Plural memory cells MC connected to the same bit lines BL and connected to the corresponding word lines WL configure one memory cell block CB.
- the memory cell blocks CB correspond to the bit lines BL, respectively.
- the bit lines BL are connected to the multiplexers MUX.
- the multiplexers MUX are connected to the sense amplifier S/A via one sense bit line SBL 0 . That is, each of the multiplexers MUX is connected between plural bit lines BL and one sense amplifier S/A.
- the sense amplifier S/A is further connected to a DQ buffer DQB and an input/output circuit I/O via a sense bit line SBL 1 .
- the sense amplifier S/A is shared by four bit lines BL 0 to BL 3 .
- the multiplexer MUX connects one of the four bit lines BL to the sense bit line SBL 0 according to a signal from a column selection line CSLi (hereinafter, also simply as CSL).
- the sense amplifier S/A detects data stored in the memory cells MC via the bit line BL connected to the sense bit line SBL 0 by the multiplexer MUX.
- the sense amplifier S/A temporarily holds write data received from outside via the input/output circuit I/O and writes the write data to the write amplifier W-AMP via the sense bit line SBL 0 and the bit line BL.
- the multiplexer MUX selectively connects one of the bit lines BL to the sense bit line SLB 0 according to a signal from the column select line CSL.
- the write amplifiers W-AMP are each connected between the bit line BL and the source line SL and provided corresponding to each of the memory cell blocks CB. That is, the write amplifiers W-AMP are each provided corresponding to each column and configured to temporarily store therein data to be written to the corresponding column. In the first embodiment, the write amplifiers W-AMP are located between the memory cell blocks CB and the multiplexers MUX. Detailed configurations of the write amplifier W-AMP are explained later.
- the sense amplifier S/A reads data in a selected memory cell MC connected a selected word line WL and a selected bit line BL.
- the sense amplifier S/A is shared by the four bit lines BL 0 to BL 3 . Accordingly, the sense amplifier S/A reads data of the memory cells MC in the respective columns one by one.
- the multiplexer MUX selects a bit line BL according to the column select line CSL and connects the selected bit line BL to the sense bit line SBL 0 .
- the sense amplifier S/A successively transmits the write data to the write amplifiers W-AMP in the respective columns via the multiplexer MUX.
- the data to be written to the respective columns can be different digital data.
- the write amplifier W-AMP in each column temporarily holds the data to be written to the selected memory cell MC in the corresponding column (a first writing step). At that time, selection of the word line WL is not performed yet and the data is not written to the memory cells MC in each column.
- the write amplifiers W-AMP simultaneously write the data to the selected memory cells MC as the write targets by driving of a selected word line WL (a second writing step). That is, in the write operation, the write data is temporarily written from the sense amplifier S/A to the write amplifiers W-AMP and then the data are concurrently written from the write amplifiers W-AMP to the memory cells MC by driving of the selected word line WL. Because the write amplifiers W-AMP are provided corresponding to the columns, respectively, the data can be simultaneously written to the memory cells MC in all the columns.
- FIG. 2 is an explanatory diagram showing a write operation for one memory cell.
- An MTJ element using TMR (tunneling magnetoresistive) effect has a stacked structure including two ferromagnetic layers and a nonmagnetic layer (an insulating fin film) placed therebetween and stores therein digital data according to changes in magnetic resistance caused by spin polarization tunnel effect.
- the MTJ element can have a low resistance state and a high resistance state depending on magnetic orderings of the two ferromagnetic layers. For example, when the low resistance state is defined as data “0” and the high resistance state as data “1”, 1-bit data can be recorded in the MTJ element. Of course, it is also possible to define the lower resistance state as data “1” and the high resistance state as data “0”.
- the MTJ element is formed by sequentially stacking a fixed layer, a tunnel barrier layer, and a recording layer, for example.
- the pin (fixed) layer P and the free (recording) layer F are composed of a ferromagnetic material and the tunnel barrier layer is composed of an insulating film.
- the pin layer P has a fixed magnetization direction.
- the free layer F has variable magnetization directions and stores therein data according to the magnetization directions.
- FIGS. 3A and 3B are circuit diagrams showing a configuration of the write amplifier W-AMP according to the first embodiment.
- FIG. 3B shows a logic circuit generating signals to be applied to the write amplifier W-AMP.
- the write amplifier W-AMP includes N-type transistors TN 1 and TN 2 and P-type transistors TP 1 and TP 2 .
- the transistors TN 1 and TN 2 are serially connected between adjacent bit lines BL 0 and BL 1 .
- Gates of the transistors TN 1 and TN 2 are cross-connected to the bit lines BL 0 and BL 1 . That is, the gate of the transistor TN 1 located on the side of the bit line BL 0 is connected to the bit line BL 1 and the gate of the transistor TN 2 located on the side of the bit line BL 1 is connected to the bit line BL 0 .
- a node between the transistors TN 1 and TN 2 is connected to a low-level voltage supply VSS.
- the transistor TP 1 is connected between the bit line BL 0 and a high-level voltage supply VINT and the transistor TP 2 is connected between the bit line BL 1 and the high-level voltage supply VINT.
- Write signals bWDB 0 and bWDB 2 obtained by the logic circuit shown in FIG. 3B are applied to gates of the transistors TP 1 and TP 2 , respectively.
- the write signals bWDB 0 and bWDB 2 are complementary signals. This enables to set one of the bit lines BL 0 and BL 1 at a high level voltage and the other at a low level voltage.
- the transistors TN 1 and TN 2 operate to latch voltage states of the bit lines BL 0 and BL 1 . Consequently, the write amplifier W-AMP can hold the write data.
- TR 0 and TR 1 denote transfer gates transferring data from the sense amplifier S/A to the bit lines via a signal line RDBs.
- the logic circuit shown in FIG. 3B is explained. This logic circuit is provided corresponding to each of the write amplifiers W-AMP (each of the memory cell blocks CB) to control the write amplifier W-AMP.
- the logic circuit is not limited to the configuration shown in FIG. 3B but can have any configuration so long as the same result (output signal) can be obtained from the same input signal.
- the logic circuit includes two NAND gates.
- Data signals DIN and bDIN are write data and complementary to each other.
- the data signal DIN is logic high when the write data is “1”.
- the data signal DIN is logic low when the write data is “0”.
- a write enable signal WRITE enables writing to the memory cells MC. When writing to the memory cells MC is possible, the write enable signal WRITE is logic high.
- the logic circuit shown in FIG. 3B receives the signals DIN, bDIN, and WRITE and outputs control signals bWDB 0 and bWDB 2 .
- the write enable signal WRITE is logic high in the write operation. Therefore, the control signals bWDB 0 and bWDB 2 become an inversion signal of the signal DIN and an inversion signal of the signal bDIN, respectively.
- control signals bWDB 0 and bWDB 2 become logic low and logic high, respectively, when the data signal DIN is logic high (data “1”).
- the bit line BL 0 is set at the high level voltage (VINT) and the source line SL 0 is set at the low level voltage (VSS).
- the control signals bWDB 0 and bWDB 2 become logic high and logic low, respectively, when the data signal DIN is logic low (data “0”).
- the bit line BL 0 is set at the low level voltage (VSS) and the source line SL 0 is set at the high level voltage (VINT).
- FIG. 4 is a timing chart showing a data write operation of the MRAM according to the first embodiment.
- the word line WL 1 is selected and data are written to the memory cells MC in the respective columns connected to the word line WL 1 , for example.
- data are written to the memory cells MC in two columns of the bit lines BL 0 and BL 1 .
- data can be written to the memory cells MC in three or more columns, or in all the columns.
- the write enable signal WRITE shown in FIG. 3B is raised and the logic circuit shown in FIG. 3B becomes an active state. This causes the logic circuit to drive the write amplifier W-AMP according to the write data DIN.
- the voltage of the column select line CSL 0 is raised. This causes the multiplexer MUX to select the bit line BL 0 and connect the bit line BL 0 to the sense bit line SBL 0 .
- the sense amplifier S/A transmits data, which is to be written to the memory cell MC connected to the bit line BL 0 and the word line WL 1 , to the bit line BL 0 .
- the bit line BL 0 has a higher-level voltage or a lower-level voltage than that of the source line SL 0 according to the write data.
- the write amplifier W-AMP corresponding to the bit line BL 0 latches the voltage of the bit line BL 0 . In this way, the write data is stored in the write amplifier W-AMP.
- the voltage of the column select line CSL 1 rises. This causes the multiplexer MUX to select the bit line BL 1 and connect the bit line BL 1 to the sense bit line SBL 0 .
- the sense amplifier S/A transmits data, which is to be written to the memory cell MC connected to the bit line BL 1 and the word line WL 1 , to the bit line BL 1 .
- the bit line BL 1 has a higher-level voltage or a lower-level voltage than that of the source line SL 0 according to the write data.
- the write amplifier W-AMP corresponding to the bit line BL 1 latches the voltage of the bit line BL 1 . In this way, the write data is stored in the write amplifier W-AMP.
- the word line WL 1 is selected and the voltage of the word line WL 1 is raised.
- the column select lines CSLi are all in inactive states and all the bit lines BL are disconnected from the sense amplifier S/A.
- the write amplifiers W-AMP in the respective columns hold the write data and apply a write voltage to the bit lines BL 0 and BL 1 . Accordingly, by driving the word line WL 1 , the write amplifiers W-AMP in the respective columns write the write data to plural memory cells MC connected to the word line WL 1 and the bit lines BL 0 and BL 1 . At that time, the write amplifiers W-AMP in the respective columns simultaneously (concurrently) write the data to the plural memory cells MC.
- the selected word line WL 1 falls to an inactive state.
- the write amplifiers W-AMP are reset and the bit lines BL 0 and BL 1 return to a source line voltage.
- the sense amplifier S/A temporarily writes the write data for the respective columns to the write amplifiers W-AMP and then the write amplifiers W-AMP concurrently write the write data to the memory cells MC in the respective columns.
- the write voltage needs to be applied to the memory cells MC for a relatively long period in order to change the magnetization direction of the MTJ element. Therefore, when the sense amplifier S/A directly writes data to the memory cells MC in the respective columns like in the conventional technique, the write time becomes quite long as described above.
- the sense amplifier S/A writes data to the write amplifiers W-AMP in the respective columns.
- the write amplifiers W-AMP are latch circuits including MOSFETs, the data can be stored therein in a quite shorter period of time than the MTJ element.
- the write amplifiers W-AMP in the write target columns concurrently write the data to the memory cells MC at the same time as driving of the selected word line WL.
- the write amplifiers W-AMP can write the data to the memory cells MC during a precharge period, for example. Therefore, the substantial data write time can be only a time required to write the data from the sense amplifier S/A to the write amplifiers W-AMP. As a result, the MRAM according to the first embodiment can greatly reduce the data write time.
- the effect of the first embodiment can be rephrased as follows. Assuming that the sense amplifier S/A is provided for every four bit lines BL, a page size PS in one write is a quarter of a page size of all the columns in a conventional MRAM having no write amplifiers W-AMP. In contrast, the write amplifiers W-AMP are provided corresponding to the bit lines BL in the respective columns in the first embodiment and therefore data of a page size of 4 ⁇ PS can be written in one write operation. As a result, the MRAM according to the first embodiment can increase an effective writing transfer rate and speed-up a data write operation.
- the data write is realized by two writing steps in the first embodiment. That is, the sense amplifier S/A writes data to the write amplifiers W-AMP in the respective columns (the first writing step) and then the write amplifiers W-AMP concurrently perform writing of the data to the memory cells MC at the same time as driving of the selected word line WL (the second writing step).
- the second writing step as a writing step for the MTJ elements requires a longer period of time than the first writing step. However, because the second writing step can be practically executed during a precharge period, the substantial write time can be only the first writing step. Therefore, the MRAM according to the first embodiment can increase the effective writing transfer rate and speed-up the data write operation.
- FIG. 5 is a block diagram of a memory cell array and peripheral circuits of an MRAM according to a second embodiment of the present invention.
- memory cells MC in adjacent two columns share a source line SL.
- one source line SL is provided for two bit lines BL.
- the source line SL 0 is provided for a pair of bit lines BL 0 and BL 1
- the source line SL 1 is provided for a pair of bit lines BL 2 and BL 3 .
- the write amplifiers W-AMP are connected between adjacent bit lines BL. That is, the write amplifier W-AMP is connected between the bit line pair BL 0 and BL 1 .
- the write amplifiers W-AMP are connected between the bit lines BL 0 and BL 1 and between the bit lines BL 2 and BL 3 , respectively.
- Short-circuit switches SW 0 and SW 1 are connected between the bit line BL and the source line SL, respectively.
- the short-circuit switches SW 0 are connected between the bit line BL 0 and the source line SL 0 and between the bit line BL 2 and the source line SL 1 , respectively.
- the short-circuit switches SW 1 are connected between the bit line BL 1 and the source line SL 0 and between the bit line BL 3 and the source line SL 1 , respectively.
- the short-circuit switches SW 0 and SW 1 are controlled by equalizing lines EQL 0 , bEQL 0 , EQL 1 , and bEQL 1 .
- the equalizing lines EQL 0 and bEQL 0 transmit complementary signals and the equalizing lines EQL 0 and EQL 1 transmit complementary signals. Therefore, when ones of the short-circuit switches SW 0 and SW 1 are in a conduction state, the others are in a non-conduction state.
- the bit line BL 0 When the shirt-circuit switches SW 0 are in the conduction state, the bit line BL 0 has a voltage equal to that of the source line SL 0 and the bit line BL 2 has a voltage equal to that of the source line SL 1 . Accordingly, no electric field is applied to the memory cells MC connected to the bit lines BL 0 and BL 2 during writing or reading. Because the short-circuit switches SW 1 are in the non-conduction state at that time, a voltage can be applied only to the memory cells MC connected to the bit lines BL 1 and BL 3 .
- the bit line BL 1 has a voltage equal to that of the source line SL 0 and the bit line BL 3 has a voltage equal to that of the source line SL 1 . Accordingly, no electric field is applied to the memory cells MC connected to the bit lines BL 1 and BL 3 during writing or reading. Because the short-circuit switches SW 0 are in the non-conduction state at that time, a voltage can be applied only to the memory cells MC connected to the bit lines BL 0 and BL 2 .
- one write amplifier W-AMP is provided for a bit line pair BLi and BLi+1. Therefore, to write data to the memory cells MC in all the columns, the memory needs to perform writing operation from the sense amplifier S/A to the write amplifiers W-AMP (the first writing step) and writing operation from the write amplifiers W-AMP to the memory cells MC (the second writing step) twice, respectively.
- the memory performs the first and second writing steps to write data to the memory cells MC connected to the bit lines BL 0 and BL 2 in a state where the short-circuit switches SW 1 are brought into conduction and the short-circuit switches SW 0 are brought into non-conduction.
- the memory then, performs the first and second writing steps to write data to the memory cells MC connected to the bit lines BL 1 and BL 3 in a state where the short-circuit switches SW 0 are brought into conduction and the short-circuit switches SW 1 are brought into non-conduction.
- FIGS. 6A and 6B are explanatory diagrams showing a configuration of the write amplifier W-AMP according to the second embodiment.
- FIG. 6B shows a logic circuit generating signals to be applied to the write amplifier W-AMP.
- the write amplifier W-AMP shown in FIG. 6A has the same configuration as that of the write amplifier W-AMP shown in FIG. 3A , and therefore explanations thereof will be omitted.
- An inverter INV 0 receives a control signal bWDB 1 generated by the logic circuit shown in FIG. 6B and connects the source line SL 0 to either the high-level voltage supply VINT or the low-level voltage supply VSS.
- the inverter INV 0 connects a voltage of the source line SL 0 to the power supply VINT or VSS according to whether the write data is the data “0” or “1”. For example, the inverter INV 0 connects the source line SL 0 to the power supply VINT when the data “1” is to be written to the memory cells MC, and the inverter INV 0 connects the source line SL 0 to the power supply VSS when the data “0” is to be written to the memory cells MC.
- the logic circuit shown in FIG. 6B is explained.
- the logic circuit is provided for each of the write amplifiers W-AMP (each of the memory cell blocks CB) to control the write amplifier W-AMP and the inverter INV 0 .
- the logic circuit is not limited to the configuration shown in FIG. 6B but can have any configuration so long as it can obtain the same result (output signal) from the same input signal.
- the logic circuit includes six NAND gates and an inverter.
- Select signals MTJi and MTJj indicate which of two columns sharing the source line SL is to be selected. Therefore, the signals MTJi and MTJj are complementary signals.
- the signal MTJi is logic high, a column including a memory cell MC 0 shown in FIG. 6A is selected.
- the signal MTJj is logic high, a column including a memory cell MC 1 shown in FIG. 6A is selected.
- the data signals DIN and bDIN are the write data and complementary to each other.
- the data signal DIN is logic high when the write data is “1” and the data signal DIN is logic low when the write data is “0”.
- the write enable signal WRITE enables writing to the memory cells MC. When writing to the memory cells MC is possible, the write enable signal WRITE is logic high.
- the logic circuit shown in FIG. 6B receives the signals MTJi, MTJj, DIN, bDIN, and WRITE and outputs control signals bWDB 0 to bWDB 2 .
- the write enable signal WRITE is logic high. Therefore, the control signal bWDB 1 becomes an inversion signal of the data signal DIN.
- the inverter INV 0 shown in FIG. 6A connects the high-level voltage supply VINT to the source line SL 0 .
- the inverter INV 0 connects the low-level voltage supply VSS to the source line SL 0 .
- the select signal MTJi becomes logic high and the select signal MTJj becomes logic low.
- the control signals bWDB 0 and bWDB 2 become logic high and logic low, respectively.
- the control signals bWDB 0 and bWDB 2 become logic low and logic high, respectively.
- the select signal MTJj becomes logic high and the select signal MTJi becomes logic low.
- the control signals bWDB 0 and bWDB 2 become logic low and logic high, respectively.
- the control signals bWDB 0 and bWDB 2 become logic high and logic low, respectively. Tables summarizing these logical operations are shown in FIG. 7 .
- FIG. 7A is a table showing a relation between the signals bWDB 0 to bWDB 2 shown in FIG. 6B and the write data.
- the control signals bWDB 0 to bWDB 2 become logic high, logic low, and logic low, respectively. Therefore, the write amplifier W-AMP shown in FIG. 6A holds the bit lines BL 0 and BL 1 at the low-level voltage (VSS) and the high-level voltage (VINT), respectively.
- the inverter INV 0 sets the source line SL 0 at the high-level voltage (VINT).
- the short-circuit switch SW 1 shown in FIG. 5 comes into conductive. Accordingly, the bit line BL 1 and the source line SL 0 set at the high-level voltage are short-circuited, which prevents writing of data to memory cells in the non-selected column including the memory cell MC 1 .
- bit line BL 0 is latched at the low-level voltage and the source line SL 0 is set at the high-level voltage. Therefore, an electric field from the source line SL 0 to the bit line BL 0 is applied to the memory cells in the selected column including the memory cell MC 0 and the data “1” is written thereto.
- the write amplifier W-AMP shown in FIG. 6A holds the bit lines BL 0 and BL 1 at the high-level voltage (VINT) and the low-level voltage (VSS), respectively.
- the inverter INV 0 sets the source line SL 0 at the low-level voltage (VSS).
- the short-circuit switch SW 1 shown in FIG. 5 comes into conductive. Accordingly, the bit line BL 1 and the source line SL 0 set at the low-level voltage are short-circuited and no data is written to the memory cells in the non-selected column including the memory cell MC 1 .
- bit line BL 0 is latched at the high-level voltage and the source line SL 0 is set at the low-level voltage. Therefore, an electric field from the bit line BL 0 to the source line SL 0 is applied to the memory cells in the selected column including the memory cell MC 0 and the data “0” is written thereto.
- bit line BL 0 (or the bit line BL 1 ) shown in FIG. 5 is selected, the bit line BL 1 (or the bit line BL 0 ) and the source line SL 0 are short-circuited. Accordingly, an equivalent circuit thereof has the same configuration as that shown in FIG. 1 . Therefore, operations after selection of a bit line in the second embodiment can be basically identical to corresponding operations in the first embodiment.
- FIG. 7B is a table showing voltages to be applied to the bit lines BL 0 and BL 1 and the source line SL 0 at the time of reading.
- the write enable signal WRITE is inactivated to be logic low and therefore the control signals bWDB 0 to bWDB 2 shown in FIG. 6B are all set at logic high. Accordingly, the write amplifier W-AMP shown in FIG. 6A is not driven and the inverter INV 0 keeps connecting the low-level voltage VSS to the source line SL 0 .
- the short-circuit switch SW 1 shown in FIG. 5 comes into conductive. This causes the bit line BL 1 to be short-circuited to the source line SL 0 set at the low-level voltage (VSS) and to have the same voltage as the source line SL 0 . Accordingly, data in the memory cell MC 1 is not detected. On the other hand, a voltage VBIAS is applied to the bit line BL 0 and the sense amplifier S/A detects data in the memory cell MC 0 .
- the short-circuit switch SW 0 shown in FIG. 5 comes into conductive. This causes the bit line BL 0 to be short-circuited to the source line SL 0 set at the low-level voltage (VSS) and to have the same voltage as the source line SL 0 . Accordingly, the data in the memory cell MC 1 is not detected. On the other hand, the voltage VBIAS is applied to the bit line BL 1 , and the sense amplifier S/A detects the data in the memory cell MC 0 .
- each write amplifier W-AMP is provided for plural bit lines BL (plural columns). At the time of data writing, each write amplifier W-AMP performs writing only to the memory cells MC connected to one of the bit lines BL.
- a page size writable at one time in the second embodiment is smaller than that in the first embodiment.
- the page size writable at one time in the second embodiment is 2 ⁇ PS. Therefore, also the MRAM according to the second embodiment can increase the effective writing transfer rate and speed-up the data writing operation.
- a circuit scale can be made relatively smaller in the second embodiment because each of the write amplifiers W-AMP is provided for plural bit lines (plural columns).
- FIG. 8 is a block diagram of a memory cell array and peripheral circuits of an MRAM according to a third embodiment of the present invention.
- Memory cell blocks CB and short-circuit switches SW 0 and SW 1 of the third embodiment can have identical configurations as those in the second embodiment.
- the write amplifiers W-AMP are provided corresponding to the bit lines BL and are connected between the corresponding bit line BL and the multiplexer MUX, respectively.
- the write amplifiers W-AMP, the multiplexers MUX, and the sense amplifiers S/A are provided on both sides of the memory cell array.
- Two write amplifiers W-AMP connected to a bit line pair BLi and BLi+1 are located on opposite sides of the memory cell array to each other.
- the write amplifier W-AMP connected to the bit line BL 0 is located on an opposite side of the memory cell array to the write amplifier W-AMP connected to the bit line BL 1 .
- the adjacent bit line pair BLi and BLi+1 needs to transmit complementary data at the time of writing.
- the write amplifier W-AMP corresponds to the respective bit line BL
- the bit line pair BLi and BLi+1 does not need to transmit complementary data but can transmit respective write data.
- FIG. 9 is an explanatory diagram showing a configuration of the write amplifier W-AMP according to the third embodiment.
- FIG. 9 shows only a total of two write amplifiers W-AMP located on the both sides of the memory cell array, respectively. Other write amplifiers W-AMP have the same configuration. Only the write amplifier W-AMP connected to the bit line BL 1 is explained here and explanations of the other write amplifiers W-AMP will be omitted.
- the write amplifier W-AMP includes N-type transistors TN 10 and TN 11 , P-type transistors TP 10 and TP 11 , and an inverter INV 10 .
- the transistors TN 10 and TN 11 are serially connected between the corresponding bit line BL 1 and the low-level voltage supply VSS.
- the transistor TN 10 on the side of the bit line BL 1 has a gate connected to a precharge signal line PCH.
- the transistor TN 11 connected on the side of the voltage supply VSS has a gate connected to a node N 10 .
- the transistor TP 10 is connected between the voltage supply VINT and the node N 10 .
- the transistor TP 10 has a gate connected to a write signal line WRT.
- the transistor TP 11 is connected between the high-level voltage supply VINT and the bit line BL 1 .
- the transistor TP 11 has a gate connected to the node N 10 .
- the inverter INV 10 has an input connected to the bit line BL 1 and an output connected to the node N 10 .
- the inverter INV 10 applies an inversion signal of logical data of the bit line BL 1 to the transistors TN 11 and TP 11 to control the transistors TN 11 and TP 11 .
- the write amplifier W-AMP can latch data at the time of writing from the sense amplifier S/A to the bit line BL 1 and then write the data to the memory cells MC during a precharge period.
- the precharge signal PCH and the write signal WRT are both logic high.
- the transistor TN 10 is turned on and the transistor TP 10 is turned off. Accordingly, the inverter INV 10 and the transistors TN 11 and TP 11 latch the write data written from the sense amplifier S/A to the bit line BL 1 .
- the write data is logic high (data “1”)
- the node N 10 has a logic low voltage, which turns the transistor TP 11 on and the transistor TN 11 off. In this way, the high-level voltage (VINT) is applied to the bit line BL 1 . This state is held by the inverter INV 10 .
- the write amplifier W-AMP can hold the write data transmitted from the sense amplifier S/A to the bit line BL 1 .
- the write operation is similarly performed also in the write amplifier W-AMP connected to the bit line BL 0 at the same time.
- the write amplifier W-AMP connected to the bit line BL 0 can hold logical data different from that held in the write amplifier W-AMP connected to the bit line BL 1 .
- the precharge signal PCH and the write signal WRT are logic high also during the precharge period. Therefore, the write amplifier W-AMP can keep applying the write data to the bit line BL 1 also in the precharge period. This enables the write amplifier W-AMP to write data to the memory cell MC by selectively driving a word line WL even after end of the write operation (even after end of driving of the column select line CSL).
- bit line pair BLi and BLi+1 shares the source line SL
- data writing needs to be performed for the bit lines BLi and BLi+1 of the bit line pair in different timings when the write amplifier W-AMP writes data to the memory cells MC.
- equalizing lines EQLi and EQLj are made logic low and logic high, respectively.
- the short-circuit switch SW 1 disconnects the bit line BL 0 from the source line SL 0 and the short-circuit switch SW 0 short-circuits the bit line BL 1 to the source line SL 0 . This causes the source line SL 0 to have a voltage equal to the bit line BL 1 .
- the write amplifier W-AMP connected to the bit line BL 0 can write the data to the memory cell MC 0 .
- the equalizing lines EQLi and EQLj are made logic high and logic low, respectively. Accordingly, the short-circuit switch SW 0 disconnects the bit line BL 0 from the source line SL 0 and the short-circuit switch SW 1 short-circuits the bit line BL 1 to the source line SL 0 . This causes the source line SL 0 to have a voltage equal to the bit line BL 0 . Therefore, the write amplifier W-AMP connected to the bit line BL 1 can write the data to the memory cell MC 1 .
- the memory brings the precharge signal line PCH and the write signal line WRT logic low, thereby inactivating the write amplifier W-AMP.
- FIG. 10 is a timing chart showing a data write operation of the MRAM according to the third embodiment.
- the memory receives an active signal A and a signal W at a time t 0 , the write signal WRT and the precharge signal PCH are raised logic high. This enables the write amplifier W-AMP to latch data of the corresponding bit line BL.
- the signal W successively drives the column select lines CSL.
- the memory starts receiving the data DIN.
- the multiplexer MUX on the right side in FIG. 8 selects the bit line BL 0 and connects the bit line BL 0 to a sense bit line SBL 2 .
- the write amplifier W-AMP connected to the bit line BL 0 stores therein the write data.
- the multiplexer MUX on the left side in FIG. 8 selects the bit line BL 1 and connects the bit line BL 1 to a sense bit line SBL 1 .
- the write amplifier W-AMP connected to the bit line BL 1 stores therein the write data.
- the write amplifier W-AMP connected to the bit line BL 2 stores therein the write data.
- the data can be similarly written also to the write amplifier W-AMP connected to the bit line BL 3 .
- a column select period ends and the memory is brought into a precharge state for a sense node of the sense amplifier S/A.
- the memory then selectively drives one of the word lines WL 0 to WL 3 during the precharge period. This enables the write amplifier W-AMP to write data to the memory cell MC.
- the write amplifiers W-AMP are provided corresponding to the bit lines BL, respectively. Accordingly, the write amplifiers W-AMP can hold data to the memory cells MC in all the columns (the first writing step). Writing from the write amplifiers W-AMP to the memory cells MC (the second writing step) then needs to be repeated twice. For example, the write amplifiers W-AMP in all the columns store therein the write data applied to the corresponding bit lines BL in the first writing step.
- the MRAM performs the second writing step in a state where the short-circuit switches SW 1 are brought into conduction and the short-circuit switches SW 0 are brought into non-conduction, thereby writing the data to the memory cells MC connected to the bit lines BL 0 and BL 2 .
- the MRAM then performs the second writing step in a state where the short-circuit switches SW 0 are brought into conduction and the short-circuit switches SW 1 are brought into non-conduction, thereby writing the data to the memory cells MC connected to the bit lines BL 1 and BL 3 .
- the third embodiment can increase the write speed more than in the second embodiment.
- the write amplifiers W-AMP ( FIG. 9 ) according to the third embodiment have a smaller circuit scale than that of the write amplifiers W-AMP ( FIGS. 6A and 6B ) according to the first or second embodiment.
- the write amplifiers W-AMP are provided in a number corresponding to the bit lines or bit line pairs. Therefore, reduction in the circuit scale of the write amplifiers W-AMP leads to reduction in the entire size of the memory.
- FIG. 11 is an explanatory diagram showing configurations of write amplifiers W-AMP according to a first modification of the third embodiment.
- the write amplifiers W-AMP according to the first modification include an NAND gate G 10 instead of the transistor TP 10 and the inverter INV 10 shown in FIG. 9 .
- Other configurations of the first modification can be identical to those of the third embodiment.
- a configuration of the write amplifier W-AMP connected to the bit line BL 1 is explained below and explanations of the write amplifier W-AMP connected to the bit line BL 0 will be omitted.
- the NAND gate G 10 has two inputs connected to the bit line BL 1 and the write signal line WRT, and an output connected to the node N 10 . In this way, when the precharge signal line PCH and the write signal line WRT become logic high, the NAND gate G 10 controls the transistors TN 11 and TP 11 to hold a logical value of the bit line BL 1 .
- the memory brings the precharge signal line PCH and the write signal line WRT to be logic low, thereby inactivating the write amplifiers W-AMP.
- the NAND gate G 10 is used instead of the inverter INV 10 .
- the inverter INV 10 has a possibility of driving the transistor TP 11 when the bit line BL 1 has a high-level voltage (exceeds a logical threshold) at the time of reading.
- the NAND gate G 10 keeps the transistor TP 11 in an off state. Therefore, the write amplifiers W-AMP can be reliably inactivated at the time of data reading in the first modification.
- FIG. 12 is an explanatory diagram showing configurations of write amplifiers W-AMP according to a second modification of the third embodiment.
- the write amplifiers W-AMP according to the second modification include the first NAND gate G 10 and also a second NAND gate G 11 connected between an inversion signal bPCH of the precharge signal and the transistor TN 10 .
- Other configurations of the second modification can be identical to those of the first modification.
- a configuration of the write amplifier W-AMP connected to the bit line BL 1 is explained below and explanations of the write amplifier W-AMP connected to the bit line BL 0 will be omitted.
- the NAND gate G 11 has two inputs connected to the inversion signal bPCH of the precharge signal line and the column select signal CSL.
- the NAND gate G 11 has an output connected to the gate of the transistor N 10 .
- the write signal line WRT becomes logic high and the inversion signal bPCH of the precharge signal line becomes logic low. Accordingly, the NAND gate G 10 controls the transistors TN 11 and TP 11 to hold a logical value of the bit line BL 1 . At that time, the NAND gate G 11 keeps the transistor TN 10 in an on state regardless of a signal of the column select line CSL. Therefore, a write operation in the second modification is identical to that in the first embodiment.
- the write signal line WRT becomes logic low and the inversion signal bPCH of the precharge signal line becomes logic high. Accordingly, the NAND gate G 10 brings the transistor TP 10 into an off state and the transistor TN 11 into an on state.
- the NAND gate G 11 brings the transistor TN 10 into an off state when the column select line CSL corresponding to the bit line BL 1 becomes logic high (is selected).
- the NAND gate G 11 brings the transistor TN 10 into an on state when the column select line CSL corresponding to the bit line BL 1 is logic low (is not selected).
- the write amplifiers W-AMP according to the second modification can bring the transistors TN 10 and TN 11 into the on states and precharge the bit line BL 1 to the low-level voltage (VSS) when the column of the bit line BL 1 is not selected.
- the write amplifiers W-AMP bring the transistor TN 10 into the off state to disconnect the bit line BL 1 from the low-level voltage supply VSS.
- the transistor TN 11 is in the off state while the transistors TP 11 and TN 10 maintain the off states in the first modification. Therefore, the non-selected bit lines BL become electrically floating in the read operation.
- the write amplifiers W-AMP according to the second modification can fix (precharge) the non-selected bit lines BL to the low-level voltage (VSS) at the time of reading.
- VSS low-level voltage
- FIG. 13 is a block diagram of a memory cell array and peripheral circuits of an MRAM according to a fourth embodiment of the present invention.
- the write amplifiers W-AMP are provided between the multiplexers MUX and the sense amplifiers S/A 0 and S/A 1 .
- the write amplifiers W-AMP are each shared by plural bit lines BL.
- a memory cell block CB includes memory cells MC each being connected to the bit lines BLi and BLi+1 in two columns.
- the source lines SL are provided corresponding to the bit lines BL, respectively.
- the multiplexers MUX and the write amplifiers W-AMP are provided corresponding to the memory cell blocks CB, respectively.
- the sense amplifiers S/A 0 and S/A 1 are provided corresponding to plural multiplexers MUX and plural write amplifiers W-AMP. Therefore, write-column select transistors TWCS 0 to TWCS 3 and write-column select lines WCSL 0 and WCSL 1 are provided to select the multiplexer MUX and the write amplifier W-AMP to be connected to the sense amplifier S/A 0 or S/A 1 at the time of data writing.
- the write amplifiers W-AMP are connected between a write bit line WBLi and a write source line WSLi.
- the multiplexers MUX select one of the bit lines BL and the corresponding source line to connect the selected bit line and the selected source line to the write bit line WBLi and the write source line WSLi, respectively. This enables the write amplifiers W-AMP to be connected to the selected bit line BL and the selected source line SL at the time of data writing. In this way, the write amplifiers W-AMP can write data to the memory cells MC in a selected column in the corresponding memory cell block CB.
- the write-column select transistors TWCS 0 and TWCS 1 controlled by the same write-column select line WCSL 0 are connected to the different sense amplifiers S/A 0 and S/A 1 , respectively.
- the write-column select transistors TWCS 2 and TWCS 3 controlled by the same write-column select line WCSL 1 are also connected to the different sense amplifiers S/A, respectively.
- the write-column select lines WCSL 0 and WCSL 1 transmit complementary data. This prevents the sense amplifiers S/A to be simultaneously connected to plural write bit lines WBL and plural write amplifiers W-AMP.
- the sense amplifier S/A 0 is connected to the write bit line WBL 0 and the sense amplifier S/A 1 is connected to the write bit line WBL 1 .
- the sense amplifier S/A 0 is connected to the write bit line WBL 2 and the sense amplifier S/A 1 is connected to the write bit line WBL 3 .
- the sense amplifiers S/A 0 and S/A 1 can write different data to the write amplifiers W-AMP connected to the corresponding write bit lines WBL 0 to WBL 3 .
- a specific configuration of the write amplifiers W-AMP can be identical to that of the write amplifiers W-AMP according to the first embodiment.
- FIG. 14 is a timing chart showing a data write operation of the MRAM according to the fourth embodiment.
- the word line WL 0 is selected and data are written to the memory cells MC connected to the word line WL 0 .
- the write-column select line WCSL 0 is selected.
- the sense amplifiers S/A 0 and S/A 1 are connected to the write bit lines WBL 0 and WBL 1 , respectively.
- the write amplifiers W-AMP corresponding to the write bit lines WBL 0 and WBL 1 hold the write data.
- the write-column select line WCSL 1 is selected.
- the sense amplifiers S/A 0 and S/A 1 are connected to the write bit lines WBL 2 and WBL 3 , respectively.
- the write amplifiers W-AMP corresponding to the write bit lines WBL 2 and WBL 3 hold the write data. This ends writing from the sense amplifiers S/A 0 and S/A 1 to the write amplifiers W-AMP (the first writing step).
- either the column select line CSL 0 or CSL 1 is selectively driven. This connects the write bit line WBLi and the write source line WSLi to any of the bit lines BL and any of the source lines SL included in the memory cell block CB, respectively.
- the multiplexer MUX connected to the write bit line WBL 0 connects the write bit line WBL 0 and the write source line WSL 0 to the bit line BL 0 and the source line SL 0 , respectively.
- the multiplexer MUX connected to the write bit line WBL 1 connects the write bit line WBL 1 and the write source line WSL 1 to the bit line BL 2 and the source line SL 2 , respectively.
- the multiplexer MUX connected to the write bit line WBL 2 connects the write bit line WBL 2 and the write source line WSL 2 to the bit line BL 4 and the source line SL 4 , respectively.
- the multiplexer MUX connected to the write bit line WBL 3 connects the write bit line WBL 3 and the write source line WSL 3 to the bit line BL 6 and the source line SL 6 , respectively. In this way, voltages of the selected bit lines BL 0 , BL 2 , BL 4 , and BL 6 and the selected source lines SL 0 , SL 2 , SL 4 , and SL 6 are determined.
- the word line WL 0 is selectively driven. This enables the write amplifiers W-AMP to write data to the memory cells MC connected to the selected word line WL 0 and the bit lines BL 0 , Bl 2 , BL 4 , and BL 6 , respectively (the second writing step).
- the write amplifiers W-AMP keep applying the write voltage to the corresponding memory cells MC until the word line WL 0 falls at a time t 5 .
- the number of sense amplifiers S/A can be changed by changing the circuit configuration between the sense amplifiers S/A and the write amplifiers W-AMP. That is, a ratio between the number of sense amplifiers and the number of write amplifiers can be controlled. In this way, an operation speed of the first writing step can be adjusted.
- the write amplifiers W-AMP are located between the multiplexers MUX and the sense amplifiers S/A. Accordingly, wiring capacities from the sense amplifiers S/A to the writing amplifiers W-AMP are relatively small and the speed of the first writing step is high. On the other hand, writing capacities from the writing amplifiers W-AMP to the memory cells MC are larger and therefore the speed of the second writing step is assumed to be lower. However, even if the speed is lower, this causes little problem because the second writing step is performed in the precharge period of sense nodes of the sense amplifiers S/A.
- FIG. 15 is a block diagram of a memory cell array and peripheral circuits of an MRAM according to a fifth embodiment of the present invention.
- the write amplifiers W-AMP are provided corresponding to plural memory cell blocks CB and plural bit lines BL 0 to BL 3 .
- Each of the write amplifiers W-AMP is connected between the multiplexer MUX and the sense amplifier S/A. While one write amplifier W-AMP is shown with respect to one sense amplifier S/A in FIG. 15 , the sense amplifier S/A is provided corresponding to plural write amplifiers W-AMP like in the fourth embodiment.
- the write amplifiers W-AMP can have the same configuration as that of the write amplifiers W-AMP in the third embodiment ( FIG. 9 ).
- the write amplifiers W-AMP can have the same configuration as that of the write amplifiers W-AMP shown in FIG. 11 or 12 .
- the memory cell blocks CB and the short-circuit switches SW 0 and SW 1 also can have the same configurations as those in the third embodiment.
- FIG. 15 shows only configurations of the multiplexer MUX and the write amplifier W-AMP on the right of the memory cell array.
- the multiplexer MUX and the write amplifier W-AMP on the left of the memory cell array have the same configurations as those on the right, and therefore explanations thereof will be omitted. While FIG. 15 shows one write amplifier W-AMP and one multiplexer MUX provided on each of the right and left of the memory cell array, plural write amplifiers W-AMP and plural multiplexers MUX can be provided according to the number of memory cell blocks CB.
- the write amplifier W-AMP stores the held write data in the write bit line WBL.
- the multiplexer MUX is connected to the write amplifier W-AMP via the write bit line WBL 1 .
- the multiplexer MUX includes a switching element SW 10 connected between the write bit line WBL 1 and the bit line BL 1 of the memory cell block CB, and a switching element SW 11 connected between the write bit line WBL 1 and the bit line BL 2 of the memory cell block CB.
- the switching element SW 10 is controlled by complementary column select signals CSLy and bCSLy.
- the switching element SW 11 is controlled by complementary column select signals CSLx and bCSLx.
- the multiplexer MUX further includes an NMOS transistor TN 20 connected between the low-level voltage supply VSS and the bit line BL 1 of the memory cell block CB, and an NMOS transistor TN 21 connected between the low-level voltage supply VSS and the bit line BL 2 of the memory cell block CB.
- the transistors TN 20 and TN 21 are controlled by the column select signals bCSLy and bCSLx, respectively.
- the multiplexer MUX shown on the left side in FIG. 15 is connected between the write bit line WBL 2 and the bit line BL 0 of the memory cell block CB and between the write bit line WBL 2 and the bit line BL 3 of the memory cell block CB.
- the multiplexer MUX connects the write bit line WBL 1 to the bit line BL 1 and transfers the write data to the memory cells MC connected to the bit line BL 1 when the column select line CSLy is driven logic high.
- the transistor TN 20 disconnects between the voltage supply VSS and the bit line BL 1 .
- the short-circuit switches SW 0 short-circuit the bit lines BL 0 and BL 3 to the source lines SL 0 and SL 1 , respectively.
- the multiplexer MUX connects the write bit line WBL 1 to the bit line BL 2 and transfers the write data to the memory cells MC connected to the bit line BL 2 when the column select line CSLx is driven logic high. At that time, the transistor TN 21 disconnects between the voltage supply VSS and the bit line BL 2 .
- the short-circuit switches SW 0 short-circuit the bit lines BL 0 and BL 3 to the source lines SL 0 and SL 1 , respectively.
- the multiplexer MUX can write data of the write amplifier W-AMP to either the bit line BL 1 or BL 2 .
- the switching elements SW 10 and SW 11 disconnect the write bit lines WBL 1 and the bit lines BL 1 and BL 2 , and the transistors TN 20 and TN 21 maintain the bit lines BL 1 and BL 2 at the low-level voltage (VSS).
- the multiplexer MUX shown on the left side in FIG. 15 similarly operates, thereby enabling transfer of data of the write amplifier W-AMP to either the bit line BL 0 or BL 3 .
- the short-circuit switches SW 1 short-circuit the bit lines BL 1 and BL 2 to the source lines SL 0 and SL 1 , respectively.
- FIG. 16 is a timing chart showing a data write operation of the MRAM according to the fifth embodiment.
- the memory When the memory receives an active signal A and a signal W at a time t 0 , the memory raises the write signal WRT and the precharge signal PCH logic high. This enables the write amplifiers W-AMP to latch data of the corresponding bit lines BL.
- the signal W successively drives the write-column select lines WCSL.
- the memory starts receiving the data DIN.
- the sense amplifier S/A shown on the right side in FIG. 15 writes the write data to the corresponding write amplifier W-AMP.
- the write-column select lines WCSL are practically provided in a number equal to the number of write amplifiers W-AMP corresponding to one sense amplifier S/A.
- the sense amplifier S/A can transfer the write data to all the corresponding write amplifiers W-AMP.
- the write amplifiers W-AMP store the write data in the write bit line WBL 1 .
- the sense amplifier S/A on the left side in FIG. 15 writes the write data to the corresponding write amplifier W-AMP.
- Only one write-column select line WCSL is shown on the left of the memory cell array in FIG. 15 .
- the write-column select lines WCSL are practically provided in a number equal to the number of write amplifiers W-AMP corresponding to one sense amplifier S/A.
- the write amplifiers W-AMP store the write data in the write bit line WBL 2 (the first writing step).
- the multiplexer MUX drives either the column select line CSLx or CSLy and connects the write bit line WBL 1 to either the bit line BL 1 or BL 2 .
- the write amplifiers W-AMP write the write data to the memory cells MC.
- each of the write amplifiers W-AMP on one side of the memory cell array first writes the data to the memory cell MC connected to the bit line (BL 1 , BL 5 , BL 9 . . . , for example) in one column of the corresponding memory cell blocks CB.
- Each of the write amplifiers W-AMP on the other side of the memory cell array then writes the data to the memory cell MC connected to the bit line (BL 0 , BL 4 , BL 8 . . . , for example) in one column of the corresponding memory cell blocks CB (the second writing step).
- the data can be written to the memory cells MC connected to the remaining bit lines (BL 2 , BL 6 , BL 10 . . . , and BL 3 , BL 7 , BL 11 . . . , for example). That is, the sense amplifiers S/A, the write amplifiers W-AMP, and the multiplexers MUX on the right and left of the memory cell array alternately perform the first and second writing steps twice, whereby the memory can write the data to the bit lines BL in all the columns.
- the write amplifiers W-AMP are provided corresponding to the plural memory cell blocks CB and the plural bit lines BL 0 to BL 3 .
- the number of write amplifiers W-AMP can be changed by changing the circuit configuration of the multiplexers MUX. That is, a ratio between the number of write amplifiers and the number of bit lines can be controlled. In this way, the operation speed of the second writing step can be adjusted.
- the number of sense amplifiers S/A can be changed by changing the circuit configuration between the sense amplifier S/A and the write amplifier W-AMP. Therefore, the operation speed of the first writing step can be adjusted like in the fourth embodiment.
- the write amplifiers W-AMP are each provided between the multiplexer MUX and the sense amplifier S/A in the fifth embodiment. Accordingly, the speed of the first writing step is high in the fifth embodiment like in the fourth embodiment.
- the number of write amplifiers W-AMP is larger than the number of sense amplifiers S/A. That is, plural write amplifiers W-AMP are provided for one sense amplifier S/A. Therefore, the MRAMs according to the above embodiments can reduce the number of sense amplifiers S/A having large sizes and reduce chip sizes of the MRAMs while speeding-up the write operation.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Mram Or Spin Memory Techniques (AREA)
- Hall/Mr Elements (AREA)
Abstract
Description
Claims (21)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/794,707 USRE46702E1 (en) | 2010-09-17 | 2015-07-08 | Semiconductor storage device comprising magnetic tunnel junction elements and write amplifiers |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2010-208930 | 2010-09-17 | ||
| JP2010208930A JP5190499B2 (en) | 2010-09-17 | 2010-09-17 | Semiconductor memory device |
| US13/228,255 US8482969B2 (en) | 2010-09-17 | 2011-09-08 | Semiconductor storage device |
| US14/794,707 USRE46702E1 (en) | 2010-09-17 | 2015-07-08 | Semiconductor storage device comprising magnetic tunnel junction elements and write amplifiers |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/228,255 Reissue US8482969B2 (en) | 2010-09-17 | 2011-09-08 | Semiconductor storage device |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| USRE46702E1 true USRE46702E1 (en) | 2018-02-06 |
Family
ID=45817647
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/228,255 Ceased US8482969B2 (en) | 2010-09-17 | 2011-09-08 | Semiconductor storage device |
| US14/794,707 Active 2032-01-10 USRE46702E1 (en) | 2010-09-17 | 2015-07-08 | Semiconductor storage device comprising magnetic tunnel junction elements and write amplifiers |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/228,255 Ceased US8482969B2 (en) | 2010-09-17 | 2011-09-08 | Semiconductor storage device |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US8482969B2 (en) |
| JP (1) | JP5190499B2 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20180005678A1 (en) * | 2015-01-15 | 2018-01-04 | Agency For Science Technology And Research | Memory device and method for operating thereof |
| US11727975B2 (en) | 2021-03-08 | 2023-08-15 | Kioxia Corporation | Nonvolatile memory device |
Families Citing this family (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP5190499B2 (en) | 2010-09-17 | 2013-04-24 | 株式会社東芝 | Semiconductor memory device |
| KR101847890B1 (en) * | 2010-10-12 | 2018-04-12 | 삼성세미콘덕터, 인코포레이티드 | Pseudo page mode memory architecture and method |
| JP5443420B2 (en) * | 2011-03-23 | 2014-03-19 | 株式会社東芝 | Semiconductor memory device |
| US8482962B2 (en) * | 2011-04-27 | 2013-07-09 | Robert Newton Rountree | Low noise memory array |
| JP5727948B2 (en) * | 2012-01-16 | 2015-06-03 | 株式会社東芝 | Semiconductor memory device |
| US20150269995A1 (en) * | 2012-09-24 | 2015-09-24 | Ps4 Luxco S.A.R.L. | Semiconductor device |
| KR101952272B1 (en) | 2012-11-06 | 2019-02-26 | 삼성전자주식회사 | Semiconductor memory devices |
| KR102131746B1 (en) | 2013-09-27 | 2020-07-08 | 인텔 코포레이션 | Apparatus and method to optimize stt-mram size and write error rate |
| US9478273B2 (en) * | 2013-10-31 | 2016-10-25 | Intel Corporation | Low resistance bitline and sourceline apparatus for improving read and write operations of a nonvolatile memory |
| CN105741874B (en) * | 2014-12-08 | 2019-10-25 | 中芯国际集成电路制造(上海)有限公司 | Double bit line sensing circuits and reading method for flash memory |
| US20170263299A1 (en) * | 2016-03-11 | 2017-09-14 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
| US10535392B2 (en) * | 2017-06-26 | 2020-01-14 | Samsung Electronics Co., Ltd. | Integrated circuit memory device with write driver and method of operating same |
| DE102020127961B4 (en) * | 2020-05-28 | 2025-08-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | MEMORY CIRCUIT AND WRITING METHOD |
| CN113782077A (en) * | 2020-06-09 | 2021-12-10 | 上海磁宇信息科技有限公司 | magnetic random access memory |
| TWI727850B (en) * | 2020-07-13 | 2021-05-11 | 大陸商珠海南北極科技有限公司 | Magnetoresistive random access memory and operating method thereof |
| US12080346B2 (en) | 2022-05-17 | 2024-09-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device, integrated circuit device and method |
| FR3161303A1 (en) * | 2024-04-12 | 2025-10-17 | Weebit Nano Ltd | Resistive random access memory with reduced disturbance current in a shared source line memory cell architecture |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6549446B2 (en) * | 2000-03-01 | 2003-04-15 | Hewlett-Packard Company | Data balancing scheme in solid state storage devices |
| US6577528B2 (en) * | 2000-12-15 | 2003-06-10 | Infineon Technologies Ag | Circuit configuration for controlling write and read operations in a magnetoresistive memory configuration |
| JP2003228974A (en) | 2002-01-30 | 2003-08-15 | Mitsubishi Electric Corp | Thin film magnetic storage device |
| US20090103354A1 (en) * | 2007-10-17 | 2009-04-23 | Qualcomm Incorporated | Ground Level Precharge Bit Line Scheme for Read Operation in Spin Transfer Torque Magnetoresistive Random Access Memory |
| US8482969B2 (en) | 2010-09-17 | 2013-07-09 | Kabushiki Kaisha Toshiba | Semiconductor storage device |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2003297071A (en) * | 2002-01-30 | 2003-10-17 | Sanyo Electric Co Ltd | Memory device |
| JP2004079002A (en) * | 2002-08-09 | 2004-03-11 | Renesas Technology Corp | Nonvolatile storage device |
-
2010
- 2010-09-17 JP JP2010208930A patent/JP5190499B2/en not_active Expired - Fee Related
-
2011
- 2011-09-08 US US13/228,255 patent/US8482969B2/en not_active Ceased
-
2015
- 2015-07-08 US US14/794,707 patent/USRE46702E1/en active Active
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6549446B2 (en) * | 2000-03-01 | 2003-04-15 | Hewlett-Packard Company | Data balancing scheme in solid state storage devices |
| US6577528B2 (en) * | 2000-12-15 | 2003-06-10 | Infineon Technologies Ag | Circuit configuration for controlling write and read operations in a magnetoresistive memory configuration |
| JP2003228974A (en) | 2002-01-30 | 2003-08-15 | Mitsubishi Electric Corp | Thin film magnetic storage device |
| US6738285B2 (en) | 2002-01-30 | 2004-05-18 | Renesas Technology Corp. | Thin film magnetic memory device with high-accuracy data read structure having a reduced number of circuit elements |
| US20090103354A1 (en) * | 2007-10-17 | 2009-04-23 | Qualcomm Incorporated | Ground Level Precharge Bit Line Scheme for Read Operation in Spin Transfer Torque Magnetoresistive Random Access Memory |
| US8482969B2 (en) | 2010-09-17 | 2013-07-09 | Kabushiki Kaisha Toshiba | Semiconductor storage device |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20180005678A1 (en) * | 2015-01-15 | 2018-01-04 | Agency For Science Technology And Research | Memory device and method for operating thereof |
| US11727975B2 (en) | 2021-03-08 | 2023-08-15 | Kioxia Corporation | Nonvolatile memory device |
Also Published As
| Publication number | Publication date |
|---|---|
| US8482969B2 (en) | 2013-07-09 |
| JP2012064281A (en) | 2012-03-29 |
| JP5190499B2 (en) | 2013-04-24 |
| US20120069639A1 (en) | 2012-03-22 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| USRE46702E1 (en) | Semiconductor storage device comprising magnetic tunnel junction elements and write amplifiers | |
| US8634232B2 (en) | Write driver circuit for MRAM, MRAM and layout structure thereof | |
| US8711609B2 (en) | Nonvolatile memory device | |
| RU2471260C2 (en) | Recording operation for magnetoresistive random access memory with spin transfer torque with reduced size of bit cell | |
| US8508977B2 (en) | Semiconductor memory device | |
| US8315090B2 (en) | Pseudo page mode memory architecture and method | |
| JP6421399B2 (en) | Semiconductor memory device using STT-MRAM | |
| US8154905B2 (en) | Semiconductor memory device having a resistive memory element | |
| US9824736B1 (en) | Memory device | |
| US9754664B2 (en) | Semiconductor memory | |
| US20160133308A1 (en) | Resistance change memory | |
| US20110305067A1 (en) | Semiconductor memory device in which resistance state of memory cell is controllable | |
| KR102521756B1 (en) | Delay circuit of semiconductor memory device, semiconductor memory device and method of operating the same | |
| US20160064059A1 (en) | Semiconductor memory device | |
| US10020040B2 (en) | Semiconductor memory device | |
| US9773538B2 (en) | Nonvolatile semiconductor memory | |
| US10311931B2 (en) | Semiconductor memory device | |
| KR20030014567A (en) | Thin film magnetic memory device realizing both high-speed data reading operation and stable operation | |
| US20170076791A1 (en) | Semiconductor memory device | |
| US9761293B2 (en) | Semiconductor storage device | |
| US10056128B2 (en) | Semiconductor storage device | |
| CN110136760B (en) | MRAM chip | |
| CN112927737A (en) | Non-volatile register with magnetic tunnel junction | |
| CN110097903B (en) | MRAM chip using in-word reference cell and read-write method thereof | |
| JP2013206493A (en) | Semiconductor storage device and method of driving the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TOSHIBA MEMORY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KABUSHIKI KAISHA TOSHIBA;REEL/FRAME:042999/0628 Effective date: 20170614 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: K.K. PANGEA, JAPAN Free format text: MERGER;ASSIGNOR:TOSHIBA MEMORY CORPORATION;REEL/FRAME:055659/0471 Effective date: 20180801 Owner name: TOSHIBA MEMORY CORPORATION, JAPAN Free format text: CHANGE OF NAME AND ADDRESS;ASSIGNOR:K.K. PANGEA;REEL/FRAME:055669/0401 Effective date: 20180801 Owner name: KIOXIA CORPORATION, JAPAN Free format text: CHANGE OF NAME AND ADDRESS;ASSIGNOR:TOSHIBA MEMORY CORPORATION;REEL/FRAME:055669/0001 Effective date: 20191001 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |