USRE46333E1 - High-side sensing of zero inductor current for step-down DC-DC converter - Google Patents

High-side sensing of zero inductor current for step-down DC-DC converter Download PDF

Info

Publication number
USRE46333E1
USRE46333E1 US14/092,826 US201314092826A USRE46333E US RE46333 E1 USRE46333 E1 US RE46333E1 US 201314092826 A US201314092826 A US 201314092826A US RE46333 E USRE46333 E US RE46333E
Authority
US
United States
Prior art keywords
voltage
zero
output
switching transistor
low
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US14/092,826
Inventor
Congzhong Huang
Sisan Shen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intersil Americas LLC
Original Assignee
Intersil Americas LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intersil Americas LLC filed Critical Intersil Americas LLC
Priority to US14/092,826 priority Critical patent/USRE46333E1/en
Assigned to Intersil Americas LLC reassignment Intersil Americas LLC CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: INTERSIL AMERICAS INC.
Application granted granted Critical
Publication of USRE46333E1 publication Critical patent/USRE46333E1/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B01PHYSICAL OR CHEMICAL PROCESSES OR APPARATUS IN GENERAL
    • B01JCHEMICAL OR PHYSICAL PROCESSES, e.g. CATALYSIS OR COLLOID CHEMISTRY; THEIR RELEVANT APPARATUS
    • B01J13/00Colloid chemistry, e.g. the production of colloidal materials or their solutions, not otherwise provided for; Making microcapsules or microballoons
    • B01J13/02Making microcapsules or microballoons
    • B01J13/04Making microcapsules or microballoons by physical processes, e.g. drying, spraying

Definitions

  • the present invention relates to DC to DC converters, and more particularly, to the sensing of zero inductor currents using both high-side and low-side switching transistors within a DC to DC converter.
  • DC to DC voltage regulators are used for maintaining a consistent output voltage for application to digital and analog circuitries within various circuit devices.
  • An applied input voltage may vary for various reasons. However, despite these variances in the input voltage it is necessary to maintain the voltage applied to various internal circuitries at a consistent level that does not adversely effect the operation of the associated circuit.
  • a DC to DC voltage converter adequately provides this functionality.
  • the DC to DC voltage converter includes an inductor therein having a current passing there through. Effectively sensing the zero crossing of this inductor current within the DC to DC converter is an important feature for synchronous DC to DC converters.
  • the zero crossing detection of the inductor current is a critical factor that the DC to DC converter needs in order to determine on/off state of the low side switching transistor in order to save energy and improve the overall efficiency at the DC to DC converter. Improving the efficiency will enable the extension of the battery life of the associated electrical circuit.
  • the inductor current zero crossing is detected by sensing voltage through the low side switching transistor.
  • a determination is made when the current decreases from a particular value to zero.
  • the inductor current decreases only when the low side switching transistor is turned on. This makes traditional zero crossing sensing techniques applicable only during the on condition of the low side switching transistor.
  • the use of the low side switching transistor to determine a conductor current zero crossing has certain limitations.
  • One limitation arises when the switching frequency of the switching transistors of the DC to DC converter increases. As the switching frequency increases, the switching cycle becomes shorter. Therefore for the same duty cycle, both the turn on and the turn off time become smaller.
  • the turn on time of the low side switching transistor is so short that the length of time that the transistor is turned on is not sufficient to enable a sensing device to respond to the “on” state of the low side switching transistor. This causes a problem with using the low side switching transistor “on” condition as an indication of zero crossing inductor current sensing.
  • the present invention comprises in one aspect thereof a DC to DC converter including circuitry for generating a PWM waveform at a phase node of a DC to DC converter responsive to an input voltage and a monitored output voltage.
  • the circuitry further comprises a high side switching transistor connected between the input voltage and the phase node and a low side switching transistor connected between the phase node and ground.
  • An output filter connected to the circuitry for generating the PWM waveform signal at the phase node includes an inductor having a first side connected to the phase node and a second side connected to the output voltage node. Detection circuitry detects zero current crossing within the inductor responsive to a voltage across both the high side switching transistor and a voltage across the low side switching transistor.
  • FIG. 1 is a functional block diagram of a voltage regulator circuit
  • FIG. 2 is a schematic diagram of a voltage regulator with a PWM converter circuit
  • FIG. 3 is a schematic diagram of the circuitry for detecting a zero inductor current within a step down DC to DC converter
  • FIG. 4 illustrates the wave forms associated with the operation of the circuit of FIG. 3 .
  • a voltage regulator circuit 102 Every electronic circuit is designed to operate off of some type of voltage supply which is assumed to be constant.
  • a voltage regulator provides this constant DC output voltage and contains circuitry that continuously holds the output voltage at the designed value regardless of changes in load current or input voltage.
  • a voltage regulator operates by using a voltage controlled current/voltage source 104 to force a fixed voltage to appear at the regulator output terminal 106 .
  • a sense/control circuitry 110 monitors the output voltage, and adjusts the current source 104 to hold the output voltage at the desired level.
  • the design limit of the current source 104 defines the maximum load current the voltage regulator 102 can source and still maintain regulation of the output voltage.
  • the output voltage is controlled using a feedback loop which requires some type of compensation to assure loop stability.
  • Most voltage regulators have built-in compensation and are completely stable without external components. Some regulators require some external capacitance connected from the output lead to ground to ensure regulator stability.
  • Another characteristic of a voltage regulator is that it requires a finite amount of time to correct the output voltage after a change in a load current demand. The time lag defines the characteristic transient response of the voltage regulator, which is a measure of how fast the voltage regulator returns to steady state conditions after a load change. Voltage regulation may be used in any number of electronic devices to control an output voltage.
  • FIG. 2 there is illustrated a voltage regulator within a PWM DC-DC converter circuit 202 .
  • the output voltage VOUT is regulated to the reference voltage signal VREF applied to a positive input of error amplifier 204 .
  • the error amplifier 204 output is compared with the output of oscillator 206 , which generates a triangular waveform, at the PWM comparator 208 .
  • the output of the PWM comparator 208 is applied to driver circuits 210 and 212 , which drive the gates of high side switching transistor 214 and low side switching transistor 216 . This process provides a pulse width modulated waveform with an amplitude of VIN at a phase node 218 connected to a first side of inductor 220 .
  • the PWM waveform provided from phase node 218 is smoothed by an output filter consisting of inductor 220 and capacitor 222 .
  • the error amplifier 204 has an input impedance ZIN 224 and an FB (Feed back) pin impedance ZFB at 226 .
  • the input impedance 224 and the FB pin impedance 226 comprise a compensation loop for the error amplifier 204 .
  • FIG. 3 there is illustrated a schematic diagram of the circuitry for detecting the inductor current zero crossings using each of the high side switching transistor 214 and the low side switching transistor 216 described previously with respect to FIG. 2 .
  • the high side switching transistor 214 is connected between the input voltage PVIN and the phase node 218 .
  • the phase node 218 is the node connected to the inductor 220 through which the inductor current zero crossing is to be detected.
  • the low side switching transistor 216 is connected between the phase node 218 and ground.
  • a first comparator 308 has its inputs connected to the phase node 218 and ground respectively. This enables detecting of the voltage across the low side switching transistor to determine its on/off state.
  • the output of the comparator 308 is connected to a first input of an OR gate 310 .
  • a second comparator 312 has its inputs connected to the input voltage node PVIN and to the phase node 218 . This enables detecting of the voltage across the high side switching transistor to determine its on/off state.
  • the output of the OR gate 310 is connected to a counter 311 . The counter counts the number of clock cycles that the output signal goes high. If the counter 311 monitors eights continuous clock cycles high for the output signal, this indicates that either the COMP 1 or COMP 2 has detected zero crossings for eight continuous clock cycles which will initiate the pulse frequency modulation (PFM control mode). Thus, the output signal is used in the PWM mode (CCM mode) to initiate the PFM control mode.
  • the output of comparator 312 is connected to a second input of the OR gate 310 .
  • the comparator 308 is connected to monitor the voltage across the low side switching transistor 216 between the phase node 218 and ground. When the inductor current reaches zero or is below zero while the low side switching transistor is turned “on”, the voltage at the phase node 218 is equal to or higher than the ground voltage PGND at the ground node. When this condition occurs, the output of the comparator 308 goes to a logic high (“one”) level due to the value of the voltage at the phase node VPHS minus the voltage PGND at the ground node changing from a negative value to a positive value. In this manner, an inductor current zero crossing is detected.
  • every comparator such as comparator 308 has speed limitations and requires a certain amount of time in order to respond at the output to changes within the input difference applied to the inputs of the comparator 308 .
  • the switching frequency or duty cycle of the DC to DC converter increases (i.e. VOUT is close to VIN)
  • the “on” time of the low side switching transistor 216 becomes shorter and shorter.
  • the higher the duty cycle/switching frequency of the DC to DC converter the narrower the pulse width applied to the switching transistors.
  • the comparator 308 will have no time to respond to voltage changes across the low side switching transistor 216 because of the short “on” time of the transistor 216 .
  • the zero current crossing within the inductor 220 can not cannot be detected and the DC to DC converter can not cannot change from PWM (pulse width modulation) mode to PFM (pulse frequency modulation) mode, even when the load current reaches zero.
  • the addition of comparator 312 and OR gate 310 enables this problem to be overcome.
  • the comparator 312 enables the inductor current zero crossing point to also be detected during the “on” time of the high side switching transistor 214 .
  • the phase voltage VPHS at node 218 is equal to or higher than the input voltage PVIN, and the output of the comparator 312 is triggered to a logical high level (“one”) due to the change of the phase node voltage VPHS minus the input node voltage VPVIN from negative to positive. This enables the inductor current zero crossing within the inductor 220 to be detected during the high side switching transistor 214 “on” time.
  • comparator 312 and comparator 308 are ORed together by the OR gate 310 to generate an inductor current zero crossing level detector that measures zero crossing values across a broader frequency and duty cycle range than merely the comparator 308 monitoring the low side transistor 216 .
  • an indication of the zero current crossing within the inductor indicated by the voltage across either of the high side switching transistor 214 or the low side switching transistor 216 may cause the output of the OR gate 310 to be triggered indicating the zero current crossing detection.
  • Comparator 312 is on after the high-side switching transistor is turned on, while comparator 308 is turned on after the low-side switching transistor is turned on. While the comparator 308 is disabled, the output of the comparator is forced to a logical low level. When the comparator 312 is disabled, its output is also forced to a logical low level.
  • the output of the OR gate 310 is connected to a counter 311 . The counter counts the number of clock cycles that the output signal goes high. If the counter 311 monitors eight continuous clock cycles high for the output signal, this indicates, that either the COMP 1 or COMP 2 has detected zero crossings for eight continuous clock cycles which will initiate the pulse frequency modulation (PFM control mode). Thus the output signal is used in the PWM mode (CCM mode) to initiate the PFM control mode.
  • PFM control mode pulse frequency modulation
  • the waveform I L 402 represents the inductor current through the inductor 220 of a DC to DC DC-to-DC converter.
  • the current through the conductor inductor 220 is represented by a sawtooth type waveform that goes above and below a zero amp ampere (0 A) inductor current indicated generally by the dashed line 404 .
  • the inductor current is increasing from times time T 1 one to times time T 2 and is decreasing from time T 2 to time T 3 . This pattern repeats throughout the waveform 402 .
  • a zero crossing of the inductor current is indicating indicated generally at 406 . Of course numerous other occurrences of zero crossings within the waveform are also present.
  • the phase node voltage waveform VPHS is illustrated generally by waveform 408 . Additionally illustrated with respect to this waveform are the input voltage which is indicated as a consistent voltage VPVIN PVIN 410 and the ground voltage indicated by PGND 412 .
  • the voltage at the phase node 218 is decreasing from times time T 1 to times time T 2 . At time T 2 the voltage VPHS drops below PGND 412 .
  • the voltage VPHS at the phase node 420 218 then begins increasing from time T 2 to time T 3 . This process is then repeated.
  • the output voltage of comparator 308 is represented by voltage wave form 414 wave-form 416.
  • the output of comparator 308 goes high at each instance of the decreasing inductor current crossing zero at times T 1 , T 3 , etc.
  • the output of comparator 312 is indicated generally by the waveform 416 414. This pulse comparator 312 monitors the voltage across the high side transistor and provides an indication when the phase voltage VPHS is equal to or higher than the input voltage VPVIN PVIN.
  • the OR gate output represented generally by waveform 420 , provides a wider pulse when both the outputs of the comparator comparators 308 and 312 have gone high responsive to a zero current zero-current crossing or additionally registers a narrower pulse responsive to the output of the comparator 312 when only the comparator 312 may detect the zero current crossing due to the frequency/duty cycle of the DC to DC voltage inverter converter being to too high. Therefore, using the above described system and method, there are no duty cycle limitations to the circuitry as compared with prior art implementations. The Therefore, the circuitry can achieve a truly detect a zero-current crossing point during PWM mode, and transition from PWM mode to PFM mode, even while the power supply is operating at a 100% duty cycle in PWM to PFM transition mode.

Landscapes

  • Chemical & Material Sciences (AREA)
  • Organic Chemistry (AREA)
  • Dispersion Chemistry (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Dc-Dc Converters (AREA)
  • Pharmaceuticals Containing Other Organic And Inorganic Compounds (AREA)

Abstract

A DC to DC converter circuit includes circuitry for generating a PWM waveform signal at a phase node of a DC to DC converter responsive to an input voltage and a monitor monitored output voltage. The circuitry further includes a high side switching transistor connected between the input voltage and a phase node and a low side switching transistor connected between the phase node and ground. An output filter is connected to the circuitry for generating the PWM waveform signal. The output filter includes an inductor having a first side connected to the phase node and a second side connected to an output voltage node. Detection circuitry detects zero current crossings in the inductor responsive to a voltage across the high side switching transistor and a voltage across the low side switching transistor.

Description

More than one application has been filed for the reissue of U.S. Pat. No. 8,067,929. In addition to the present application, U.S. application Ser. No. 14/984,789 is a divisional reissue of the present application and was filed on Dec. 30, 2015.
CROSS-REFERENCE TO RELATED APPLICATIONS
The present application is for reissue of U.S. Pat. No. 8,067,929, filed Sep. 4, 2008, which patent claims benefit of U.S. Application Ser. No. 61/033,259, filed Mar. 3, 2008, and entitled HIGH-SIDE SENSING OF ZERO INDUCTOR CURRENT FOR STEP DOWN DC-DC CONVERTER, and which is patent and application are incorporated herein by reference.
TECHNICAL FIELD
The present invention relates to DC to DC converters, and more particularly, to the sensing of zero inductor currents using both high-side and low-side switching transistors within a DC to DC converter.
BACKGROUND
DC to DC voltage regulators are used for maintaining a consistent output voltage for application to digital and analog circuitries within various circuit devices. An applied input voltage may vary for various reasons. However, despite these variances in the input voltage it is necessary to maintain the voltage applied to various internal circuitries at a consistent level that does not adversely effect the operation of the associated circuit. A DC to DC voltage converter adequately provides this functionality. The DC to DC voltage converter includes an inductor therein having a current passing there through. Effectively sensing the zero crossing of this inductor current within the DC to DC converter is an important feature for synchronous DC to DC converters.
The zero crossing detection of the inductor current is a critical factor that the DC to DC converter needs in order to determine on/off state of the low side switching transistor in order to save energy and improve the overall efficiency at the DC to DC converter. Improving the efficiency will enable the extension of the battery life of the associated electrical circuit. In prior art environments, the inductor current zero crossing is detected by sensing voltage through the low side switching transistor. Typically, when determining zero inductor current, a determination is made when the current decreases from a particular value to zero. The inductor current decreases only when the low side switching transistor is turned on. This makes traditional zero crossing sensing techniques applicable only during the on condition of the low side switching transistor.
However, the use of the low side switching transistor to determine a conductor current zero crossing has certain limitations. One limitation arises when the switching frequency of the switching transistors of the DC to DC converter increases. As the switching frequency increases, the switching cycle becomes shorter. Therefore for the same duty cycle, both the turn on and the turn off time become smaller. At particular points, the turn on time of the low side switching transistor is so short that the length of time that the transistor is turned on is not sufficient to enable a sensing device to respond to the “on” state of the low side switching transistor. This causes a problem with using the low side switching transistor “on” condition as an indication of zero crossing inductor current sensing. Thus, there is a need for a an improved method for detecting inductor current zero crossings in a DC to DC converter.
SUMMARY
The present invention, as disclosed and described herein, comprises in one aspect thereof a DC to DC converter including circuitry for generating a PWM waveform at a phase node of a DC to DC converter responsive to an input voltage and a monitored output voltage. The circuitry further comprises a high side switching transistor connected between the input voltage and the phase node and a low side switching transistor connected between the phase node and ground. An output filter connected to the circuitry for generating the PWM waveform signal at the phase node includes an inductor having a first side connected to the phase node and a second side connected to the output voltage node. Detection circuitry detects zero current crossing within the inductor responsive to a voltage across both the high side switching transistor and a voltage across the low side switching transistor.
BRIEF DESCRIPTION OF THE DRAWINGS
For a more complete understanding, reference is now made to the following description taken in conjunction with the accompanying Drawings in which:
FIG. 1 is a functional block diagram of a voltage regulator circuit;
FIG. 2 is a schematic diagram of a voltage regulator with a PWM converter circuit;
FIG. 3 is a schematic diagram of the circuitry for detecting a zero inductor current within a step down DC to DC converter; and
FIG. 4 illustrates the wave forms associated with the operation of the circuit of FIG. 3.
DETAILED DESCRIPTION
Referring now to the drawings, wherein like reference numbers are used herein to designate like elements throughout, the various views and embodiments of high-side sensing of zero inductor current for step down dc-dc converter are illustrated and described, and other possible embodiments are described. The figures are not necessarily drawn to scale, and in some instances the drawings have been exaggerated and/or simplified in places for illustrative purposes only. One of ordinary skill in the art will appreciate the many possible applications and variations based on the following examples of possible embodiments. Although the preferred embodiment has been described in detail, it should be understood that various changes, substitutions and alterations can be made therein without departing from the spirit and scope of the invention as defined by the appended claims.
Referring now to the drawings, and more particularly to FIG. 1, there is illustrated a voltage regulator circuit 102. Every electronic circuit is designed to operate off of some type of voltage supply which is assumed to be constant. A voltage regulator provides this constant DC output voltage and contains circuitry that continuously holds the output voltage at the designed value regardless of changes in load current or input voltage. A voltage regulator operates by using a voltage controlled current/voltage source 104 to force a fixed voltage to appear at the regulator output terminal 106. A sense/control circuitry 110 monitors the output voltage, and adjusts the current source 104 to hold the output voltage at the desired level. The design limit of the current source 104 defines the maximum load current the voltage regulator 102 can source and still maintain regulation of the output voltage.
The output voltage is controlled using a feedback loop which requires some type of compensation to assure loop stability. Most voltage regulators have built-in compensation and are completely stable without external components. Some regulators require some external capacitance connected from the output lead to ground to ensure regulator stability. Another characteristic of a voltage regulator is that it requires a finite amount of time to correct the output voltage after a change in a load current demand. The time lag defines the characteristic transient response of the voltage regulator, which is a measure of how fast the voltage regulator returns to steady state conditions after a load change. Voltage regulation may be used in any number of electronic devices to control an output voltage.
Referring now to FIG. 2, there is illustrated a voltage regulator within a PWM DC-DC converter circuit 202. The output voltage VOUT is regulated to the reference voltage signal VREF applied to a positive input of error amplifier 204. The error amplifier 204 output is compared with the output of oscillator 206, which generates a triangular waveform, at the PWM comparator 208. The output of the PWM comparator 208 is applied to driver circuits 210 and 212, which drive the gates of high side switching transistor 214 and low side switching transistor 216. This process provides a pulse width modulated waveform with an amplitude of VIN at a phase node 218 connected to a first side of inductor 220. The PWM waveform provided from phase node 218 is smoothed by an output filter consisting of inductor 220 and capacitor 222. The error amplifier 204 has an input impedance ZIN 224 and an FB (Feed back) pin impedance ZFB at 226. The input impedance 224 and the FB pin impedance 226 comprise a compensation loop for the error amplifier 204.
Referring now to FIG. 3, there is illustrated a schematic diagram of the circuitry for detecting the inductor current zero crossings using each of the high side switching transistor 214 and the low side switching transistor 216 described previously with respect to FIG. 2. The high side switching transistor 214 is connected between the input voltage PVIN and the phase node 218. As illustrated previously in FIG. 2, the phase node 218 is the node connected to the inductor 220 through which the inductor current zero crossing is to be detected. The low side switching transistor 216 is connected between the phase node 218 and ground. A first comparator 308 has its inputs connected to the phase node 218 and ground respectively. This enables detecting of the voltage across the low side switching transistor to determine its on/off state. The output of the comparator 308 is connected to a first input of an OR gate 310. A second comparator 312 has its inputs connected to the input voltage node PVIN and to the phase node 218. This enables detecting of the voltage across the high side switching transistor to determine its on/off state. The output of the OR gate 310 is connected to a counter 311. The counter counts the number of clock cycles that the output signal goes high. If the counter 311 monitors eights continuous clock cycles high for the output signal, this indicates that either the COMP 1 or COMP 2 has detected zero crossings for eight continuous clock cycles which will initiate the pulse frequency modulation (PFM control mode). Thus, the output signal is used in the PWM mode (CCM mode) to initiate the PFM control mode. The output of comparator 312 is connected to a second input of the OR gate 310.
The higher the duty cycles or switching frequency of the DC to DC converter, the narrower the pulse width provided across the low side switching transistor 216. The comparator 308 is connected to monitor the voltage across the low side switching transistor 216 between the phase node 218 and ground. When the inductor current reaches zero or is below zero while the low side switching transistor is turned “on”, the voltage at the phase node 218 is equal to or higher than the ground voltage PGND at the ground node. When this condition occurs, the output of the comparator 308 goes to a logic high (“one”) level due to the value of the voltage at the phase node VPHS minus the voltage PGND at the ground node changing from a negative value to a positive value. In this manner, an inductor current zero crossing is detected.
However, every comparator such as comparator 308 has speed limitations and requires a certain amount of time in order to respond at the output to changes within the input difference applied to the inputs of the comparator 308. As the switching frequency or duty cycle of the DC to DC converter increases (i.e. VOUT is close to VIN), the “on” time of the low side switching transistor 216 becomes shorter and shorter. The higher the duty cycle/switching frequency of the DC to DC converter, the narrower the pulse width applied to the switching transistors. At a certain point, the comparator 308 will have no time to respond to voltage changes across the low side switching transistor 216 because of the short “on” time of the transistor 216. When the low side switching transistor 216 “on” time is shorter than the response time of the comparator 308, there will be no detection of the voltage change across the transistor 216 by the comparator 308. However, this short-coming may be overcome by monitoring the voltage across the high side switching transistor 214 using a second comparator 312.
When the response time of the comparator 308 is insufficient to detect the “on” time of the low side switching transistor 216, the zero current crossing within the inductor 220 can not cannot be detected and the DC to DC converter can not cannot change from PWM (pulse width modulation) mode to PFM (pulse frequency modulation) mode, even when the load current reaches zero. The addition of comparator 312 and OR gate 310 enables this problem to be overcome. The comparator 312 enables the inductor current zero crossing point to also be detected during the “on” time of the high side switching transistor 214. When the inductor current is zero or negative, the phase voltage VPHS at node 218 is equal to or higher than the input voltage PVIN, and the output of the comparator 312 is triggered to a logical high level (“one”) due to the change of the phase node voltage VPHS minus the input node voltage VPVIN from negative to positive. This enables the inductor current zero crossing within the inductor 220 to be detected during the high side switching transistor 214 “on” time.
The outputs of comparator 312 and comparator 308 are ORed together by the OR gate 310 to generate an inductor current zero crossing level detector that measures zero crossing values across a broader frequency and duty cycle range than merely the comparator 308 monitoring the low side transistor 216. Thus, an indication of the zero current crossing within the inductor indicated by the voltage across either of the high side switching transistor 214 or the low side switching transistor 216 may cause the output of the OR gate 310 to be triggered indicating the zero current crossing detection. When the duty cycle of the DC to DC converter is high and comparator 308 does not have a sufficient response time to respond to voltage changes across the transistor 216, the longer “on” time of the high side switching transistor 214 due to its fixed switching frequency will enable sufficient time for the comparator 312 to detect voltage changes and respond to inductor current zero crossings. The same conditions occur when the duty cycle is at a very low level and comparator 312 has more time to detect inductor current zero crossings. As described previously, when the output of the OR gate 310 is determined to detect zero crossing for eight continuous clock cycles by the counter 311, this is used to initiate the PFM control mode within the switching control circuitry of the PWM controller associated with the regulator. Comparator 312 and comparator 308 are never on at the same time. Comparator 312 is on after the high-side switching transistor is turned on, while comparator 308 is turned on after the low-side switching transistor is turned on. While the comparator 308 is disabled, the output of the comparator is forced to a logical low level. When the comparator 312 is disabled, its output is also forced to a logical low level. The output of the OR gate 310 is connected to a counter 311. The counter counts the number of clock cycles that the output signal goes high. If the counter 311 monitors eight continuous clock cycles high for the output signal, this indicates, that either the COMP 1 or COMP 2 has detected zero crossings for eight continuous clock cycles which will initiate the pulse frequency modulation (PFM control mode). Thus the output signal is used in the PWM mode (CCM mode) to initiate the PFM control mode. Thus, a complementary detection system is provided.
Referring now to FIG. 4, there are illustrated the wave forms wave-forms of the various signals at particular nodes within the circuit described with respect to FIG. 3. The waveform IL 402 represents the inductor current through the inductor 220 of a DC to DC DC-to-DC converter. The current through the conductor inductor 220 is represented by a sawtooth type waveform that goes above and below a zero amp ampere (0 A) inductor current indicated generally by the dashed line 404. The inductor current is increasing from times time T1 one to times time T2 and is decreasing from time T2 to time T3. This pattern repeats throughout the waveform 402. A zero crossing of the inductor current is indicating indicated generally at 406. Of course numerous other occurrences of zero crossings within the waveform are also present.
The phase node voltage waveform VPHS is illustrated generally by waveform 408. Additionally illustrated with respect to this waveform are the input voltage which is indicated as a consistent voltage VPVIN PVIN 410 and the ground voltage indicated by PGND 412. The voltage at the phase node 218 is decreasing from times time T1 to times time T2. At time T2 the voltage VPHS drops below PGND 412. The voltage VPHS at the phase node 420 218 then begins increasing from time T2 to time T3. This process is then repeated.
The output voltage of comparator 308 is represented by voltage wave form 414 wave-form 416. The output of comparator 308 goes high at each instance of the decreasing inductor current crossing zero at times T1, T3, etc. The output of comparator 312 is indicated generally by the waveform 416 414. This pulse comparator 312 monitors the voltage across the high side transistor and provides an indication when the phase voltage VPHS is equal to or higher than the input voltage VPVIN PVIN. The OR gate output, represented generally by waveform 420, provides a wider pulse when both the outputs of the comparator comparators 308 and 312 have gone high responsive to a zero current zero-current crossing or additionally registers a narrower pulse responsive to the output of the comparator 312 when only the comparator 312 may detect the zero current crossing due to the frequency/duty cycle of the DC to DC voltage inverter converter being to too high. Therefore, using the above described system and method, there are no duty cycle limitations to the circuitry as compared with prior art implementations. The Therefore, the circuitry can achieve a truly detect a zero-current crossing point during PWM mode, and transition from PWM mode to PFM mode, even while the power supply is operating at a 100% duty cycle in PWM to PFM transition mode.
It will be appreciated by those skilled in the art having the benefit of this disclosure that this high-side sensing of zero inductor current for step down dc-dc converter provides an improved inductor current zero crossing detector. It should be understood that the drawings and detailed description herein are to be regarded in an illustrative rather than a restrictive manner, and are not intended to be limiting to the particular forms and examples disclosed. On the contrary, included are any further modifications, changes, rearrangements, substitutions, alternatives, design choices, and embodiments apparent to those of ordinary skill in the art, without departing from the spirit and scope hereof, as defined by the following claims. Thus, it is intended that the following claims be interpreted to embrace all such further modifications, changes, rearrangements, substitutions, alternatives, design choices, and embodiments.

Claims (17)

What is claimed is:
1. A DC to DC DC-to-DC converter circuit, comprising:
circuitry for generating configured to generate a PWM waveform signal of the DC to DC DC-to-DC converter responsive to an input voltage and a monitored output voltage, the circuitry further comprising a high side high-side switching transistor connected between the input voltage and the a phase node and a low side low-side switching transistor connected between the phase node and ground;
an output filter connected to the circuitry for generating and configured to generate the PWM waveform signal, the output filter including an inductor having a first side connected to the phase node and a second side connected to an output voltage node;
detection circuitry for detecting zero current configured to detect zero-current crossings in the inductor responsive to a voltage across the high side high-side switching transistor and a voltage across the low side low-side switching transistor; and
wherein the detection circuitry detects is configured to detect zero current crossing zero-current crossings in the inductor using the turn on time of a high side during a turn-on time of the high-side switching transistor at while circuitry is operating in a frequency range causing that causes a turn on turn-on time of a low side the low-side switching transistor to be too short to detect the zero current crossing zero-current crossings in the inductor using the low side low-side switching transistor.
2. The DC to DC DC-to-DC converter circuit of claim 1, wherein the detection of the zero current crossings in the inductor enables the DC to DC DC-to-DC converter to pass from a PWM mode to a PFM mode.
3. The DC to DC DC-to-DC converter circuit of claim 1, wherein the detection circuitry further comprises:
a first comparator for comparing configured to compare a first voltage at the phase node with a second voltage at the ground and generating to generate a first output responsive thereto;
a second comparator for comparing configured to compare the first voltage at the phase node with a third voltage at an input voltage node and generating to generate a second output responsive thereto; and
a logical OR gate connected to receive the first output and the second output and to generate a third output responsive thereto, wherein the third output indicates the zero current zero-current crossings in the inductor.
4. The DC to DC DC-to-DC converter circuit of claim 3, wherein the first comparator providing is configured to generate the first output at a first logical level is responsive to a difference between the first voltage and the second voltage going from a negative value to a positive value and further wherein the second comparator providing is configured to generate the second output at the first logical level is responsive to a difference between the first voltage and the third voltage going from a negative value to a positive value.
5. The DC to DC DC-to-DC converter circuit of claim 3, wherein the detection circuitry can is configured to detect the zero current zero-current crossings in the inductor when while the operating frequency of the DC to DC DC-to-DC converter operates at is in a frequency range causing a turn on turn-on time of the low side low-side switching transistor to be too short for the first comparator to detect the zero current zero-current crossings in the inductor.
6. The DC to DC DC-to-DC converter circuit of claim 2, wherein the detection circuitry detects the zero current is configured to detect the zero-current crossings in the inductor using the turn on time of high side during the turn-on time of the high-side switching transistor at while the circuitry is operating in a frequency range causing a turn on time of the low side which causes the turn-on time of the low-side switching transistor to be too short for the first comparator to detect the zero current zero-current crossings in the inductor.
7. Detection circuitry for detecting zero current zero-current crossings through an inductor of a DC to DC DC-to-DC converter circuit, comprising:
a first comparator for detecting a turn on time of a low side configured, during a turn-on time of a low-side switching transistor by comparing, to compare a first voltage at the a phase node with a second voltage at a ground node and generating to generate a first output responsive thereto;
a second comparator for detecting a turn on time of a high side configured, during a turn-on time of a high-side switching transistor by comparing, to compare the first voltage at the phase node with a third voltage at an input voltage and generating to generate a second output responsive thereto;
a logical OR gate connected to receive the first output and the second output and to generate a third output responsive thereto, wherein the third output indicates the zero current zero-current crossings in the inductor; and
wherein the detection circuitry can is configured to detect the zero current zero-current crossings in the inductor when while the operating frequency of the DC to DC DC-to-DC converter operates at is in a frequency range causing a turn on time of the low side turn-on time of the low-side switching transistor to be too short for the first comparator to detect the zero current zero-current crossings in the inductor.
8. The detection circuit of claim 7, wherein the detection of the zero current zero-current crossings in the inductor enables the DC to DC DC-to-DC converter to pass from a PWM mode to a PFM mode.
9. The detection circuit of claim 7, wherein the first comparator providing is configured to generate the first output at a first logical level is responsive to a difference between the first voltage and the second voltage going from a negative value to a positive value and further wherein the second comparator providing is configured to generate the second output at the first logical level is responsive to a difference between the first voltage and the third voltage going from a negative value to a positive value.
10. The detection circuit of claim 7, wherein the detection circuitry detects is configured to detect the zero current zero-current crossings in the inductor using the turn on time of high side during the turn-on time of the high-side switching transistor at while the detection circuitry is operating in a frequency range causing a turn on time of the low side which causes the turn-on time of the low-side switching transistor to be too short for the first comparator to detect the zero current zero-current crossings in the inductor.
11. A method for detecting zero current zero-current crossings within a DC to DC DC-to-DC converter circuit, comprising the steps of:
generating a PWM waveform signal of the DC to DC DC-to-DC converter responsive to an input voltage and a monitored output voltage;
filtering the PWM waveform signal through an output filter including and an inductor to generate an output voltage; and
detecting zero current the zero-current crossings in the inductor responsive to a voltage voltages across both a high side high-side switching transistor and a low side low-side switching transistor when while the operating frequency of the DC to DC DC-to-DC converter operates at in a frequency range causing a turn on turn-on time of the low side low-side switching transistor to be too short to detect the zero current crossing zero-current crossings in the inductor using only the low side low-side switching transistor.
12. The method of claim 11, wherein the step of detecting further comprises the steps of:
detecting an “on” state of the low side low-side switching transistor;
detecting an “on” state of the high side high-side switching transistor; and
generating an indication of the zero current crossing zero-current crossings responsive to the detection of the “on” state of at least one of the low side low-side switching transistor and the “on” state of at least one of the high side high-side switching transistor.
13. The method of claim 11 further including the step of switching the DC to DC DC-to-DC converter from a PWM mode to a PFM mode responsive to the detection of the zero current zero-current crossings in the inductor.
14. The method of claim 11, wherein the step of detecting further comprises the steps of:
comparing a first voltage at a phase node on a first side of the low side low-side switching transistor with a second voltage at a ground node on a second side of the low side low-side switching transistor;
generating a first output responsive to the comparison of the first voltage and the second voltage;
comparing the first voltage at the phase node on a first side of the high side high-side switching transistor with a third voltage at an input voltage node on a second side of the high side high-side switching transistor; and
generating a second output responsive to the comparison of the first voltage and the third voltage; and
logically ORing the first output and the second output to generate a third output, wherein the third output indicates the zero current zero-current crossings in the inductor.
15. The method of claim 14, wherein the step of generating the first output further comprises the step of generating the first output at a first logical level responsive to a difference between the first voltage and the second voltage going from a negative value to a positive value.
16. The method of claim 15, wherein the step of generating the second output further comprises the step of generating the second output at the first logical level responsive to a difference between the first voltage and the third voltage going from a negative value to a positive value.
17. Detection circuitry for detecting zero current zero-current crossings through an inductor of a DC to DC DC-to-DC converter circuit, comprising:
a first comparator for detecting a turn on time of a low side configured, during a turn-on time of a low-side switching transistor by comparing, to compare a first voltage at the a phase node with a second voltage at a ground node and generating to generate a first output responsive thereto;
a second comparator for detecting a turn on time of a high side configured, during a turn-on time of a high-side switching transistor by comparing, to compare the first voltage at the phase node with a third voltage at an input voltage node and generating to generate a second output responsive thereto;
a logical OR gate connected to receive the first output and the second output and to generate a third output responsive thereto, wherein the third output indicates the zero current zero-current crossings in through the inductor; and
wherein the detection circuitry detects the zero current crossings in the inductor using the turn on time of high side is configured to detect the zero-current crossings through the inductor using the high-side switching transistor during the turn-on time of the high-side switching transistor at while the low-side switching transistor is operating in a frequency range causing a turn on time of the low side which causes the turn-on time of the low-side switching transistor to be too short for the first comparator to detect the zero current crossings in the inductor zero-current crossings through the inductor using the low-side switching transistor.
US14/092,826 2008-03-03 2013-11-27 High-side sensing of zero inductor current for step-down DC-DC converter Expired - Fee Related USRE46333E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/092,826 USRE46333E1 (en) 2008-03-03 2013-11-27 High-side sensing of zero inductor current for step-down DC-DC converter

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US3325908P 2008-03-03 2008-03-03
US12/204,344 US8067929B2 (en) 2008-03-03 2008-09-04 High-side sensing of zero inductor current for step down DC-DC converter
US14/092,826 USRE46333E1 (en) 2008-03-03 2013-11-27 High-side sensing of zero inductor current for step-down DC-DC converter

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/204,344 Reissue US8067929B2 (en) 2008-03-03 2008-09-04 High-side sensing of zero inductor current for step down DC-DC converter

Publications (1)

Publication Number Publication Date
USRE46333E1 true USRE46333E1 (en) 2017-03-07

Family

ID=41012555

Family Applications (3)

Application Number Title Priority Date Filing Date
US12/204,344 Ceased US8067929B2 (en) 2008-03-03 2008-09-04 High-side sensing of zero inductor current for step down DC-DC converter
US12/378,838 Abandoned US20090218708A1 (en) 2008-03-03 2009-02-20 Process for preparing concentrated aqueous micellar solutions
US14/092,826 Expired - Fee Related USRE46333E1 (en) 2008-03-03 2013-11-27 High-side sensing of zero inductor current for step-down DC-DC converter

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US12/204,344 Ceased US8067929B2 (en) 2008-03-03 2008-09-04 High-side sensing of zero inductor current for step down DC-DC converter
US12/378,838 Abandoned US20090218708A1 (en) 2008-03-03 2009-02-20 Process for preparing concentrated aqueous micellar solutions

Country Status (6)

Country Link
US (3) US8067929B2 (en)
KR (1) KR20100123854A (en)
CN (1) CN101960700B (en)
DE (1) DE112009000505T5 (en)
TW (2) TWI483528B (en)
WO (1) WO2009111438A2 (en)

Families Citing this family (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8067929B2 (en) 2008-03-03 2011-11-29 Intersil Americas, Inc. High-side sensing of zero inductor current for step down DC-DC converter
US8441244B2 (en) * 2008-09-15 2013-05-14 Stmicroelectronics S.R.L. Control system for switching DC-DC converters
GB0912745D0 (en) * 2009-07-22 2009-08-26 Wolfson Microelectronics Plc Improvements relating to DC-DC converters
US8278897B2 (en) * 2009-12-17 2012-10-02 Semiconductor Components Industries, Llc Power supply converter and method
US8624571B2 (en) * 2009-12-24 2014-01-07 Mediatek Singapore Pte. Ltd. DC-DC converters with pulse generators shared between PWM and PFM modes
KR101356292B1 (en) * 2009-12-28 2014-01-28 엘지디스플레이 주식회사 Power converter and controlling method thereof, and display device using the same
TWI422158B (en) * 2010-04-28 2014-01-01 Richtek Technology Corp Real time adjustable zero current detector and detection method for a switching regulator
CN102244463B (en) * 2010-05-14 2015-09-02 立锜科技股份有限公司 For real-time adjustable zero current detector and the method for detecting of suitching type adjuster
TWI441004B (en) * 2011-05-11 2014-06-11 Realtek Semiconductor Corp Current providing method and current providing system
US9166028B2 (en) * 2011-05-31 2015-10-20 Infineon Technologies Austria Ag Circuit configured to adjust the activation state of transistors based on load conditions
US20130099763A1 (en) * 2011-10-20 2013-04-25 Qualcomm Atheros, Inc. Systems and methods for suppressing undesirable limit cycles in switching regulators
KR101234669B1 (en) * 2011-12-08 2013-02-19 현대자동차주식회사 Method for current correction of dc-dc converter a green car
CN103424605A (en) 2012-05-19 2013-12-04 快捷半导体(苏州)有限公司 Zero-current detection circuit and method, and voltage conversion circuit
CN103825460B (en) * 2012-11-16 2017-04-12 来颉科技股份有限公司 Power-supply conversion circuit, power-supply conversion method and manufacturing method of integrated circuit
US9461537B1 (en) 2013-04-15 2016-10-04 Cirrus Logic, Inc. Systems and methods for measuring inductor current in a switching DC-to-DC converter
TWI462442B (en) * 2013-04-26 2014-11-21 Richtek Technology Corp Control circuit for power converter and related control method
EP2804302B1 (en) * 2013-05-15 2017-07-05 Dialog Semiconductor GmbH Adaptive low-power zero-cross comparator for discontinuous current mode operated switching mode power supply
KR102194973B1 (en) 2014-01-28 2020-12-24 삼성전자주식회사 Voltage converter and power management device including the same
US9627974B1 (en) * 2015-10-30 2017-04-18 Taiwan Semiconductor Manufacturing Co., Ltd. Adaptive voltage regulator
US10211734B1 (en) * 2018-07-17 2019-02-19 Huang-Jen Chiu Bidirectional DC-DC converter
US11079443B2 (en) * 2018-12-21 2021-08-03 Analog Devices International Unlimited Company Switch fault detection techniques for DC-DC converters
CN111725983A (en) * 2019-03-21 2020-09-29 深圳卓运半导体有限公司 Soft starting device for DC-DC converter
US10833577B2 (en) * 2019-03-28 2020-11-10 Alpha And Omega Semiconductor (Cayman) Ltd. OR-fet body brake in phase redundant scheme
KR20210065515A (en) 2019-11-27 2021-06-04 삼성전자주식회사 Switching regulator based on load estimation and operating method thereof
TWI726606B (en) * 2020-02-07 2021-05-01 群光電能科技股份有限公司 Load identification system
CN112403405B (en) * 2020-10-15 2023-01-03 深圳麦克韦尔科技有限公司 Aerosol generating device, aerosol generating method, control circuit and storage medium
US11563379B2 (en) 2021-05-03 2023-01-24 Advanced Energy Industries, Inc. Phase current balancing for multiphase coupled inductor converter
TWI785855B (en) * 2021-10-21 2022-12-01 中國鋼鐵股份有限公司 Detection device

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2000092824A (en) 1998-09-10 2000-03-31 Matsushita Electric Ind Co Ltd Switching regulator and lsi system
CN1470968A (en) 2002-06-13 2004-01-28 ��ķ�ɷ����޹�˾ Switch device driving device and DC/DC current transformer
JP2004056982A (en) 2002-07-24 2004-02-19 Seiko Epson Corp Power circuit
US6809560B1 (en) 2003-07-11 2004-10-26 Micrel, Inc. Load sensing circuit for a power MOSFET switch
JP2005253253A (en) 2004-03-08 2005-09-15 Matsushita Electric Ind Co Ltd Operation switching system of dcdc converter
JP2006288156A (en) 2005-04-04 2006-10-19 Matsushita Electric Ind Co Ltd Dc-dc converter
JP2007006651A (en) 2005-06-24 2007-01-11 Sanyo Electric Co Ltd Switching control circuit and self-excited dc-dc converter
US7202652B2 (en) * 2002-06-13 2007-04-10 Rohm Co, Ltd. Motor driving apparatus incorporating switch device driving apparatus
US7327127B2 (en) * 2005-06-17 2008-02-05 Via Technologies, Inc. Pulse-frequency mode DC-DC converter circuit
WO2009111438A2 (en) 2008-03-03 2009-09-11 Intersil Americas Inc. High-side sensing of zero inductor current for step down dc-dc converter

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
HUP0402025A3 (en) * 2001-11-16 2006-01-30 Shiozawa Shunichi Kobe Shi Novel bensophenone derivatives or salts thereof and their use
JP2005523262A (en) * 2002-02-01 2005-08-04 ファイザー・プロダクツ・インク Pharmaceutical compositions of amorphous dispersions of drugs and lipophilic microphase-forming substances
US7166738B2 (en) * 2004-04-23 2007-01-23 Roche Palo Alto Llc Non-nucleoside reverse transcriptase inhibitors

Patent Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2000092824A (en) 1998-09-10 2000-03-31 Matsushita Electric Ind Co Ltd Switching regulator and lsi system
US7202652B2 (en) * 2002-06-13 2007-04-10 Rohm Co, Ltd. Motor driving apparatus incorporating switch device driving apparatus
CN1470968A (en) 2002-06-13 2004-01-28 ��ķ�ɷ����޹�˾ Switch device driving device and DC/DC current transformer
US6954055B2 (en) 2002-06-13 2005-10-11 Rohm Co., Ltd. Switching device driving apparatus and DC/DC converter incorporating the same
JP2004056982A (en) 2002-07-24 2004-02-19 Seiko Epson Corp Power circuit
US6809560B1 (en) 2003-07-11 2004-10-26 Micrel, Inc. Load sensing circuit for a power MOSFET switch
JP2005253253A (en) 2004-03-08 2005-09-15 Matsushita Electric Ind Co Ltd Operation switching system of dcdc converter
JP2006288156A (en) 2005-04-04 2006-10-19 Matsushita Electric Ind Co Ltd Dc-dc converter
US7327127B2 (en) * 2005-06-17 2008-02-05 Via Technologies, Inc. Pulse-frequency mode DC-DC converter circuit
JP2007006651A (en) 2005-06-24 2007-01-11 Sanyo Electric Co Ltd Switching control circuit and self-excited dc-dc converter
WO2009111438A2 (en) 2008-03-03 2009-09-11 Intersil Americas Inc. High-side sensing of zero inductor current for step down dc-dc converter
TW200945749A (en) 2008-03-03 2009-11-01 Intersil Inc High-side sensing of zero inductor current for step down DC-DC converter
CN101960700A (en) 2008-03-03 2011-01-26 英特赛尔美国股份有限公司 High-side sensing of zero inductor current for step down dc-dc converter
TWI483528B (en) 2008-03-03 2015-05-01 Intersil Inc Dc to dc converter circuit and detection circuit and method for detecting zero current crossing within dc to dc converter circuit, and power supply controller, power supply and system thereof

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Bae, Jin Yong; "Written opinion of the International Searching Authority" for corresponding PCT Application No. PCT/US2009/035821; Oct. 19, 2009, 4 pages.
Bae, Jin Yong; "Written opinion of the International Searching Authority" for corresponding PCT Application No. PCT/US2009/035821; Oct. 19, 2009.

Also Published As

Publication number Publication date
US20090218708A1 (en) 2009-09-03
US8067929B2 (en) 2011-11-29
TW200945749A (en) 2009-11-01
WO2009111438A3 (en) 2009-12-10
CN101960700B (en) 2013-10-16
US20090218998A1 (en) 2009-09-03
TW201528673A (en) 2015-07-16
KR20100123854A (en) 2010-11-25
TWI538371B (en) 2016-06-11
TWI483528B (en) 2015-05-01
CN101960700A (en) 2011-01-26
DE112009000505T5 (en) 2011-04-07
WO2009111438A2 (en) 2009-09-11

Similar Documents

Publication Publication Date Title
USRE46333E1 (en) High-side sensing of zero inductor current for step-down DC-DC converter
US10263518B2 (en) System and method for switched power supply with delay measurement
US7298124B2 (en) PWM regulator with discontinuous mode and method therefor
US9660516B2 (en) Switching controller with reduced inductor peak-to-peak ripple current variation
TWI530069B (en) System and method for current limiting a dc-dc converter
US8305065B2 (en) Power supplying apparatus including a pulse-width modulation oscillator and smoothing filters
US7872458B2 (en) DC-to-DC converter
US9455626B2 (en) Hysteretic buck DC-DC converter
CN107959421B (en) BUCK-BOOST type direct current converter and control method thereof
JPH10225105A (en) Dc-dc converter
US20100007318A1 (en) Buck converter threshold detection for automatic pulse skipping mode
US10840808B2 (en) Plug-and-play electronic capacitor for voltage regulator modules applications
CN112688542B (en) Control circuit and switching converter using same
US20140253080A1 (en) Method and apparatus for advanced pulse skipping control in buck regulators
CN107086778B (en) Low power standby mode for buck regulator
US11742759B2 (en) Voltage converter with loop control
CN114649936A (en) Switch converter and control circuit thereof
US11658576B2 (en) DC-DC converter regulation circuit and method for determining overshoot duration
WO2019113588A1 (en) Buck-boost power converter controller
CN115242089A (en) Switch converter and control circuit and control method thereof
JP2018129908A (en) Dc/dc converter and control circuit thereof, control method, and on-vehicle electrical apparatus
US20220407421A1 (en) Control circuit for dc/dc converter
JP2022165745A (en) Dc/dc converter, control circuit thereof, and electronic apparatus

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERSIL AMERICAS LLC, CALIFORNIA

Free format text: CHANGE OF NAME;ASSIGNOR:INTERSIL AMERICAS INC.;REEL/FRAME:032126/0922

Effective date: 20111223

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY