USRE45462E1 - Semiconductor device - Google Patents

Semiconductor device Download PDF

Info

Publication number
USRE45462E1
USRE45462E1 US13/569,604 US201213569604A USRE45462E US RE45462 E1 USRE45462 E1 US RE45462E1 US 201213569604 A US201213569604 A US 201213569604A US RE45462 E USRE45462 E US RE45462E
Authority
US
United States
Prior art keywords
pmisfet
region
channel
semiconductor device
semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US13/569,604
Inventor
Shinji Mori
Tsutomu Sato
Koji Matsuo
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Kioxia Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Priority to US13/569,604 priority Critical patent/USRE45462E1/en
Application granted granted Critical
Publication of USRE45462E1 publication Critical patent/USRE45462E1/en
Assigned to TOSHIBA MEMORY CORPORATION reassignment TOSHIBA MEMORY CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KABUSHIKI KAISHA TOSHIBA
Assigned to TOSHIBA MEMORY CORPORATION reassignment TOSHIBA MEMORY CORPORATION CHANGE OF NAME AND ADDRESS Assignors: K.K. PANGEA
Assigned to KIOXIA CORPORATION reassignment KIOXIA CORPORATION CHANGE OF NAME AND ADDRESS Assignors: TOSHIBA MEMORY CORPORATION
Assigned to K.K. PANGEA reassignment K.K. PANGEA MERGER (SEE DOCUMENT FOR DETAILS). Assignors: TOSHIBA MEMORY CORPORATION
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823807Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823814Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823828Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
    • H01L21/823842Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes gate conductors with different gate conductor materials or different gate conductor implants, e.g. dual gate structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66636Lateral single gate silicon transistors with source or drain recessed by etching or first recessed by etching and then refilled
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7842Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
    • H01L29/7848Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the source/drain region, e.g. SiGe source and drain

Definitions

  • This invention relates to a semiconductor device and a manufacturing method thereof, and more particularly, to a semiconductor device in which the mobility is enhanced by embedding silicon germanium (SiGe) in source/drain regions of MISFETs and straining Si channels and a manufacturing method of the semiconductor device.
  • SiGe silicon germanium
  • strained Si technique As a manufacturing method of CMOS transistors having high drivability, the technique (so-called strained Si technique) for enhancing the mobility by straining silicon (Si) and applying stress to channel regions is known. Particularly, as one example of an element structure manufactured by the use of the strained Si technique, an eSiGe technique gains much attention.
  • the eSiGe technique is a method for enhancing the mobility by embedding SiGe layers in the source/drain regions of pMISFET regions and applying compression stress to the Si channel regions (for example, refer to U.S. Pat. No. 6,621,131).
  • a semiconductor device which includes a semiconductor substrate, a first pMISFET region formed on the semiconductor substrate and having a first Si channel, first SiGe layers which apply first compression strain to the first Si channel being embedded and formed in the first pMISFET region to sandwich the first Si channel, a second pMISFET region formed on the semiconductor substrate to be electrically isolated from the first pMISFET region and having a second Si channel, second SiGe layers which apply second compression strain different from the first compression strain to the second Si channel being embedded and formed in the second pMISFET region to sandwich the second Si channel, and an nMISFET region formed on the semiconductor substrate to be electrically isolated from the first and second pMISFET regions and having a third Si channel.
  • a manufacturing method of a semiconductor device which includes forming a first pMISFET region, second pMISFET region and nMISFET region which are electrically isolated from one another by forming an element isolation region on a well on an Si substrate, forming a first mask which covers the second pMISFET region and nMISFET region, selectively embedding and forming first SiGe layers which apply first compression strain to an Si channel of the first pMISFET region in the first pMISFET region by the use of the first mask, removing the first mask after formation of the first SiGe layers, forming a second mask which covers the first pMISFET region and nMISFET region after removing the first mask, and selectively embedding and forming second SiGe layers which apply second compression strain different from the first compression strain to an Si channel of the second pMISFET region in the second pMISFET region by the use of the second mask.
  • a manufacturing method of a semiconductor device which includes forming a first pMISFET region, second pMISFET region and nMISFET region which are electrically isolated from one another by forming an element isolation region on a well on an Si substrate, forming a mask which covers the nMISFET region, forming recesses to sandwich Si channels of the first and second pMISFET regions by selectively etching the first and second pMISFET regions under a condition that Si aperture ratios of the first and second pMISFET regions are made different with the nMISFET region covered with the mask in a case where a ratio of an area of an exposed Si substrate to an entire area of one cell region containing one MISFET region and an element isolation region surrounding the MISFET region is defined as an Si aperture ratio, and forming first SiGe layers which apply first compression strain to the Si channel of the first pMISFET region in the recesses of the first pMISFET region and forming second Si
  • FIG. 1 is a cross-sectional view showing the schematic structure of a semiconductor device according to a first embodiment of this invention.
  • FIGS. 2A to 2L are cross-sectional views showing manufacturing steps of the semiconductor device according to the first embodiment.
  • FIG. 3 is a cross-sectional view showing the schematic structure of a semiconductor device according to a modification of the first embodiment.
  • FIG. 4 is a cross-sectional view showing the schematic structure of a semiconductor device according to a second embodiment of this invention.
  • FIGS. 5A and 5B are plan views showing the relationship between the Si aperture ratios of first and second pMISFET regions.
  • FIG. 6 is a characteristic diagram showing the relationship between the Si aperture ratio in the growing process of an SiGe layer and the Ge concentration.
  • FIGS. 7A and 7B are plan views showing examples in which the Si aperture ratios of the first and second pMISFET regions are changed by changing the gate lengths.
  • FIGS. 8A and 8B are plan views showing examples in which the Si aperture ratios of the first and second pMISFET regions are changed by changing the width W and length X of a MISFET region.
  • FIGS. 9A and 9B are plan views showing examples in which the Si aperture ratios of the first and second pMISFET regions are changed by using a region which is not associated with a circuit.
  • FIGS. 10A to 10D are cross-sectional views showing manufacturing steps of the semiconductor device according to the second embodiment.
  • FIG. 1 is a cross-sectional view showing the schematic structure of a semiconductor device according to a first embodiment of this invention.
  • An element isolation insulating film 110 is formed on a surface portion (well) of an Si substrate 100 and a first pMISFET region 121 , second pMISFET region 122 and nMISFET region 123 are formed in portions surrounded by the element isolation insulating film 110 .
  • a gate electrode 301 is formed above the pMISFET region 121 with a gate insulating film 130 disposed therebetween and source/drain regions are formed with the gate electrode 301 used as a mask so as to form a first p-channel MIS transistor.
  • a gate electrode 302 is formed above the pMISFET region 122 with a gate insulating film 130 disposed therebetween and source/drain regions are formed with the gate electrode 302 used as a mask so as to form a second p-channel MIS transistor. Further, a gate electrode 303 is formed above the nMISFET region 123 with a gate insulating film 130 disposed therebetween and source/drain regions are formed with the gate electrode 303 used as a mask so as to form an nMIS transistor.
  • first SiGeB films 321 are formed in the source/drain regions which sandwich the Si channel.
  • the SiGeB film 321 is formed by doping B used as a p-type impurity into the SiGe layer which applies compression strain to the Si channel, and as a result, the mobility in the first pMIS transistor is enhanced.
  • second SiGeB films 322 are formed in the source/drain regions which sandwich the Si channel. Like the SiGeB film 321 , the SiGeB film 322 also applies compression strain to the Si channel, and as a result, the mobility in the second pMIS transistor is enhanced.
  • the first SiGeB films 321 formed in the first pMISFET region 121 and the second SiGeB films 322 formed in the second pMISFET region 122 are different in the Ge concentration. That is, the Ge concentration of the first SiGeB film 321 is higher than that of the second SiGeB film 322 . Therefore, stresses applied to the respective Si channels of the first and second pMISFET regions 121 and 122 are different.
  • the compression stress applied to the Si channel of the first pMISFET region 121 is larger than the compression stress applied to the Si channel of the second pMISFET region 122 . Therefore, the strain amount for the Si channel of the first pMISFET region 121 becomes larger than the strain amount for the Si channel of the second pMISFET region 122 .
  • the first pMISFET region 121 is suitable for formation of elements having high drivability and the second pMISFET region 122 is suitable for formation of elements having high reliability.
  • an Si substrate 100 having an element isolation insulating film 110 formed on a well of the surface portion is prepared.
  • a first pMISFET region 121 , second pMISFET region 122 and pMISFET region 123 which are isolated from one another by the element isolation insulating film 110 are formed.
  • a gate insulating film 130 is formed on the entire surface of the Si substrate 100 by the use of a low-pressure chemical vapor deposition (LPCVD) method.
  • a material of the gate insulating film 130 is a silicon oxide film (SiO2), silicon oxynitride film (SiON) or ferroelectric gate insulating film (Hi-k) and the thickness thereof is 2 nm.
  • a polysilicon film 140 is formed on the entire surface of the gate insulating film 130 by the use of the LPCVD method. The thickness of the polysilicon film 140 is 100 nm.
  • a resist pattern 210 is formed on the polysilicon film 140 to cover the nMISFET region 123 by the use of lithography. Then, boron (B) is implanted into a portion of the polysilicon film 140 which lies above the first and second pMISFET regions 121 and 122 by the use of an ion-implantation technique with the resist pattern 210 used as a mask.
  • a p + -type polysilicon film 141 is formed above the first and second pMISFET regions 121 and 122 by the above ion-implantation process of B. After this, the resist pattern 210 is removed by wet etching.
  • a resist pattern 220 is formed to cover the first and second pMISFET regions 121 and 122 by the use of lithography. Then, phosphorus (P) is implanted into the polysilicon film 140 with the resist pattern 220 used as a mask.
  • an n + -type polysilicon film 142 is formed above the nMISFET region 123 by the above ion-implantation process of P. After this, the resist pattern 220 is removed by wet etching.
  • a hard mask 160 is formed on the entire surface of the resultant structure by the use of the LPCVD method.
  • the hard mask 160 is a composite film containing TEOS and silicon nitride (SiN), the thickness of TEOS is 40 nm and the thickness of SiN is 60 nm.
  • a first gate electrode pattern 231 , second gate electrode pattern 232 and third gate electrode pattern 233 formed of resist are formed on the hard mask 160 by the use of lithography.
  • a first gate electrode 301 , second gate electrode 302 and third gate electrode 303 are formed by the use of a reactive ion etching (RIE) method.
  • RIE reactive ion etching
  • the hard mask 160 is selectively etched by the use of the RIE method while the electrode patterns 231 , 232 and 233 formed of resist are used as a mask.
  • the p + -type polysilicon film 141 and n + -type polysilicon film 142 are selectively etched by the use of the RIE method while the thus etched hard masks 160 are used as a mask so as to form the gate electrodes 301 , 302 , 303 .
  • the first gate electrode pattern 231 , second gate electrode pattern 232 and third gate electrode pattern 233 are removed by wet etching.
  • a tin film 170 used as sidewall films is formed by the use of the LPCVD method.
  • a material of the thin film 170 is TEOS, for example, and the thickness thereof is 40 nm.
  • SiN can be used instead of TEOS.
  • a resist pattern 240 is formed to cover the second pMISFET region 122 and nMISFET region 123 by the use of lithography.
  • the thin film 170 is left behind only on the sidewalls of the gate electrode 301 by selectively etching the thin film 170 by a preset amount by the use of the RIE method. That is, sidewall films 171 are formed on the gate side portions of the first pMISFET region 121 . Then, recesses 181 which sandwich the Si channel are formed in the first pMISFET region 121 by wet etching. For example, the depth of the recess 181 is 60 nm.
  • first SiGeB films 321 are grown and formed in the recesses 181 by the use of the LPCVD method.
  • the thickness of the first SiGeB film 321 is 60 nm and the Ge concentration thereof is 20%.
  • B in the SiGeB film 321 acts as a p-type impurity and it is possible to dope an impurity other than B.
  • a thin film 190 used sidewall films is formed by the use of the LPCVD method.
  • a material of the thin film 190 is TEOS, for example, and the thickness thereof is 40 nm.
  • a resist pattern 250 is formed to cover the first pMISFET region 121 and nMISFET region 123 by the use of lithography.
  • the thin film 190 is left behind only on the sidewalls of the gate electrode 302 by selectively etching the thin film 190 by a preset amount by the use of the RIE method. That is, sidewall films 191 are formed on the gate side portions of the second pMISFET region 122 . Then, recesses 182 which sandwich the Si channel are formed in the second pMISFET region 122 by wet etching. For example, the depth of the recess 182 is 60 nm. In this case, the depths of the recesses 181 and 182 may be made different.
  • second SiGeB films 322 are grown and formed in the recesses 182 by the use of the LPCVD method.
  • the thickness of the second SiGeB film 322 is 60 nm and the Ge concentration thereof is 15%. That is, the Ge concentration of the second SiGeB film 322 is lower than that of the first SiGeB film 321 .
  • the thin film 190 and sidewall films 191 are removed by wet etching and the semiconductor device with the structure shown in FIG. 1 can be attained.
  • extension layers may be formed between the first SiGeB films 321 and the channel region below the gate electrode 301 in the first pMISFET region 121 and extension layers may be formed between the second SiGeB films 322 and the channel region below the gate electrode 302 in the second pMISFET region 122 .
  • the strain amount for the first pMISFET region 121 is set larger than the strain amount for the second pMISFET region 122 by making different the GE concentrations of the first SiGeB film 321 formed in the first pMISFET region 121 and the second SiGeB film 322 formed in the second pMISFET region 122 .
  • the GE concentration of the SiGeB film 321 in the first pMISFET region 121 required to have the high drivability is set in a range of 18 to 30% and the GE concentration of the SiGeB film 322 in the second pMISFET region 122 required to have the high reliability is set in a range of 5 to 15%.
  • the transistor in the first pMISFET region 121 has high drivability and the transistor in the second pMISFET region 122 has high reliability. That is, a pMISFET having high drivability and a pMISFET having high reliability can be formed together in one chip. Therefore, the quality of a CMOS transistor can be enhanced.
  • the strain amount of the Si channel depends on the GE concentration of the SiGeB films which sandwich the Si channel but it also depends on the thickness of the SiGeB film.
  • the strain amount becomes larger as the SiGeB film becomes thicker. Therefore, as shown in FIG. 3 , the Si channel strain for the first pMISFET region 121 can be made larger by making different the depths of the recesses 181 and 182 in the first pMISFET region 121 and second pMISFET region 122 and forming the first SiGeB film 321 thicker than the second SiGeB film 322 .
  • the depth of the SiGeB film 321 in the pMISFET region 121 required to have the high drivability is set in a range of 75 to 100 nm and the depth of the SiGeB film 322 in the pMISFET region 122 required to have the high reliability is set in a range of 30 to 60 nm.
  • the strain amount for the first pMISFET region 121 can be set larger than the strain amount for the second pMISFET region 122 and the quality of a CMOS transistor can be enhanced. Further, not only one of the Ge concentration and the recess depth is changed but also both of them can be changed.
  • FIG. 4 is a cross-sectional view showing the schematic structure of a semiconductor device according to a second embodiment of this invention. The same symbols are attached to the same portions as those of FIG. 1 and the detail explanation thereof is omitted.
  • the present embodiment is different from the first embodiment in that the areas of element isolation insulating films in the respective pMISFET regions are made different in order to change the Ge concentrations in the SiGe films. That is, as shown in FIGS. 5A and 5B , the areas of element isolation insulating films 110 in a first pMISFET region 121 and second pMISFET region 122 are made different. The area of the element isolation insulating film 110 is made larger in the first pMISFET region 121 , and as a result, the area of the first pMISFET region 121 is made smaller than that of the second pMISFET region 122 .
  • the ratio of an exposed area of an Si substrate to the entire area of the cell region is defined as an Si aperture ratio. More specifically, the ratio of the area in which the SiGe film is formed in an area of 1 mm 2 near the MISFET region is defined as an Si aperture ratio.
  • the Si aperture ratio By changing the Si aperture ratio, the Ge concentration in the SiGe film can be changed. Examples of FIGS. 5A and 5B are obtained by changing the areas of the element isolation insulating films 110 to change the Si aperture ratios.
  • the Si aperture ratio in the range of 1 mm 2 of the pMISFET region 121 required to have the high drivability is set lower than the Si aperture ratio in the range of 1 mm 2 of the pMISFET region 122 required to have the high reliability by at least 5%.
  • the Si aperture ratio of the pMISFET region 121 is set to 5% and the Si aperture ratio of the pMISFET region 122 is set to 10%.
  • FIG. 6 is a characteristic diagram showing the relationship between the Si aperture ratio and the Ge concentration of an SiGe layer grown. It is understood that the Ge concentration becomes higher as the Si aperture ratio becomes lower. Further, the same result was obtained in a case where B was doped as an impurity.
  • the first and second pMISFET regions 121 and 122 are arranged close to each other, but in an actual device, since the regions are sufficiently separated, the relationship as shown in FIG. 6 is established.
  • the Ge concentration of the SiGe layer 321 formed in the first pMISFET region 121 can be enhanced and the strain amount of the Si channel in the first pMISFET region 121 can be made larger.
  • FIGS. 7A and 7B show examples in which the Si aperture ratios are changed by changing the dimensions of gate electrodes.
  • FIG. 7A shows the first pMISFET region 121 and
  • FIG. 7B shows the second pMISFET region 122 .
  • the Si aperture ratio of the first pMISFET region 121 can be set lower than that of the second pMISFET region 122 .
  • FIGS. 8A and 8B show examples in which the length X in the gate lengthwise direction of pMISFET formation regions and the length W in the gate width direction are changed.
  • FIG. 8A shows the first pMISFET region 121 and
  • FIG. 8B shows the second pMISFET region 122 .
  • W ⁇ X in the first pMISFET region 121 smaller than that in the second pMISFET region 122
  • the Si aperture ratio of the first pMISFET region 121 can be set lower than that of the second pMISFET region 122 .
  • FIGS. 9A and 9B show a method for changing the Si aperture ratio without changing the areas and gate lengths of the pMISFET formation regions.
  • FIG. 9A shows the first pMISFET region 121 and FIG. 9B shows the second pMISFET region 122 .
  • regions 510 insulating films of SiO 2 which are the same as the element isolation insulating film which do not contribute to the operation of the circuit are formed in the peripheral portions of the MISFET regions.
  • the region 510 is left behind as it is in the first pMISFET region 121 and part of the region 510 which does not contribute to the operation of the circuit is etched in the second pMISFET region 122 to expose the underlying Si substrate.
  • the Si aperture ratio of one cell region containing the first pMISFET region 121 can be made lower than that of one cell region containing the second pMISFET region 122 .
  • the Si aperture ratio is explained with respect to the MISFET formation region or one cell region, but in an actual device, a plurality of elements required to have a high-speed operation and a plurality of elements required to have high reliability are formed in separate regions in many cases. Therefore, the ratio of an exposed area of Si to the area of an entire region in which the element group is arranged is defined as an Si aperture ratio and the Si aperture ratios for the entire region in which the element group required to have the high-speed operation is arranged and for the entire region in which the element group required to have the high reliability is arranged may be made different.
  • FIG. 10 a manufacturing method of the semiconductor device of the present embodiment is explained with reference to FIG. 10 .
  • a method for changing the areas of the pMISFET regions to change the Si aperture ratios in the two pMISFET regions 121 , 122 as shown in FIGS. 5A , 5 B is provided.
  • an element isolation insulating film 110 is formed on an Si substrate 100 and gate electrodes 301 , 302 , 303 are respectively formed above a first pMISFET region 121 , second pMISFET region 122 and nMISFET region 123 with respective gate insulating films 130 disposed therebetween.
  • the process up to the above step is the same as the process of FIGS. 2A to 2F .
  • the element isolation insulating film 110 is different in size in the pMISFET regions 121 , 122 . That is, as shown in FIGS. 5A , 5 B, the area of the first pMISFET region 121 is made smaller than that of the second pMISFET region 122 .
  • the Si aperture ration in the first pMISFET region 121 is made lower than that in the second pMISFET region 122 .
  • a resist pattern 260 which covers the nMISFET region 123 is formed by the use of lithography.
  • the thin film 170 is left behind only on the sidewalls of the gate electrodes 301 , 302 by selectively etching the thin film 170 by a preset amount by the use of the RIE method. That is, first sidewall films 171 are formed on the gate side portions of the first pMISFET region 121 and second sidewall films 172 are formed on the gate side portions of the second pMISFET region 122 .
  • recesses 581 are formed in the first pMISFET region 121 by wet etching, and at the same time, recesses 582 are formed in the second pMISFET region 122 .
  • the depths of the recesses 581 , 582 are both set to 60 nm. The depths of the recesses 581 , 582 may be made different.
  • first SiGeB films 321 are grown and formed in the recesses 581 and second SiGeB films 322 are grown and formed in the recesses 582 by the use of the LPCVD method.
  • the Si aperture ratio of the first pMISFET region 121 is lower than that of the second pMISFET region 122 , the Ge concentration and B concentration of the first SiGeB films 321 become higher than those of the second SiGeB films 322 .
  • first sidewall films 171 , second sidewall films 172 and thin film 170 are removed by wet etching to attain the structure shown in FIG. 4 .
  • the Ge concentration of the first SiGeB films 321 in the first pMISFET region 121 can be made higher than that in the second pMISFET region 122 by utilizing the difference in the Si aperture ratios of the two pMISFET regions 121 , 122 . Therefore, the strain amount for the first pMISFET region 121 in the same chip can be made larger than the strain amount for the second pMISFET region 122 and the same effect as that of the first embodiment can be attained. Further, since it is not necessary to separately form masks for the first pMISFET region 121 and second pMISFET region 122 , the number of steps of a mask process can be reduced and an advantage that the process is simplified can be attained.
  • the SiGeB film is used as one example of the SiGe layer, but an SiGeC film may be used instead of the SiGeB film. That is, not only the SiGe layer but also a layer obtained by doping impurity into SiGe can be used.
  • the strain amounts applied to the Si channels in the first and second pMISFET regions are changed by changing the Ge concentration in the SiGe layer, but the strain amount can also be changed by changing the thickness of the SiGe layer. Specifically, the strain amount can be made larger as the thickness of the SiGe layer becomes larger. Therefore, transistors with the high drivability can be formed in the first pMISFET region and transistors with the high reliability can be formed in the second pMISFET region by making the Si etching depth larger in the first pMISFET region and making the Si etching depth smaller in the second pMISFET region.

Abstract

A semiconductor device includes a first pMISFET region having an Si channel, a second pMISFET region having an Si channel and an nMISFET region having an Si channel. First SiGe layers which apply first compression strain to the Si channel are embedded and formed in the first pMISFET region to sandwich the Si channel thereof and second SiGe layers which apply second compression strain different from the first compression strain to the Si channel are embedded and formed in the second pMISFET region to sandwich the Si channel thereof.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a reissue application of U.S. Pat. No. 8,013,398. This application is also based upon and claims the benefit of priority from prior Japanese Patent Application No. 2007-088836, filed Mar. 29, 2007, the entire contents of which are incorporated herein by reference.
BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to a semiconductor device and a manufacturing method thereof, and more particularly, to a semiconductor device in which the mobility is enhanced by embedding silicon germanium (SiGe) in source/drain regions of MISFETs and straining Si channels and a manufacturing method of the semiconductor device.
2. Description of the Related Art
As a manufacturing method of CMOS transistors having high drivability, the technique (so-called strained Si technique) for enhancing the mobility by straining silicon (Si) and applying stress to channel regions is known. Particularly, as one example of an element structure manufactured by the use of the strained Si technique, an eSiGe technique gains much attention. The eSiGe technique is a method for enhancing the mobility by embedding SiGe layers in the source/drain regions of pMISFET regions and applying compression stress to the Si channel regions (for example, refer to U.S. Pat. No. 6,621,131).
In the structure in which the SiGe layers are embedded in the source/drain regions of the pMISFET, stress to the channel region increases in proportion to the germanium (Ge) concentration in the SiGe layers. Therefore, the mobility is more enhanced as the Ge concentration becomes higher. However, since a risk caused by crystal defects in the SiGe layer becomes higher in proportion to the Ge concentration, there is a possibility that a problem of abnormal growth of salicide or junction leak (J/L) will occur when the Ge concentration becomes high.
In an LSI, not only elements having high drivability but also elements having high reliability are required. When the Ge concentration in the SiGe layer is made higher in order to manufacture elements having the high drivability, a risk due to the crystal defects in the SiGe layer increases, and as a result, the high reliability cannot be attained. That is, in the conventional method, both of pMISFETs having the high drivability and pMISFETs having the high reliability cannot be formed together in one chip.
BRIEF SUMMARY OF THE INVENTION
According to one aspect of the present invention, there is provided a semiconductor device which includes a semiconductor substrate, a first pMISFET region formed on the semiconductor substrate and having a first Si channel, first SiGe layers which apply first compression strain to the first Si channel being embedded and formed in the first pMISFET region to sandwich the first Si channel, a second pMISFET region formed on the semiconductor substrate to be electrically isolated from the first pMISFET region and having a second Si channel, second SiGe layers which apply second compression strain different from the first compression strain to the second Si channel being embedded and formed in the second pMISFET region to sandwich the second Si channel, and an nMISFET region formed on the semiconductor substrate to be electrically isolated from the first and second pMISFET regions and having a third Si channel.
According to another aspect of the present invention, there is provided a manufacturing method of a semiconductor device which includes forming a first pMISFET region, second pMISFET region and nMISFET region which are electrically isolated from one another by forming an element isolation region on a well on an Si substrate, forming a first mask which covers the second pMISFET region and nMISFET region, selectively embedding and forming first SiGe layers which apply first compression strain to an Si channel of the first pMISFET region in the first pMISFET region by the use of the first mask, removing the first mask after formation of the first SiGe layers, forming a second mask which covers the first pMISFET region and nMISFET region after removing the first mask, and selectively embedding and forming second SiGe layers which apply second compression strain different from the first compression strain to an Si channel of the second pMISFET region in the second pMISFET region by the use of the second mask.
According to still another aspect of the present invention, there is provided a manufacturing method of a semiconductor device which includes forming a first pMISFET region, second pMISFET region and nMISFET region which are electrically isolated from one another by forming an element isolation region on a well on an Si substrate, forming a mask which covers the nMISFET region, forming recesses to sandwich Si channels of the first and second pMISFET regions by selectively etching the first and second pMISFET regions under a condition that Si aperture ratios of the first and second pMISFET regions are made different with the nMISFET region covered with the mask in a case where a ratio of an area of an exposed Si substrate to an entire area of one cell region containing one MISFET region and an element isolation region surrounding the MISFET region is defined as an Si aperture ratio, and forming first SiGe layers which apply first compression strain to the Si channel of the first pMISFET region in the recesses of the first pMISFET region and forming second SiGe layers which apply second compression strain different from the first compression strain to the Si channel of the second pMISFET region in the recesses of the second pMISFET region.
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWING
FIG. 1 is a cross-sectional view showing the schematic structure of a semiconductor device according to a first embodiment of this invention.
FIGS. 2A to 2L are cross-sectional views showing manufacturing steps of the semiconductor device according to the first embodiment.
FIG. 3 is a cross-sectional view showing the schematic structure of a semiconductor device according to a modification of the first embodiment.
FIG. 4 is a cross-sectional view showing the schematic structure of a semiconductor device according to a second embodiment of this invention.
FIGS. 5A and 5B are plan views showing the relationship between the Si aperture ratios of first and second pMISFET regions.
FIG. 6 is a characteristic diagram showing the relationship between the Si aperture ratio in the growing process of an SiGe layer and the Ge concentration.
FIGS. 7A and 7B are plan views showing examples in which the Si aperture ratios of the first and second pMISFET regions are changed by changing the gate lengths.
FIGS. 8A and 8B are plan views showing examples in which the Si aperture ratios of the first and second pMISFET regions are changed by changing the width W and length X of a MISFET region.
FIGS. 9A and 9B are plan views showing examples in which the Si aperture ratios of the first and second pMISFET regions are changed by using a region which is not associated with a circuit.
FIGS. 10A to 10D are cross-sectional views showing manufacturing steps of the semiconductor device according to the second embodiment.
DETAILED DESCRIPTION OF THE INVENTION
There will now be described embodiments of the present invention with reference to the accompanying drawings. The following contents are shown as embodiments of this invention and this invention is not limited to the following contents.
First Embodiment
FIG. 1 is a cross-sectional view showing the schematic structure of a semiconductor device according to a first embodiment of this invention.
An element isolation insulating film 110 is formed on a surface portion (well) of an Si substrate 100 and a first pMISFET region 121, second pMISFET region 122 and nMISFET region 123 are formed in portions surrounded by the element isolation insulating film 110. A gate electrode 301 is formed above the pMISFET region 121 with a gate insulating film 130 disposed therebetween and source/drain regions are formed with the gate electrode 301 used as a mask so as to form a first p-channel MIS transistor. A gate electrode 302 is formed above the pMISFET region 122 with a gate insulating film 130 disposed therebetween and source/drain regions are formed with the gate electrode 302 used as a mask so as to form a second p-channel MIS transistor. Further, a gate electrode 303 is formed above the nMISFET region 123 with a gate insulating film 130 disposed therebetween and source/drain regions are formed with the gate electrode 303 used as a mask so as to form an nMIS transistor.
In the first pMISFET region 121, first SiGeB films 321 are formed in the source/drain regions which sandwich the Si channel. The SiGeB film 321 is formed by doping B used as a p-type impurity into the SiGe layer which applies compression strain to the Si channel, and as a result, the mobility in the first pMIS transistor is enhanced. Likewise, in the second pMISFET region 122, second SiGeB films 322 are formed in the source/drain regions which sandwich the Si channel. Like the SiGeB film 321, the SiGeB film 322 also applies compression strain to the Si channel, and as a result, the mobility in the second pMIS transistor is enhanced.
The first SiGeB films 321 formed in the first pMISFET region 121 and the second SiGeB films 322 formed in the second pMISFET region 122 are different in the Ge concentration. That is, the Ge concentration of the first SiGeB film 321 is higher than that of the second SiGeB film 322. Therefore, stresses applied to the respective Si channels of the first and second pMISFET regions 121 and 122 are different.
More specifically, the compression stress applied to the Si channel of the first pMISFET region 121 is larger than the compression stress applied to the Si channel of the second pMISFET region 122. Therefore, the strain amount for the Si channel of the first pMISFET region 121 becomes larger than the strain amount for the Si channel of the second pMISFET region 122. As a result, the first pMISFET region 121 is suitable for formation of elements having high drivability and the second pMISFET region 122 is suitable for formation of elements having high reliability.
Next, the manufacturing method of the semiconductor device according to the present embodiment is explained with reference to FIGS. 2A to 2L.
First, as shown in FIG. 2A, an Si substrate 100 having an element isolation insulating film 110 formed on a well of the surface portion is prepared. On the Si substrate 100, a first pMISFET region 121, second pMISFET region 122 and pMISFET region 123 which are isolated from one another by the element isolation insulating film 110 are formed.
Then, a gate insulating film 130 is formed on the entire surface of the Si substrate 100 by the use of a low-pressure chemical vapor deposition (LPCVD) method. For example, a material of the gate insulating film 130 is a silicon oxide film (SiO2), silicon oxynitride film (SiON) or ferroelectric gate insulating film (Hi-k) and the thickness thereof is 2 nm. After this, a polysilicon film 140 is formed on the entire surface of the gate insulating film 130 by the use of the LPCVD method. The thickness of the polysilicon film 140 is 100 nm.
Next, a resist pattern 210 is formed on the polysilicon film 140 to cover the nMISFET region 123 by the use of lithography. Then, boron (B) is implanted into a portion of the polysilicon film 140 which lies above the first and second pMISFET regions 121 and 122 by the use of an ion-implantation technique with the resist pattern 210 used as a mask.
As shown in FIG. 2B, a p+-type polysilicon film 141 is formed above the first and second pMISFET regions 121 and 122 by the above ion-implantation process of B. After this, the resist pattern 210 is removed by wet etching.
Next, as shown in FIG. 2C, a resist pattern 220 is formed to cover the first and second pMISFET regions 121 and 122 by the use of lithography. Then, phosphorus (P) is implanted into the polysilicon film 140 with the resist pattern 220 used as a mask.
As shown in FIG. 2D, an n+-type polysilicon film 142 is formed above the nMISFET region 123 by the above ion-implantation process of P. After this, the resist pattern 220 is removed by wet etching.
Next, as shown in FIG. 2E, a hard mask 160 is formed on the entire surface of the resultant structure by the use of the LPCVD method. For example, the hard mask 160 is a composite film containing TEOS and silicon nitride (SiN), the thickness of TEOS is 40 nm and the thickness of SiN is 60 nm. Then, a first gate electrode pattern 231, second gate electrode pattern 232 and third gate electrode pattern 233 formed of resist are formed on the hard mask 160 by the use of lithography.
Next, as shown in FIG. 2F, a first gate electrode 301, second gate electrode 302 and third gate electrode 303 are formed by the use of a reactive ion etching (RIE) method. Specifically, the hard mask 160 is selectively etched by the use of the RIE method while the electrode patterns 231, 232 and 233 formed of resist are used as a mask. Then, the p+-type polysilicon film 141 and n+-type polysilicon film 142 are selectively etched by the use of the RIE method while the thus etched hard masks 160 are used as a mask so as to form the gate electrodes 301, 302, 303. After this, the first gate electrode pattern 231, second gate electrode pattern 232 and third gate electrode pattern 233 are removed by wet etching.
Next, as shown in FIG. 2G, a tin film 170 used as sidewall films is formed by the use of the LPCVD method. A material of the thin film 170 is TEOS, for example, and the thickness thereof is 40 nm. As the thin film 170, SiN can be used instead of TEOS. Then, a resist pattern 240 is formed to cover the second pMISFET region 122 and nMISFET region 123 by the use of lithography.
Next, as shown in FIG. 2H, in the first pMISFET region 121, the thin film 170 is left behind only on the sidewalls of the gate electrode 301 by selectively etching the thin film 170 by a preset amount by the use of the RIE method. That is, sidewall films 171 are formed on the gate side portions of the first pMISFET region 121. Then, recesses 181 which sandwich the Si channel are formed in the first pMISFET region 121 by wet etching. For example, the depth of the recess 181 is 60 nm.
Next, as shown in FIG. 2I, first SiGeB films 321 are grown and formed in the recesses 181 by the use of the LPCVD method. The thickness of the first SiGeB film 321 is 60 nm and the Ge concentration thereof is 20%. B in the SiGeB film 321 acts as a p-type impurity and it is possible to dope an impurity other than B.
Next, as shown in FIG. 2J, after the thin film 170 and sidewall films 171 are removed by wet etching, a thin film 190 used sidewall films is formed by the use of the LPCVD method. A material of the thin film 190 is TEOS, for example, and the thickness thereof is 40 nm. Then, a resist pattern 250 is formed to cover the first pMISFET region 121 and nMISFET region 123 by the use of lithography.
Next, as shown in FIG. 2K, in the second pMISFET region 122, the thin film 190 is left behind only on the sidewalls of the gate electrode 302 by selectively etching the thin film 190 by a preset amount by the use of the RIE method. That is, sidewall films 191 are formed on the gate side portions of the second pMISFET region 122. Then, recesses 182 which sandwich the Si channel are formed in the second pMISFET region 122 by wet etching. For example, the depth of the recess 182 is 60 nm. In this case, the depths of the recesses 181 and 182 may be made different.
Next, as shown in FIG. 2L, second SiGeB films 322 are grown and formed in the recesses 182 by the use of the LPCVD method. The thickness of the second SiGeB film 322 is 60 nm and the Ge concentration thereof is 15%. That is, the Ge concentration of the second SiGeB film 322 is lower than that of the first SiGeB film 321.
After this, the thin film 190 and sidewall films 191 are removed by wet etching and the semiconductor device with the structure shown in FIG. 1 can be attained.
Although not shown in FIG. 1, extension layers may be formed between the first SiGeB films 321 and the channel region below the gate electrode 301 in the first pMISFET region 121 and extension layers may be formed between the second SiGeB films 322 and the channel region below the gate electrode 302 in the second pMISFET region 122.
Thus, in the present embodiment, the strain amount for the first pMISFET region 121 is set larger than the strain amount for the second pMISFET region 122 by making different the GE concentrations of the first SiGeB film 321 formed in the first pMISFET region 121 and the second SiGeB film 322 formed in the second pMISFET region 122. Ideally, the GE concentration of the SiGeB film 321 in the first pMISFET region 121 required to have the high drivability is set in a range of 18 to 30% and the GE concentration of the SiGeB film 322 in the second pMISFET region 122 required to have the high reliability is set in a range of 5 to 15%.
Therefore, the transistor in the first pMISFET region 121 has high drivability and the transistor in the second pMISFET region 122 has high reliability. That is, a pMISFET having high drivability and a pMISFET having high reliability can be formed together in one chip. Therefore, the quality of a CMOS transistor can be enhanced.
The strain amount of the Si channel depends on the GE concentration of the SiGeB films which sandwich the Si channel but it also depends on the thickness of the SiGeB film. The strain amount becomes larger as the SiGeB film becomes thicker. Therefore, as shown in FIG. 3, the Si channel strain for the first pMISFET region 121 can be made larger by making different the depths of the recesses 181 and 182 in the first pMISFET region 121 and second pMISFET region 122 and forming the first SiGeB film 321 thicker than the second SiGeB film 322. Ideally, the depth of the SiGeB film 321 in the pMISFET region 121 required to have the high drivability is set in a range of 75 to 100 nm and the depth of the SiGeB film 322 in the pMISFET region 122 required to have the high reliability is set in a range of 30 to 60 nm.
With the above structure, the strain amount for the first pMISFET region 121 can be set larger than the strain amount for the second pMISFET region 122 and the quality of a CMOS transistor can be enhanced. Further, not only one of the Ge concentration and the recess depth is changed but also both of them can be changed.
Second Embodiment
FIG. 4 is a cross-sectional view showing the schematic structure of a semiconductor device according to a second embodiment of this invention. The same symbols are attached to the same portions as those of FIG. 1 and the detail explanation thereof is omitted.
The present embodiment is different from the first embodiment in that the areas of element isolation insulating films in the respective pMISFET regions are made different in order to change the Ge concentrations in the SiGe films. That is, as shown in FIGS. 5A and 5B, the areas of element isolation insulating films 110 in a first pMISFET region 121 and second pMISFET region 122 are made different. The area of the element isolation insulating film 110 is made larger in the first pMISFET region 121, and as a result, the area of the first pMISFET region 121 is made smaller than that of the second pMISFET region 122.
In this case, in one cell region containing a MISFET region and element isolation region, the ratio of an exposed area of an Si substrate to the entire area of the cell region is defined as an Si aperture ratio. More specifically, the ratio of the area in which the SiGe film is formed in an area of 1 mm2 near the MISFET region is defined as an Si aperture ratio. By changing the Si aperture ratio, the Ge concentration in the SiGe film can be changed. Examples of FIGS. 5A and 5B are obtained by changing the areas of the element isolation insulating films 110 to change the Si aperture ratios.
Specifically, the Si aperture ratio in the range of 1 mm2 of the pMISFET region 121 required to have the high drivability is set lower than the Si aperture ratio in the range of 1 mm2 of the pMISFET region 122 required to have the high reliability by at least 5%. For example, the Si aperture ratio of the pMISFET region 121 is set to 5% and the Si aperture ratio of the pMISFET region 122 is set to 10%.
FIG. 6 is a characteristic diagram showing the relationship between the Si aperture ratio and the Ge concentration of an SiGe layer grown. It is understood that the Ge concentration becomes higher as the Si aperture ratio becomes lower. Further, the same result was obtained in a case where B was doped as an impurity.
In the case of FIG. 4, the first and second pMISFET regions 121 and 122 are arranged close to each other, but in an actual device, since the regions are sufficiently separated, the relationship as shown in FIG. 6 is established.
Thus, by setting the Si aperture ratio of the first pMISFET region 121 lower than that of the second pMISFET region 122, the Ge concentration of the SiGe layer 321 formed in the first pMISFET region 121 can be enhanced and the strain amount of the Si channel in the first pMISFET region 121 can be made larger. In this case, it is not necessary to separately grow SiGe layers in the first and second pMISFET regions 121 and 122 and it is possible to simultaneously form the SiGe layers. Therefore, the process can be simplified.
As a method for changing the Si aperture ratio, not only the method for changing the areas of the pMISFETs but also the following method can be considered.
FIGS. 7A and 7B show examples in which the Si aperture ratios are changed by changing the dimensions of gate electrodes. FIG. 7A shows the first pMISFET region 121 and FIG. 7B shows the second pMISFET region 122. By making the gate length of the gate electrode 301 in the first pMISFET region 121 larger than that in the second pMISFET region 122, the Si aperture ratio of the first pMISFET region 121 can be set lower than that of the second pMISFET region 122.
FIGS. 8A and 8B show examples in which the length X in the gate lengthwise direction of pMISFET formation regions and the length W in the gate width direction are changed. FIG. 8A shows the first pMISFET region 121 and FIG. 8B shows the second pMISFET region 122. By setting W×X in the first pMISFET region 121 smaller than that in the second pMISFET region 122, the Si aperture ratio of the first pMISFET region 121 can be set lower than that of the second pMISFET region 122.
FIGS. 9A and 9B show a method for changing the Si aperture ratio without changing the areas and gate lengths of the pMISFET formation regions. FIG. 9A shows the first pMISFET region 121 and FIG. 9B shows the second pMISFET region 122. Generally, regions 510 (insulating films of SiO2 which are the same as the element isolation insulating film) which do not contribute to the operation of the circuit are formed in the peripheral portions of the MISFET regions. The region 510 is left behind as it is in the first pMISFET region 121 and part of the region 510 which does not contribute to the operation of the circuit is etched in the second pMISFET region 122 to expose the underlying Si substrate. As a result, the Si aperture ratio of one cell region containing the first pMISFET region 121 can be made lower than that of one cell region containing the second pMISFET region 122.
The Si aperture ratio is explained with respect to the MISFET formation region or one cell region, but in an actual device, a plurality of elements required to have a high-speed operation and a plurality of elements required to have high reliability are formed in separate regions in many cases. Therefore, the ratio of an exposed area of Si to the area of an entire region in which the element group is arranged is defined as an Si aperture ratio and the Si aperture ratios for the entire region in which the element group required to have the high-speed operation is arranged and for the entire region in which the element group required to have the high reliability is arranged may be made different.
Next, a manufacturing method of the semiconductor device of the present embodiment is explained with reference to FIG. 10. In this example, a method for changing the areas of the pMISFET regions to change the Si aperture ratios in the two pMISFET regions 121, 122 as shown in FIGS. 5A, 5B is provided.
First, like the first embodiment, an element isolation insulating film 110 is formed on an Si substrate 100 and gate electrodes 301, 302, 303 are respectively formed above a first pMISFET region 121, second pMISFET region 122 and nMISFET region 123 with respective gate insulating films 130 disposed therebetween. The process up to the above step is the same as the process of FIGS. 2A to 2F. However, the element isolation insulating film 110 is different in size in the pMISFET regions 121, 122. That is, as shown in FIGS. 5A, 5B, the area of the first pMISFET region 121 is made smaller than that of the second pMISFET region 122. Thus, the Si aperture ration in the first pMISFET region 121 is made lower than that in the second pMISFET region 122.
In the present embodiment, as shown in FIG. 10A, after a thin film 170 used as sidewall films is formed by the use of the LPCVD method after the step of FIG. 2F, a resist pattern 260 which covers the nMISFET region 123 is formed by the use of lithography.
Then, as shown in FIG. 10B, the thin film 170 is left behind only on the sidewalls of the gate electrodes 301, 302 by selectively etching the thin film 170 by a preset amount by the use of the RIE method. That is, first sidewall films 171 are formed on the gate side portions of the first pMISFET region 121 and second sidewall films 172 are formed on the gate side portions of the second pMISFET region 122.
After this, as shown in FIG. 10C, recesses 581 are formed in the first pMISFET region 121 by wet etching, and at the same time, recesses 582 are formed in the second pMISFET region 122. In this case, the depths of the recesses 581, 582 are both set to 60 nm. The depths of the recesses 581, 582 may be made different.
Next, as shown in FIG. 10D, first SiGeB films 321 are grown and formed in the recesses 581 and second SiGeB films 322 are grown and formed in the recesses 582 by the use of the LPCVD method. At this time, since the Si aperture ratio of the first pMISFET region 121 is lower than that of the second pMISFET region 122, the Ge concentration and B concentration of the first SiGeB films 321 become higher than those of the second SiGeB films 322.
Next, the first sidewall films 171, second sidewall films 172 and thin film 170 are removed by wet etching to attain the structure shown in FIG. 4.
According to the present embodiment, the Ge concentration of the first SiGeB films 321 in the first pMISFET region 121 can be made higher than that in the second pMISFET region 122 by utilizing the difference in the Si aperture ratios of the two pMISFET regions 121, 122. Therefore, the strain amount for the first pMISFET region 121 in the same chip can be made larger than the strain amount for the second pMISFET region 122 and the same effect as that of the first embodiment can be attained. Further, since it is not necessary to separately form masks for the first pMISFET region 121 and second pMISFET region 122, the number of steps of a mask process can be reduced and an advantage that the process is simplified can be attained.
(Modification)
This invention is not limited to the above embodiments. In the above embodiments, the SiGeB film is used as one example of the SiGe layer, but an SiGeC film may be used instead of the SiGeB film. That is, not only the SiGe layer but also a layer obtained by doping impurity into SiGe can be used.
Further, in the above embodiment, the strain amounts applied to the Si channels in the first and second pMISFET regions are changed by changing the Ge concentration in the SiGe layer, but the strain amount can also be changed by changing the thickness of the SiGe layer. Specifically, the strain amount can be made larger as the thickness of the SiGe layer becomes larger. Therefore, transistors with the high drivability can be formed in the first pMISFET region and transistors with the high reliability can be formed in the second pMISFET region by making the Si etching depth larger in the first pMISFET region and making the Si etching depth smaller in the second pMISFET region.
In the above embodiments, the explanation is made with reference to the pMISFET regions, but in this invention, the same effect can be attained by changing the C concentration when C-doped Si regions are formed to sandwich the Si channel in the nMISFET region.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.

Claims (14)

What is claimed is:
1. A semiconductor device comprising:
a semiconductor substrate,
a first pMISFET formed on the semiconductor substrate and having a first Si channel formed on a surface of the semiconductor substrate, and first SiGe layers, which apply first compression strain to the first Si channel, embedded in the surface of the semiconductor substrate to sandwich the first Si channel,
a second pMISFET formed on the semiconductor substrate to be electrically isolated from the first pMISFET and having a second Si channel formed on a surface of the semiconductor substrate, and second SiGe layers, which apply second compression strain different from the first compression strain to the second Si channel, embedded in the surface of the semiconductor substrate to sandwich the second Si channel, and
an nMISFET formed on the semiconductor substrate to be electrically isolated from the first pMISFET and the second pMISFET and having a third Si channel formed on a surface of the semiconductor substrate.
2. The semiconductor device according to claim 1, wherein the first and second SiGe layers respectively contain B or C as an impurity.
3. The semiconductor device according to claim 1, wherein Ge concentrations of the first and second SiGe layers are different.
4. The semiconductor device according to claim 1, wherein depths of the first and second SiGe layers from the surface of the substrate are different.
5. The semiconductor device according to claim 1, wherein Si aperture ratios of the first pMISFET and the second pMISFET are different in a case where a ratio of an area of an exposed Si substrate to an area of 1 mm2 including one cell region containing one MISFET therein and an element isolation region surrounding the MISFET is defined as an Si aperture ratio.
6. A semiconductor device comprising:
a semiconductor layer,
a first pMISFET formed on the semiconductor layer and having a first channel formed on a surface of the semiconductor layer, first SiGe layers, which apply first compression strain to the first channel, embedded in the surface of the semiconductor layer to sandwich the first channel,
a second pMISFET formed on the semiconductor layer to be electrically isolated from the first pMISFET and having a second channel formed on a surface of the semiconductor layer, second SiGe layers, which apply second compression strain different from the first compression strain to the second channel, embedded in the surface of the semiconductor layer to sandwich the second channel, and
an nMISFET formed on the semiconductor layer to be electrically isolated from the first pMISFET and the second pMISFET and having a third channel formed on a surface of the semiconductor layer.
7. The semiconductor device according to claim 6, wherein the first and second SiGe layers respectively contain B or C as an impurity.
8. The semiconductor device according to claim 6, wherein Ge concentrations of the first and second SiGe layers are different.
9. The semiconductor device according to claim 6, wherein depths of the first and second SiGe layers from the surface of the semiconductor layer are different.
10. The semiconductor device according to claim 6, wherein semiconductor-layer aperture ratios of the first pMISFET and the second pMISFET are different in a case where a ratio of an area of an exposed semiconductor layer to an area of 1 mm2 containing one MISFET and an element isolation region surrounding the MISFET is defined as a semiconductor-layer aperture ratio.
11. The semiconductor device according to claim 10, wherein the first pMISFET is different from the second pMISFET in a length in a gate-length direction between an inner edge of the element isolation region and an opposite inner edge of the element isolation region which is surrounding the MISFET.
12. The semiconductor device according to claim 10, wherein the first pMISFET is different from the second pMISFET in a length in a gate-width direction between an inner edge of the element isolation region and an opposite inner edge of the element isolation region which is surrounding the MISFET.
13. The semiconductor device according to claim 6, wherein the first SiGe layers are different from the second SiGe layers in an impurity concentration and a thickness regarding each of the first and second SiGe layers.
14. The semiconductor device according to claim 10, wherein mobility of the first pMISFET is higher than that of the second pMISFET.
US13/569,604 2007-03-29 2012-08-08 Semiconductor device Active 2030-01-15 USRE45462E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/569,604 USRE45462E1 (en) 2007-03-29 2012-08-08 Semiconductor device

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2007-088836 2007-03-29
JP2007088836A JP4896789B2 (en) 2007-03-29 2007-03-29 Manufacturing method of semiconductor device
US12/056,909 US8013398B2 (en) 2007-03-29 2008-03-27 Semiconductor device
US13/569,604 USRE45462E1 (en) 2007-03-29 2012-08-08 Semiconductor device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/056,909 Reissue US8013398B2 (en) 2007-03-29 2008-03-27 Semiconductor device

Publications (1)

Publication Number Publication Date
USRE45462E1 true USRE45462E1 (en) 2015-04-14

Family

ID=39792741

Family Applications (3)

Application Number Title Priority Date Filing Date
US12/056,909 Ceased US8013398B2 (en) 2007-03-29 2008-03-27 Semiconductor device
US13/205,950 Active US8124472B2 (en) 2007-03-29 2011-08-09 Manufacturing method of a semiconductor device
US13/569,604 Active 2030-01-15 USRE45462E1 (en) 2007-03-29 2012-08-08 Semiconductor device

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US12/056,909 Ceased US8013398B2 (en) 2007-03-29 2008-03-27 Semiconductor device
US13/205,950 Active US8124472B2 (en) 2007-03-29 2011-08-09 Manufacturing method of a semiconductor device

Country Status (2)

Country Link
US (3) US8013398B2 (en)
JP (1) JP4896789B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9634002B1 (en) 2016-02-03 2017-04-25 United Microelectronics Corp. Semiconductor device and method of manufacturing the same
US10037915B1 (en) 2017-09-10 2018-07-31 United Microelectronics Corp. Fabricating method of a semiconductor structure with an epitaxial layer

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5211689B2 (en) * 2007-12-28 2013-06-12 富士通セミコンダクター株式会社 Semiconductor device and manufacturing method thereof
JP4635062B2 (en) 2008-03-11 2011-02-16 株式会社東芝 Manufacturing method of semiconductor device
JP5329835B2 (en) * 2008-04-10 2013-10-30 株式会社東芝 Manufacturing method of semiconductor device
DE102008045034B4 (en) * 2008-08-29 2012-04-05 Advanced Micro Devices, Inc. Forward current adjustment for transistors fabricated in the same active region by locally providing an embedded strain-inducing semiconductor material in the active region
JP2010103142A (en) * 2008-10-21 2010-05-06 Toshiba Corp Method for fabricating semiconductor device
JP2010157570A (en) * 2008-12-26 2010-07-15 Toshiba Corp Method of manufacturing semiconductor device
US9041082B2 (en) * 2010-10-07 2015-05-26 International Business Machines Corporation Engineering multiple threshold voltages in an integrated circuit
KR102059526B1 (en) 2012-11-22 2019-12-26 삼성전자주식회사 Method of forming semiconductor device having embedded stressor and related device
TWI643346B (en) 2012-11-22 2018-12-01 三星電子股份有限公司 Semiconductor devices including a stressor in a recess and methods of forming the same
US9214395B2 (en) * 2013-03-13 2015-12-15 United Microelectronics Corp. Method of manufacturing semiconductor devices
CN103346124B (en) * 2013-06-04 2015-08-26 上海华力微电子有限公司 Improve the method for semiconductor device yield

Citations (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010045604A1 (en) * 2000-05-25 2001-11-29 Hitachi, Ltd. Semiconductor device and manufacturing method
US20030127663A1 (en) * 2000-06-15 2003-07-10 Fumitoshi Ito Semiconductor integrated circuit device and a method of manufacturing the same
US6621131B2 (en) 2001-11-01 2003-09-16 Intel Corporation Semiconductor transistor having a stressed channel
US20040132249A1 (en) * 2002-12-19 2004-07-08 Katsuhiro Mitsuda Semiconductor device and a method of manufacturing the same
US20050059196A1 (en) * 2003-07-31 2005-03-17 Takafumi Noda Method for manufacturing semiconductor devices
US20050280098A1 (en) 2004-06-22 2005-12-22 Samsung Electronics Co., Ltd. Method of fabricating CMOS transistor and CMOS transistor fabricated thereby
JP2006121074A (en) 2004-10-20 2006-05-11 Samsung Electronics Co Ltd Semiconductor device and manufacturing method of the same
US20060134873A1 (en) * 2004-12-22 2006-06-22 Texas Instruments Incorporated Tailoring channel strain profile by recessed material composition control
JP2006228958A (en) 2005-02-17 2006-08-31 Toshiba Corp Semiconductor device and manufacturing method thereof
JP2006253317A (en) 2005-03-09 2006-09-21 Fujitsu Ltd SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE AND p-CHANNEL MOS TRANSISTOR
US20060214225A1 (en) * 2005-03-24 2006-09-28 International Business Machines Corporation High performance field effect transistors on SOI substrate with stress-inducing material as buried insulator and methods
JP2006303451A (en) 2005-03-23 2006-11-02 Renesas Technology Corp Semiconductor device and method for manufacturing the same
US7132338B2 (en) 2003-10-10 2006-11-07 Applied Materials, Inc. Methods to fabricate MOSFET devices using selective deposition process
JP2006332337A (en) 2005-05-26 2006-12-07 Toshiba Corp Semiconductor device and its manufacturing method
US20070018205A1 (en) * 2005-07-21 2007-01-25 International Business Machines Corporation STRUCTURE AND METHOD FOR IMPROVED STRESS AND YIELD IN pFETS WITH EMBEDDED SiGe SOURCE/DRAIN REGIONS
JP2007036205A (en) 2005-06-22 2007-02-08 Fujitsu Ltd Semiconductor device and its manufacturing method
JP2007048788A (en) 2005-08-05 2007-02-22 Toshiba Corp Semiconductor device
JP2007200961A (en) 2006-01-24 2007-08-09 Sharp Corp Semiconductor device and manufacturing method thereof
US20070257321A1 (en) * 2006-04-06 2007-11-08 Shyh-Fann Ting Semiconductor structure and fabrication thereof
US20080119031A1 (en) * 2006-11-21 2008-05-22 Rohit Pal Stress enhanced mos transistor and methods for its fabrication
US20080179627A1 (en) * 2007-01-31 2008-07-31 Meikei Ieong Strained MOS devices using source/drain epitaxy
US20080191244A1 (en) * 2007-02-12 2008-08-14 Samsung Electronics Co., Ltd. Methods of fabricating integrated circuit devices including strained channel regions and related devices
US7579248B2 (en) * 2006-02-13 2009-08-25 Taiwan Semiconductor Manufacturing Company, Ltd. Resolving pattern-loading issues of SiGe stressor
US7608489B2 (en) * 2006-04-28 2009-10-27 International Business Machines Corporation High performance stress-enhance MOSFET and method of manufacture

Patent Citations (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010045604A1 (en) * 2000-05-25 2001-11-29 Hitachi, Ltd. Semiconductor device and manufacturing method
US20030127663A1 (en) * 2000-06-15 2003-07-10 Fumitoshi Ito Semiconductor integrated circuit device and a method of manufacturing the same
US6621131B2 (en) 2001-11-01 2003-09-16 Intel Corporation Semiconductor transistor having a stressed channel
US20040132249A1 (en) * 2002-12-19 2004-07-08 Katsuhiro Mitsuda Semiconductor device and a method of manufacturing the same
US20050059196A1 (en) * 2003-07-31 2005-03-17 Takafumi Noda Method for manufacturing semiconductor devices
US7132338B2 (en) 2003-10-10 2006-11-07 Applied Materials, Inc. Methods to fabricate MOSFET devices using selective deposition process
US20050280098A1 (en) 2004-06-22 2005-12-22 Samsung Electronics Co., Ltd. Method of fabricating CMOS transistor and CMOS transistor fabricated thereby
JP2006121074A (en) 2004-10-20 2006-05-11 Samsung Electronics Co Ltd Semiconductor device and manufacturing method of the same
US20060134873A1 (en) * 2004-12-22 2006-06-22 Texas Instruments Incorporated Tailoring channel strain profile by recessed material composition control
JP2006228958A (en) 2005-02-17 2006-08-31 Toshiba Corp Semiconductor device and manufacturing method thereof
JP2006253317A (en) 2005-03-09 2006-09-21 Fujitsu Ltd SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE AND p-CHANNEL MOS TRANSISTOR
JP2006303451A (en) 2005-03-23 2006-11-02 Renesas Technology Corp Semiconductor device and method for manufacturing the same
US20060214225A1 (en) * 2005-03-24 2006-09-28 International Business Machines Corporation High performance field effect transistors on SOI substrate with stress-inducing material as buried insulator and methods
JP2006332337A (en) 2005-05-26 2006-12-07 Toshiba Corp Semiconductor device and its manufacturing method
JP2007036205A (en) 2005-06-22 2007-02-08 Fujitsu Ltd Semiconductor device and its manufacturing method
US20070018205A1 (en) * 2005-07-21 2007-01-25 International Business Machines Corporation STRUCTURE AND METHOD FOR IMPROVED STRESS AND YIELD IN pFETS WITH EMBEDDED SiGe SOURCE/DRAIN REGIONS
JP2007048788A (en) 2005-08-05 2007-02-22 Toshiba Corp Semiconductor device
JP2007200961A (en) 2006-01-24 2007-08-09 Sharp Corp Semiconductor device and manufacturing method thereof
US7579248B2 (en) * 2006-02-13 2009-08-25 Taiwan Semiconductor Manufacturing Company, Ltd. Resolving pattern-loading issues of SiGe stressor
US20070257321A1 (en) * 2006-04-06 2007-11-08 Shyh-Fann Ting Semiconductor structure and fabrication thereof
US7608489B2 (en) * 2006-04-28 2009-10-27 International Business Machines Corporation High performance stress-enhance MOSFET and method of manufacture
US20080119031A1 (en) * 2006-11-21 2008-05-22 Rohit Pal Stress enhanced mos transistor and methods for its fabrication
US20080179627A1 (en) * 2007-01-31 2008-07-31 Meikei Ieong Strained MOS devices using source/drain epitaxy
US20080191244A1 (en) * 2007-02-12 2008-08-14 Samsung Electronics Co., Ltd. Methods of fabricating integrated circuit devices including strained channel regions and related devices

Non-Patent Citations (3)

* Cited by examiner, † Cited by third party
Title
First Office Action issued by the Japanese Patent Office on Jun. 18, 2013, in counterpart Japanese Patent Application No. 2011-233122.
Notice of Reasons for Rejection mailed by Japanese Patent Office on Aug. 18, 2009, for Japanese Application No. 2007-088836 and English translation thereof.
Notice of Reasons for Rejection mailed by the Japanese Patent Office on Jun. 8, 2010, for Japanese Applicaiton No. 2007-088836 and English translation thereof.

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9634002B1 (en) 2016-02-03 2017-04-25 United Microelectronics Corp. Semiconductor device and method of manufacturing the same
US9779998B2 (en) 2016-02-03 2017-10-03 United Microelectronics Corp. Semiconductor device and method of manufacturing the same
US10037915B1 (en) 2017-09-10 2018-07-31 United Microelectronics Corp. Fabricating method of a semiconductor structure with an epitaxial layer

Also Published As

Publication number Publication date
JP4896789B2 (en) 2012-03-14
US8124472B2 (en) 2012-02-28
US8013398B2 (en) 2011-09-06
US20110294271A1 (en) 2011-12-01
US20080237732A1 (en) 2008-10-02
JP2008251688A (en) 2008-10-16

Similar Documents

Publication Publication Date Title
USRE45462E1 (en) Semiconductor device
US9711412B2 (en) FinFETs with different fin heights
US7749833B2 (en) Semiconductor MOS transistor device and method for making the same
US8673709B2 (en) FinFETs with multiple fin heights
US7326622B2 (en) Method of manufacturing semiconductor MOS transistor device
US6600170B1 (en) CMOS with strained silicon channel NMOS and silicon germanium channel PMOS
US7915131B2 (en) Semiconductor device and method for fabricating the same
US7642166B2 (en) Method of forming metal-oxide-semiconductor transistors
US8159030B2 (en) Strained MOS device and methods for its fabrication
US9159629B2 (en) High performance CMOS device design
US7754571B2 (en) Method for forming a strained channel in a semiconductor device
US20080274606A1 (en) Method of manufacturing semiconductor device
US7968910B2 (en) Complementary field effect transistors having embedded silicon source and drain regions
US9281246B2 (en) Strain adjustment in the formation of MOS devices
JP2012054587A (en) Semiconductor device manufacturing method

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: TOSHIBA MEMORY CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KABUSHIKI KAISHA TOSHIBA;REEL/FRAME:043709/0035

Effective date: 20170706

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

AS Assignment

Owner name: K.K. PANGEA, JAPAN

Free format text: MERGER;ASSIGNOR:TOSHIBA MEMORY CORPORATION;REEL/FRAME:055659/0471

Effective date: 20180801

Owner name: TOSHIBA MEMORY CORPORATION, JAPAN

Free format text: CHANGE OF NAME AND ADDRESS;ASSIGNOR:K.K. PANGEA;REEL/FRAME:055669/0401

Effective date: 20180801

Owner name: KIOXIA CORPORATION, JAPAN

Free format text: CHANGE OF NAME AND ADDRESS;ASSIGNOR:TOSHIBA MEMORY CORPORATION;REEL/FRAME:055669/0001

Effective date: 20191001

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12