USRE42947E1 - Circuits, systems, methods, and software for power factor correction and/or control - Google Patents
Circuits, systems, methods, and software for power factor correction and/or control Download PDFInfo
- Publication number
- USRE42947E1 USRE42947E1 US12/813,470 US81347010A USRE42947E US RE42947 E1 USRE42947 E1 US RE42947E1 US 81347010 A US81347010 A US 81347010A US RE42947 E USRE42947 E US RE42947E
- Authority
- US
- United States
- Prior art keywords
- power
- voltage
- power signal
- converter
- period
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000000034 method Methods 0.000 title claims abstract description 42
- 238000012937 correction Methods 0.000 title abstract description 5
- 238000006243 chemical reaction Methods 0.000 claims abstract description 35
- 230000000737 periodic effect Effects 0.000 claims description 52
- 230000004044 response Effects 0.000 claims description 27
- 238000004891 communication Methods 0.000 claims description 15
- 238000005070 sampling Methods 0.000 claims description 4
- 238000001914 filtration Methods 0.000 claims description 3
- 238000013459 approach Methods 0.000 abstract description 13
- 238000013461 design Methods 0.000 abstract description 9
- 238000005259 measurement Methods 0.000 abstract description 2
- 238000012545 processing Methods 0.000 description 13
- 230000006870 function Effects 0.000 description 7
- 230000008569 process Effects 0.000 description 7
- 239000003990 capacitor Substances 0.000 description 5
- 230000005540 biological transmission Effects 0.000 description 4
- 238000004422 calculation algorithm Methods 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 230000015654 memory Effects 0.000 description 4
- 238000004590 computer program Methods 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 230000003287 optical effect Effects 0.000 description 3
- 230000009471 action Effects 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 238000004364 calculation method Methods 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 230000000977 initiatory effect Effects 0.000 description 2
- 230000007704 transition Effects 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000001939 inductive effect Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 230000001131 transforming effect Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F1/00—Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
- G05F1/70—Regulating power factor; Regulating reactive current or power
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/42—Circuits or arrangements for compensating for or adjusting power factor in converters or inverters
- H02M1/4208—Arrangements for improving power factor of AC input
- H02M1/4225—Arrangements for improving power factor of AC input using a non-isolated boost converter
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02B—CLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
- Y02B70/00—Technologies for an efficient end-user side electric power management and consumption
- Y02B70/10—Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes
Definitions
- the present invention generally relates to the field of power factor correction and/or control. More specifically, embodiments of the present invention pertain to circuits, systems, methods, and software for correcting and/or controlling a power factor in alternating current (AC)-direct current (DC) conversions.
- AC alternating current
- DC direct current
- An electrical load may appear to a power supply as a resistive impedance, an inductive impedance, a capacitive impedance, or a combination thereof.
- the power factor approaches one. Due to the nature of alternating current, the power factor of AC power can easily be less than one in certain situations (e.g., when the voltage is close to zero). In such situations, transmitted power/energy can be wasted (due to phase mismatch between current and voltage) and/or noise may be introduced into the power line.
- power supplies generally have power factor correction (PFC) circuitry to shape the input current waveform to follow the input voltage waveform.
- PFC power factor correction
- the power factor, or PF is a measure of this power conversion efficiency, and ideally, the PF for a given power converter should approach 1 under all conditions. When the PF does not approach 1, even under limited conditions, some portion of the transmitted energy is wasted, and current that should be passed onto a load may be returned, thereby introducing noise onto the power line.
- FIG. 1 is a diagram of a conventional boost converter 10 , in which an alternating current power supply AC is received at four-way rectifier 15 .
- Input current I in passes through inductor 20 , and under certain operational conditions, a part of input current I in passes through diode 50 (having a capacitor/filter 60 at its output) before being applied to load 70 .
- Power factor controller 30 effectively controls the current flowing through inductor 20 by turning switch 40 on and off in response to an AC voltage-sensing input 12 , a DC output voltage 72 , a sensed power conversion current from a current detection inductor 25 , and a feedback current 34 .
- switch 40 When switch 40 is on, a current 22 generally flows through inductor 20 (thereby storing some energy in inductor 20 ), then through switch 40 to ground. When switch 40 is off, a current 52 may flow through diode 50 and some charge may collect at capacitor 60 , but generally, current flow 22 through inductor 20 is significantly reduced or even prevented.
- FIG. 2 is a graph showing an AC voltage V into AC-DC converter 10 .
- Input voltage V is the rectified half-sine wave of the AC waveform input.
- the current waveform I in FIG. 2 has a sawtooth pattern.
- a low-pass filter e.g., high frequency bypass capacitor 17 in FIG. 1
- the input current waveform resembles the input voltage AC at the input of rectifier 15 , and the PF for the conversion approaches 1 under most conditions, particularly those conditions where the loading power is sufficiently high to allow an appreciable average input current to continuously pass through inductor 20 .
- This is, in fact, known as the “average current mode” or “continuous mode” of operation for boost power converter 10 .
- the PFC for a given boost converter generally has two parameters defined by a specification: (1) PF, and (2) total harmonic distortion (or THD).
- THD refers to distortion caused generally by higher order harmonics (e.g., for a 60 Hz AC signal, distortion in the converted power signal caused by AC signals having a frequency of 120 Hz, 180 Hz, or other n*60 Hz value, where n is an integer of 2 or more).
- the higher the THD the lower the efficiency.
- Such harmonics can saturate the transformer coils in boost converter 10 (e.g., in inductor 20 ).
- the THD is sufficiently high, noise can be fed back onto the AC power lines 12 - 14 , a highly undesirable result from the perspective of a systems designer (e.g., of a power line network).
- FIG. 3A shows a low-power and/or low-voltage portion 120 of the voltage and current waveforms of FIG. 2 .
- the voltage waveform V is the voltage at the output of rectifier 15 (see FIG. 1 ), and the current waveform I is the input current I in passing through inductor 20 .
- switch 40 in FIG. 1 When switch 40 in FIG. 1 is turned on at time t 0 , current I increases in a substantially linear manner, as shown by slope 122 .
- Switch 40 is on for a period of time determined by controller 30 , and at the end of this time (point 124 on the current waveform I in FIG. 2 ), switch 40 turns off and current I decreases in a substantially linear manner. Switch 40 then is turned on again by controller 30 (see FIG. 1 ) after a period of time t s ⁇ t 0 , also determined by controller 30 .
- switch 40 (see FIG. 1 ) would be turned on essentially immediately by controller 30 (see FIG. 1 ) after current waveform portion 134 intersects I 0 (see FIG. 3B ), thereby causing current waveform portion 136 to increase essentially immediately after current waveform portion 134 intersects I 0 and enabling current to flow through inductor 20 (see FIG. 1 ) substantially continuously.
- FIG. 3B There have been several approaches attempting to achieve results as close as possible to the ideal results shown in FIG. 3B .
- One such approach involves trying to detect directly the input current I in flowing through inductor 20 (see FIG. 1 ).
- One widely used technique employs a second inductor coil 25 to sense the current I in flowing through inductor 20 in a manner similar to the function of a transformer.
- this approach suffers from the inevitable latency that all transformer coils experience when sensing a current in another coil, necessarily introducing some positive length of time in the zero current period 126 (see FIG. 3A ) and introducing some noise back into the AC power line 12 - 14 .
- the second inductor coil 25 adds some expense to manufacturing controller 30 and necessitates at least one dedicated differential pin on controller 30 to receive information from second inductor coil 25 .
- determining the current at node 34 would require controller 30 to have a relatively high sampling rate (i.e., >>1 sample taken every 1/[t s ⁇ t 0 ] seconds) in the critical mode, and the sampling resolution should be relatively high to avoid turning switch 40 on too fast or too slow.
- Embodiments of the present invention relate to circuitry, architectures, systems, methods, algorithms and software for correcting and/or controlling a power factor, for example in AC-DC boost converters.
- the circuitry generally comprises a power factor controller, comprising (a) a circuit configured to determine and/or identify (i) a period of a periodic power signal and (ii) a length of time from a beginning of the period during which a potential is applied to a power conversion switch; (b) a voltage calculator configured to determine at least a peak voltage of the periodic power signal; and (c) logic configured to calculate a time period to open the switch in response to (i) the length of time, (ii) the power signal period, and (iii) the peak voltage.
- the systems generally comprise the present controller and a switch that it controls, although one aspect of the system relates to a power converter comprising such a system and an inductor configured to store energy from a periodic power signal, such as an AC power signal.
- the method generally comprises the steps of (1) storing energy from a periodic power signal in a power converter in response to application of a potential to switch in electrical communication with the power converter; (2) calculating a time period to open the switch from (i) an initial length of time during which a potential is applied to the switch, (ii) a period of the periodic power signal, and (iii) a peak voltage of the periodic power signal; and (3) opening the switch during the time period.
- the software generally comprises a set of instructions adapted to carry out the present method.
- the present invention generally takes a computational approach to reducing and/or minimizing zero current periods in the critical mode of power converter operation, and advantageously reduces zero current periods in the critical mode to a reasonable and/or tolerable minimum, thereby minimizing the THD of the power converter in the critical mode and reducing noise that may be injected back into AC power lines.
- FIG. 1 is a diagram showing a conventional boost converter.
- FIG. 2 is a graph depicting voltage and current waveforms at particular nodes in the conventional boost converter of FIG. 1 .
- FIGS. 3A-3B are graphs depicting a low-voltage and low-current portion of the waveforms of FIG. 2 .
- FIG. 4 is a diagram of an exemplary boost converter according to the present invention.
- FIGS. 5-6 are graphs of low-voltage and low-current waveforms useful for explaining the operation of the exemplary boost converter of FIG. 4 .
- FIG. 7 is a graph depicting voltage and current waveforms for both decreasing and increasing values of the voltage half-sine wave useful for explaining the operation of the exemplary boost converter of FIG. 4 .
- FIG. 8 is a diagram of an exemplary power factor controller according to the present invention.
- these quantities take the form of electrical, magnetic, optical, or quantum signals capable of being stored, transferred, combined, compared, and otherwise manipulated in a computer, data processing system, or logic circuit. It has proven convenient at times, principally for reasons of common usage, to refer to these signals as bits, waves, waveforms, streams, values, elements, symbols, characters, terms, numbers, or the like.
- the terms refer to actions, operations and/or processes of the processing devices that manipulate or transform physical quantities within the component(s) of a system or architecture (e.g., registers, memories, other such information storage, transmission or display devices, etc.) into other data similarly represented as physical quantities within other components of the same or a different system or architecture.
- a system or architecture e.g., registers, memories, other such information storage, transmission or display devices, etc.
- the terms “data,” “data stream,” “waveform,” and “information” are generally used interchangeably herein, but are generally given their art-recognized meanings.
- the terms “connected to,” “coupled with,” “coupled to” and “in communication with” may be used interchangeably (which terms may also refer to direct and/or indirect relationships between the connected, coupled and/or communication elements unless the context of the term's use unambiguously indicates otherwise), but these terms are also generally given their art-recognized meanings.
- the present invention concerns a circuit, system, method, and software for power factor correction and/or control.
- the present invention generally takes a computational approach to reducing and/or minimizing zero current periods in the critical mode of boost converter operation.
- One inventive circuit is a power factor controller, comprising (a) a circuit configured to determine and/or identify (i) a period of a periodic power signal and (ii) a length of time from a beginning of the period during which a potential is applied to a power conversion switch; (b) a voltage calculator configured to determine at least a peak voltage of the periodic power signal; and (c) logic configured to calculate a time period to open the switch in response to (i) the length of time, (ii) the power signal period, and (iii) the peak voltage.
- the system generally comprises the present controller and a switch that it controls, although a further aspect of the system relates to a power converter comprising such a system and an inductor or other means for storing energy from a periodic power signal, such as an AC power
- a further aspect of the invention concerns a method of correcting and/or controlling a power factor and/or controlling a power conversion.
- the method generally comprises (1) storing energy from a periodic power signal in a power converter in response to application of a potential to switch in electrical communication with the power converter; (2) calculating a time period to open the switch from (i) an initial length of time during which a potential is applied to the switch, (ii) a period of the periodic power signal, and (iii) a peak voltage of the periodic power signal; and (3) opening the switch during the time period.
- the software comprises a processor-readable or -executable set of instructions generally configured to implement the present method and/or any process or sequence of steps embodying the inventive concepts described herein.
- the present invention relates to a power converter, comprising the present power factor controller (described in greater detail below), an inductor configured to store energy from a periodic power signal, and a power conversion switch configured to charge the inductor when a potential is applied to the switch.
- the switch is controlled by the present power factor controller, and the periodic power signal is either an alternating current (AC) power signal or a rectified AC power signal.
- the power converter is an AC-DC boost converter.
- the power converter may further comprise a diode configured to receive an output from the inductor and provide an output voltage to a load; a ripple filter coupled to an output of the diode; and/or a rectifier configured to rectify an alternating current power signal.
- the periodic power signal comprises an output of the rectifier (e.g., it is a rectified AC power signal).
- the inductor converts the periodic power signal (e.g., the AC signal) into a substantially constant power signal (e.g., a DC signal); and/or the switch may be configured to (i) provide a power conversion current to the inductor when a potential is applied to it (e.g., when it is closed) and/or (ii) reduce, eliminate or prevent a power conversion current from passing through the inductor when the switch is open.
- the switch may be configured to (i) provide a power conversion current to the inductor when a potential is applied to it (e.g., when it is closed) and/or (ii) reduce, eliminate or prevent a power conversion current from passing through the inductor when the switch is open.
- FIG. 4 shows a first exemplary embodiment of a boost converter 200 , including four-way rectifier 210 receiving alternating current power supply AC from power lines 212 and 214 , inductor 220 , exemplary power factor controller 230 , and switch 240 .
- Boost converter 200 may further include current feedback resistor 235 , diode 250 , and capacitor/filter 260 , the input node 272 to which may also be in communication with load 270 .
- the present power factor controller 230 computes the length of time that switch 240 remains off in order to reduce or minimize zero current periods, and does not require a second inductor to sense when the input current through inductor 220 is zero.
- Diode 250 is thus configured to (i) receive an output from inductor 220 and (ii) pass current unidirectionally from the inductor output to a substantially constant output voltage (generally applied to a load 270 ).
- One object of the invention is to compute or calculate the length of time that switch 240 is off (“t off ”) that results in a zero current through inductor 220 . If one can compute or calculate (“t off ”), then one can determine when to turn switch 240 back on in a manner minimizing the zero current period.
- the invention focuses on a power factor controller configured to conduct such calculations.
- FIG. 5 shows current and voltage waveforms for the exemplary boost converter 200 of FIG. 4 in a critical current mode of operation.
- Switch 240 is turned on at time t 0 , causing the current I flow through inductor 220 to increase at a substantially linear rate (e.g., see current waveform section 310 in FIG. 5 ).
- Switch 240 remains on for a predetermined length of time t on , where the predetermined length of time may be programmed into a memory unit in controller 230 (see FIG.
- controller 230 may be calculated, computed or determined conventionally by controller 230 in response to one or more conventional inputs (e.g., a current or voltage input from AC power line 212 , a power conversion feedback from output voltage V out node 272 and/or feedback current node 234 , etc.).
- the length of time that switch 240 is off for current I to reach 0, t off can be computed or calculated using relatively simple triangulation techniques from a number of known parameters, including t on , the AC input voltage and the peak AC input voltage V p on power line 212 , and the output voltage V out at node 272 . It is well within the abilities of one skilled in the art to design and use logic configured to compute or calculate t off from these known parameters, as will be apparent to those skilled in the art from the following discussion.
- the slope of increasing current waveform section 310 is simply the voltage V in at node 216 divided by the inductance L of inductor 220 .
- the slope of decreasing current waveform section 320 is simply the V out (node 272 ) minus V in (node 216 ), divided by L.
- Current waveform sections 310 and 320 each form the hypotenuse of two right triangles, the abscissa of which is the current I in through inductor 120 at time t on , and the respective ordinates of which are t on and t off . From these relationships, we can calculate t off .
- Slope(310) V in /L [1]
- Slope(320) (V out ⁇ V in )/L [2]
- t off t on *V in /(V out ⁇ V in ) [3]
- the output voltage V out is generally predetermined and/or known by design; e.g., it has a specified, substantially constant value (for example, 450 V), although there will be some minor fluctuations in the actual value due to small ripples, the source(s) of which are known to those skilled in the art, but which as a percentage of V out are insignificant and/or negligible.
- V out is generally considered to be a constant value. Nonetheless, in one embodiment, V out is determined (e.g., measured or sampled) every n on/off cycles of switch 240 , where n is an integer, and the V out value may be stored and/or updated in controller 230 as needed or desired for computing t off .
- V out can be measured relatively accurately with relatively low resolution (at least in comparison with typical values of I in and/or V in to be detected in the critical mode at inductor 220 or node 234 ).
- t on is a known and/or predetermined value for purposes of computing t off .
- the voltage V in at node 216 is not necessarily a known, predetermined or fixed value at a given point in time during the critical mode of converter operation.
- V in can be calculated using known, (pre)determined, fixed or reliably measurable and/or detectable parameter values, though.
- the rectified voltage at node 216 is still a half-sine wave, subject to standard trigonometric relationships with other parameters.
- controller 230 includes one or more counters 231 configured to (i) count the length and/or indicate the end of period T, and/or (ii) determine the length of time t (e.g., initiating a count of known time increments in response to an “end of period T” indication and ending the count at the end of t on , when switch 240 is turned off).
- the transitions between the average current and critical modes of operation can be determined mathematically. Referring now to the graph in FIG. 7 , two transition periods are shown, one on each side of the end of voltage half-sine wave period T.
- the period of time ⁇ shown in FIG. 7 is effectively the half-period of time in which boost converter 200 is in the critical mode.
- boost converter 200 When boost converter 200 is in the critical mode, the current waveform I intersects the I 0 axis. As a result, t s (which in this embodiment is the time of the on/off cycle of switch 240 ; please see FIG. 4 ) is necessarily longer than t on +t off (where t off is the time that it takes current waveform I to reach I 0 when switch 240 is off).
- t s which in this embodiment is the time of the on/off cycle of switch 240 ; please see FIG. 4
- t off is the time that it takes current waveform I to reach I 0 when switch 240 is off.
- a central aspect of the invention relates to a power factor controller, comprising (a) a circuit configured to identify (i) a period of a periodic power signal and (ii) a length of time from a beginning of the period during which a potential is applied to a power conversion switch (e.g., t on ); (b) a voltage calculator configured to determine at least a peak voltage of the periodic power signal; and (c) logic configured to calculate a time period to open the switch in response to (i) the length of time, (ii) the power signal period, and (iii) the peak voltage.
- a power factor controller comprising (a) a circuit configured to identify (i) a period of a periodic power signal and (ii) a length of time from a beginning of the period during which a potential is applied to a power conversion switch (e.g., t on ); (b) a voltage calculator configured to determine at least a peak voltage of the periodic power signal; and (c) logic configured to calculate a time period to open
- the present power factor controller identifies (i) the power signal period and (ii) the time length that the power conversion switch charges the power converter, determines the peak voltage of the periodic power signal, and calculates a time period during which the power conversion switch is turned off in response to (1) the “on” time of the switch, (2) the power signal period, and (3) the peak voltage.
- the term “identify” may refer to receiving and/or providing a predetermined value for the power signal period and/or the time length t on , calculating or computing such values from one or more other parameter values, or determining such values using conventional techniques for doing so (e.g., counting time increments of predetermined or known length, from a known initiation or starting point to a known termination or ending point).
- the periodic power signal comprises an alternating current power signal or a rectified AC power signal.
- the present power factor controller may further comprise (a) a voltage detector configured to determine a zero voltage at an input to the power converter; (b) one or more counters configured to initiate counting (i) the power signal period and/or (ii) the length of time in response to a signal from the voltage detector indicating the zero voltage; (c) a comparator configured to compare the power signal voltage to a first reference voltage and provide a first relative voltage value to the voltage calculator; (d) a filter configured to reduce or remove harmonic noise from the power converter output (e.g., from an output voltage feedback signal); and/or (e) a filter configured to reduce or remove noise from a current feedback signal.
- a voltage detector configured to determine a zero voltage at an input to the power converter
- one or more counters configured to initiate counting (i) the power signal period and/or (ii) the length of time in response to a signal from the voltage detector indicating the zero voltage
- a comparator configured to compare the power signal voltage to a first reference voltage and provide a first relative voltage value to
- the logic comprises a digital signal processor, and/or the logic is further configured to calculate the time period(s) when a power converter comprising the switch is in a critical mode, or apply the potential to the switch for a predetermined period of time when a power converter comprising the switch is in a critical mode.
- the present controller may process one or more digital signals (typically a plurality of such signals, as will be explained in greater detail with regard to FIG. 8 ).
- the present controller may further comprise one or more (and typically a plurality) of analog-to-digital (A/D) converters configured to convert an analog signal input into the controller to a multi-bit digital signal to be processed by the controller logic/digital signal processor.
- A/D analog-to-digital
- FIG. 8 shows an exemplary power factor controller 400 according to the present invention.
- Power factor controller 400 generally comprises comparator 410 , zero voltage crossing locator 412 , voltage calculator 414 , input A/D converters 420 and 430 , filters 425 and 435 , digital signal processor 440 including critical mode controller 416 , output digital-to-analog (D/A) converter 445 and output driver 450 , which sends a control signal to open or close power conversion switch 240 (and if to close switch 240 , apply a certain potential to switch 240 ).
- the invention focuses on critical mode controller 416 and the inputs thereto.
- Comparator 410 receives periodic (AC) power signal from AC power line 212 .
- AC periodic
- Comparator 410 may comprise a comparator block of two or more comparators, in which first and second individual comparators compare the voltage on AC power line 212 with a first and second reference voltages, respectively, the first and second reference voltages being different from one another.
- the first comparator in comparator block 410 compares the voltage on AC power line 212 with a reference voltage having a value of zero volts (0 V), then provides the comparison output 411 to zero voltage crossing locator 412 , which transmits appropriate information and/or control signals to critical mode controller 416 in response to the outcome of the comparison.
- the output 411 from the first comparator may be analog or digital, but the output 413 of zero voltage crossing locator 412 is typically digital. It is well within the abilities of those skilled in the art to design and implement logic capable of such functions.
- zero voltage crossing locator 412 when output 411 is analog, zero voltage crossing locator 412 typically comprises an A/D converter and output 413 is a multi-bit digital signal carrying information about the value of the voltage on AC power line 112 relative to 0 V.
- output 411 when output 411 is digital (i.e., the first comparator identifies when the AC voltage 212 is 0 V or not), zero voltage crossing locator 412 typically comprises control logic and output 413 is a single- or multi-bit digital signal configured to instruct various circuits and/or logic in critical mode controller 416 to perform (or stop performing) one or more functions in response to the AC voltage 212 being 0 V.
- the second comparator in comparator block 410 is a conventional peak detector configured to determine the maximum voltage on AC power line 212 from cycle to cycle (e.g., either AC power signal cycle or the rectified AC signal half-cycle), then provide an output 415 to voltage calculator 414 , which transmits appropriate information and/or control signals to critical mode controller 416 in response to the peak detector output 415 .
- the output 415 from the second comparator may be analog or digital, but the output 417 of voltage calculator 414 is typically digital. It is well within the abilities of those skilled in the art to design and implement logic capable of such functions.
- voltage calculator 414 when output 415 is analog, voltage calculator 414 typically comprises an A/D converter and output 417 is a multi-bit digital signal carrying information about the value of the peak voltage on AC power line 212 .
- voltage calculator 414 when output 415 is digital (i.e., the second comparator compares the AC voltage 212 to a plurality of reference voltages and provides a multi-bit digital output identifying the voltage range that the peak voltage is in), voltage calculator 414 typically comprises control logic and output 417 is a single- or multi-bit digital signal configured to instruct various circuits and/or logic in critical mode controller 416 to adjust, perform or stop performing one or more functions in response to changes in the peak AC voltage on power line 212 .
- Critical mode controller 416 is configured to compute or calculate at least two things:
- t on is a predetermined length of time that may be programmed into a memory unit in digital signal processor 440 (or elsewhere in controller 400 ) or that may be calculated, computed or determined conventionally by digital signal processor 440 in response to one or more appropriate inputs (e.g., a current or voltage input from AC power line 212 , a power conversion feedback from output voltage V out node 272 and/or feedback current node 234 , etc.).
- a current or voltage input from AC power line 212 e.g., a current or voltage input from AC power line 212 , a power conversion feedback from output voltage V out node 272 and/or feedback current node 234 , etc.
- Digital signal processor 440 also receives (1) a filtered, multi-bit digital signal from notch filter 425 , corresponding to the power converter output voltage feedback signal 272 , and (2) a filtered, multi-bit digital signal from filter 435 , corresponding to the current feedback signal 234 .
- These circuit blocks and signals are conventional, and generally perform their conventional function(s).
- one unexpected advantage of the present invention is that the A/D converters 420 and 430 (particularly 430 ) can have lower resolution than corresponding A/D converters in conventional boost controllers. This is generally because the present computational approach to minimizing t off does not rely on high-resolution information from direct current output V out or current feedback 234 to try to measure accurately those periods where zero current is flowing through inductor 220 .
- a buffer period ⁇ t to t off , in part to accommodate or allow for small potential accuracy errors in measuring certain parameters, such as V p , V out , t, T, and/or (when necessary or desired) t on .
- Digital signal processor 440 outputs a multi-bit digital signal to D/A converter 445 , which converts the multi-bit digital signal to an analog signal instructing output driver 450 to open or close switch 240 . If switch 240 is to be closed, the analog signal received by driver 450 informs driver 450 what potential to apply to the gate of switch 240 .
- output driver 450 may comprise a plurality of driver circuits in parallel, each receiving one bit of the multi-bit digital signal output by digital signal processor 440 , thereby avoiding a need for D/A converter 445 .
- the present invention further relates to method of controlling a power converter, comprising the steps of (a) storing energy from a periodic power signal in the power converter in response to application of a potential to switch in electrical communication with the power converter; (b) calculating a time period to open the switch (e.g., t off ) from (i) an initial length of time during which a potential is applied to the switch (e.g., t on ), (ii) a period of the periodic power signal (e.g., T), and (iii) a peak voltage of the periodic power signal (e.g., V p ); and (c) opening the switch during the time period.
- a time period to open the switch e.g., t off
- the periodic power signal may comprise an alternating current power signal or a rectified AC power signal, depending on design choices and/or considerations.
- the energy is typically stored in an inductor when a current from a rectified AC power signal passes through the inductor, and current generally passes through the inductor when the switch is closed. Energy typically is not stored in the boost converter (inductor) when the switch is open.
- the method may further comprise the step(s) of: (1) determining a zero voltage at an input to the power converter; (2) timing, or identifying or determining a time length for, (i) the power signal period and/or (ii) the length of time in response to a zero voltage indication; (3) determining the peak voltage of the periodic power signal; (4) calculating the time period or otherwise identifying when the power converter is in a critical mode; (5) filtering harmonic noise from an output of the power converter; and/or (6) filtering noise from a current feedback signal.
- Each of these additional steps is generally performed as described above with respect to the corresponding hardware configured to conduct, practice or implement the step.
- the step of determining the peak voltage may comprise comparing a voltage of the periodic power signal to a first reference voltage, sampling an output of the comparing step to generate a plurality of power signal voltage samples, and determining a maximum power signal voltage sample value, the peak voltage corresponding to the maximum power signal voltage sample value.
- the present method generally further comprises the step of applying a potential to the switch for a predetermined period of time when the power converter is in the critical mode.
- the present invention also includes algorithms, computer program(s) and/or software, implementable and/or executable in a general purpose computer or workstation equipped with a conventional digital signal processor, configured to perform one or more steps of the method and/or one or more operations of the hardware.
- a further aspect of the invention relates to algorithms and/or software that implement the above method(s).
- the invention may further relate to a computer program, computer-readable medium or waveform containing a set of instructions which, when executed by an appropriate processing device (e.g., a signal processing device, such as a microcontroller, microprocessor or DSP device), is configured to perform the above-described method and/or algorithm.
- an appropriate processing device e.g., a signal processing device, such as a microcontroller, microprocessor or DSP device
- the computer program may be on any kind of readable medium
- the computer-readable medium may comprise any medium that can be read by a processing device configured to read the medium and execute code stored thereon or therein, such as a floppy disk, CD-ROM, magnetic tape or hard disk drive.
- code may comprise object code, source code and/or binary code.
- the waveform is generally configured for transmission through an appropriate medium, such as copper wire, a conventional twisted pair wireline, a conventional network cable, a conventional optical data transmission cable, or even air or a vacuum (e.g., outer space) for wireless signal transmissions.
- the waveform and/or code for implementing the present method(s) are generally digital, and are generally configured for processing by a conventional digital data processor (e.g., a microprocessor, microcontroller, or logic circuit such as a programmable gate array, programmable logic circuit/device or application-specific [integrated] circuit).
- the computer-readable medium or waveform comprises at least one instruction (or subset of instructions) to (a) count predetermined time units corresponding to (i) the power signal period and/or (ii) the length of time, in response to an indication of a zero voltage on the periodic power signal; (b) determine (e.g., compute or calculate) the peak voltage; and/or (c) determine and/or indicate (e.g., by calculating a corresponding time period) when the power converter is in the critical mode.
- the instruction(s) to determine the peak voltage comprise at least one subset of instructions to (i) sample an output of a comparison of the periodic power signal voltage to a reference voltage, (ii) store a plurality of power signal voltage samples, and (iii) determine a maximum power signal voltage sample value, the peak voltage corresponding to the maximum power signal voltage sample value.
- the present invention provides a circuit, system, method and software for controlling a power conversion and/or correcting and/or controlling a power factor in such conversion(s).
- the circuitry generally comprises a power factor controller, comprising (a) a circuit configured to determine and/or identify (i) a period of a periodic power signal and (ii) a length of time from a beginning of the period during which a potential is applied to a power conversion switch; (b) a voltage calculator configured to determine at least a peak voltage of the periodic power signal; and (c) logic configured to calculate a time period to open the switch in response to (i) the length of time, (ii) the power signal period, and (iii) the peak voltage.
- the system generally comprises the present controller and a switch that it controls, although the system aspect of the invention also relates to a power converter comprising the present controller, the switch, and an inductor configured to store energy from the periodic power signal.
- the method generally comprises the steps of (1) storing energy from a periodic power signal in a power converter in response to application of a potential to switch in electrical communication with the power converter; (2) calculating a time period to open the switch from (i) an initial length of time during which a potential is applied to the switch, (ii) a period of the periodic power signal, and (iii) a peak voltage of the periodic power signal; and (3) opening the switch during the time period.
- the software generally comprises a set of instructions adapted to carry out the present method.
- the present invention generally takes a computational approach to reducing and/or minimizing zero current periods in the critical mode of power converter operation, and advantageously reduces zero current periods in the critical mode to a reasonable and/or tolerable minimum, thereby maximizing the power factor of the power converter in the critical mode and reducing noise that may be injected back into AC power lines.
- the present power factor controller allows for greater design flexibility, reduced design complexity, and/or reduced resolution and/or greater tolerance for error in certain parameter measurements or samples.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Electromagnetism (AREA)
- General Physics & Mathematics (AREA)
- Radar, Positioning & Navigation (AREA)
- Automation & Control Theory (AREA)
- Rectifiers (AREA)
- Dc-Dc Converters (AREA)
Abstract
Description
Slope(310)=Vin/L [1]
Slope(320)=(Vout−Vin)/L [2]
toff=ton*Vin/(Vout−Vin) [3]
Vin=Vp*sin(πt/T) [4]
where t=ton plus the
toff=[ton*Vin/(Vout−Vin)]+Δt [5]
-
- The power signal input voltage (e.g., Vin) from the peak voltage (Vp) and the length of time that switch 240 is on in the critical current mode (ton), and
- The time period during which switch 240 is off (e.g., toff above) when the power converter comprising inductor 220 (and/or otherwise in electrical communication with switch 240) is in the critical mode, from Vin, Vout and ton.
Claims (24)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/813,470 USRE42947E1 (en) | 2004-09-24 | 2010-06-10 | Circuits, systems, methods, and software for power factor correction and/or control |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/949,624 US7292013B1 (en) | 2004-09-24 | 2004-09-24 | Circuits, systems, methods, and software for power factor correction and/or control |
US11/977,869 US7511460B1 (en) | 2004-09-24 | 2007-10-26 | Circuits, systems, methods, and software for power factor correction and/or control |
US12/813,470 USRE42947E1 (en) | 2004-09-24 | 2010-06-10 | Circuits, systems, methods, and software for power factor correction and/or control |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/977,869 Reissue US7511460B1 (en) | 2004-09-24 | 2007-10-26 | Circuits, systems, methods, and software for power factor correction and/or control |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE42947E1 true USRE42947E1 (en) | 2011-11-22 |
Family
ID=38653401
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/949,624 Ceased US7292013B1 (en) | 2004-09-24 | 2004-09-24 | Circuits, systems, methods, and software for power factor correction and/or control |
US11/977,869 Ceased US7511460B1 (en) | 2004-09-24 | 2007-10-26 | Circuits, systems, methods, and software for power factor correction and/or control |
US12/813,470 Expired - Lifetime USRE42947E1 (en) | 2004-09-24 | 2010-06-10 | Circuits, systems, methods, and software for power factor correction and/or control |
US12/813,467 Active 2025-04-23 USRE42946E1 (en) | 2004-09-24 | 2010-06-10 | Circuits, systems, methods, and software for power factor correction and/or control |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/949,624 Ceased US7292013B1 (en) | 2004-09-24 | 2004-09-24 | Circuits, systems, methods, and software for power factor correction and/or control |
US11/977,869 Ceased US7511460B1 (en) | 2004-09-24 | 2007-10-26 | Circuits, systems, methods, and software for power factor correction and/or control |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/813,467 Active 2025-04-23 USRE42946E1 (en) | 2004-09-24 | 2010-06-10 | Circuits, systems, methods, and software for power factor correction and/or control |
Country Status (1)
Country | Link |
---|---|
US (4) | US7292013B1 (en) |
Families Citing this family (77)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7292013B1 (en) * | 2004-09-24 | 2007-11-06 | Marvell International Ltd. | Circuits, systems, methods, and software for power factor correction and/or control |
US7812576B2 (en) | 2004-09-24 | 2010-10-12 | Marvell World Trade Ltd. | Power factor control systems and methods |
US7511445B2 (en) * | 2005-06-21 | 2009-03-31 | Camarena Villasenor Jose De Jesus | Method of manufacture of magnetic induction devices |
US7545132B2 (en) * | 2006-03-10 | 2009-06-09 | Satcon Technology Corporation | Sensor-less, low frequency adaptive current limiter and methods for limiting inductive current using the same |
WO2007130437A2 (en) * | 2006-05-02 | 2007-11-15 | International Rectifier Corporation | Switched mode power supply with frequency modulation control |
US20070271047A1 (en) * | 2006-05-17 | 2007-11-22 | Tan Allen Y | Method of power factor correction |
JP4934403B2 (en) * | 2006-10-31 | 2012-05-16 | ローム株式会社 | Power control circuit |
US8362838B2 (en) * | 2007-01-19 | 2013-01-29 | Cirrus Logic, Inc. | Multi-stage amplifier with multiple sets of fixed and variable voltage rails |
KR101345363B1 (en) * | 2007-01-26 | 2013-12-24 | 페어차일드코리아반도체 주식회사 | Converterand the driving method thereof |
EP1956701B1 (en) * | 2007-02-08 | 2012-03-28 | Infineon Technologies Austria AG | DC/DC-converter with a band pass filter and a band rejection filter in the voltage control loop |
US20080224631A1 (en) * | 2007-03-12 | 2008-09-18 | Melanson John L | Color variations in a dimmable lighting device with stable color temperature light sources |
US8018171B1 (en) | 2007-03-12 | 2011-09-13 | Cirrus Logic, Inc. | Multi-function duty cycle modifier |
US7852017B1 (en) | 2007-03-12 | 2010-12-14 | Cirrus Logic, Inc. | Ballast for light emitting diode light sources |
US8076920B1 (en) | 2007-03-12 | 2011-12-13 | Cirrus Logic, Inc. | Switching power converter and control system |
US7667408B2 (en) | 2007-03-12 | 2010-02-23 | Cirrus Logic, Inc. | Lighting system with lighting dimmer output mapping |
US20080273355A1 (en) * | 2007-05-01 | 2008-11-06 | Viventure Corp. | Dual output programmable power supply |
US7554473B2 (en) | 2007-05-02 | 2009-06-30 | Cirrus Logic, Inc. | Control system using a nonlinear delta-sigma modulator with nonlinear process modeling |
US7696913B2 (en) | 2007-05-02 | 2010-04-13 | Cirrus Logic, Inc. | Signal processing system using delta-sigma modulation having an internal stabilizer path with direct output-to-integrator connection |
US8102127B2 (en) * | 2007-06-24 | 2012-01-24 | Cirrus Logic, Inc. | Hybrid gas discharge lamp-LED lighting system |
US7804697B2 (en) | 2007-12-11 | 2010-09-28 | Cirrus Logic, Inc. | History-independent noise-immune modulated transformer-coupled gate control signaling method and apparatus |
US8022683B2 (en) | 2008-01-30 | 2011-09-20 | Cirrus Logic, Inc. | Powering a power supply integrated circuit with sense current |
US8008898B2 (en) | 2008-01-30 | 2011-08-30 | Cirrus Logic, Inc. | Switching regulator with boosted auxiliary winding supply |
US8576589B2 (en) | 2008-01-30 | 2013-11-05 | Cirrus Logic, Inc. | Switch state controller with a sense current generated operating voltage |
US7755525B2 (en) | 2008-01-30 | 2010-07-13 | Cirrus Logic, Inc. | Delta sigma modulator with unavailable output values |
TWI470915B (en) * | 2008-03-21 | 2015-01-21 | Marvell World Trade Ltd | Boost converter and power factor controller |
US7759881B1 (en) | 2008-03-31 | 2010-07-20 | Cirrus Logic, Inc. | LED lighting system with a multiple mode current control dimming strategy |
US8008902B2 (en) | 2008-06-25 | 2011-08-30 | Cirrus Logic, Inc. | Hysteretic buck converter having dynamic thresholds |
US8279628B2 (en) | 2008-07-25 | 2012-10-02 | Cirrus Logic, Inc. | Audible noise suppression in a resonant switching power converter |
US8344707B2 (en) | 2008-07-25 | 2013-01-01 | Cirrus Logic, Inc. | Current sensing in a switching power converter |
US8212491B2 (en) | 2008-07-25 | 2012-07-03 | Cirrus Logic, Inc. | Switching power converter control with triac-based leading edge dimmer compatibility |
US8487546B2 (en) | 2008-08-29 | 2013-07-16 | Cirrus Logic, Inc. | LED lighting system with accurate current control |
US8742740B2 (en) * | 2008-09-19 | 2014-06-03 | Power Integrations, Inc. | Digital peak input voltage detector for a power converter controller |
US8222872B1 (en) | 2008-09-30 | 2012-07-17 | Cirrus Logic, Inc. | Switching power converter with selectable mode auxiliary power supply |
US8179110B2 (en) | 2008-09-30 | 2012-05-15 | Cirrus Logic Inc. | Adjustable constant current source with continuous conduction mode (“CCM”) and discontinuous conduction mode (“DCM”) operation |
US8288954B2 (en) | 2008-12-07 | 2012-10-16 | Cirrus Logic, Inc. | Primary-side based control of secondary-side current for a transformer |
US8299722B2 (en) | 2008-12-12 | 2012-10-30 | Cirrus Logic, Inc. | Time division light output sensing and brightness adjustment for different spectra of light emitting diodes |
US8362707B2 (en) | 2008-12-12 | 2013-01-29 | Cirrus Logic, Inc. | Light emitting diode based lighting system with time division ambient light feedback response |
US7994863B2 (en) | 2008-12-31 | 2011-08-09 | Cirrus Logic, Inc. | Electronic system having common mode voltage range enhancement |
US8644041B2 (en) | 2009-01-14 | 2014-02-04 | Nxp B.V. | PFC with high efficiency at low load |
TWI372336B (en) * | 2009-02-13 | 2012-09-11 | Delta Electronics Inc | Input voltage detection circuit and power supply circuit |
US8482223B2 (en) | 2009-04-30 | 2013-07-09 | Cirrus Logic, Inc. | Calibration of lamps |
US8248145B2 (en) | 2009-06-30 | 2012-08-21 | Cirrus Logic, Inc. | Cascode configured switching using at least one low breakdown voltage internal, integrated circuit switch to control at least one high breakdown voltage external switch |
US8963535B1 (en) | 2009-06-30 | 2015-02-24 | Cirrus Logic, Inc. | Switch controlled current sensing using a hall effect sensor |
US8198874B2 (en) | 2009-06-30 | 2012-06-12 | Cirrus Logic, Inc. | Switching power converter with current sensing transformer auxiliary power supply |
US8212493B2 (en) | 2009-06-30 | 2012-07-03 | Cirrus Logic, Inc. | Low energy transfer mode for auxiliary power supply operation in a cascaded switching power converter |
DE102009034349A1 (en) * | 2009-07-23 | 2011-02-03 | Tridonicatco Gmbh & Co. Kg | Method and circuit for power factor correction |
US9155174B2 (en) | 2009-09-30 | 2015-10-06 | Cirrus Logic, Inc. | Phase control dimming compatible lighting systems |
US9178415B1 (en) | 2009-10-15 | 2015-11-03 | Cirrus Logic, Inc. | Inductor over-current protection using a volt-second value representing an input voltage to a switching power converter |
US8487591B1 (en) | 2009-12-31 | 2013-07-16 | Cirrus Logic, Inc. | Power control system with power drop out immunity and uncompromised startup time |
US8654483B2 (en) | 2009-11-09 | 2014-02-18 | Cirrus Logic, Inc. | Power system having voltage-based monitoring for over current protection |
US8351232B2 (en) * | 2009-12-28 | 2013-01-08 | Nxp B.V. | Power factor corrector with high power factor at low load or high mains voltage conditions |
US8912781B2 (en) | 2010-07-30 | 2014-12-16 | Cirrus Logic, Inc. | Integrated circuit switching power supply controller with selectable buck mode operation |
US8866452B1 (en) | 2010-08-11 | 2014-10-21 | Cirrus Logic, Inc. | Variable minimum input voltage based switching in an electronic power control system |
US9510401B1 (en) | 2010-08-24 | 2016-11-29 | Cirrus Logic, Inc. | Reduced standby power in an electronic power control system |
US9351356B2 (en) | 2011-06-03 | 2016-05-24 | Koninklijke Philips N.V. | Primary-side control of a switching power converter with feed forward delay compensation |
CN103636109B (en) | 2011-06-03 | 2016-08-17 | 塞瑞斯逻辑公司 | For operating method and apparatus and the electric power distribution system of switched power transducer |
GR1007681B (en) * | 2011-06-22 | 2012-08-31 | ΗΛΕΚΤΡΟΝ ΕΜΠΟΡΙΚΗ ΚΑΙ ΚΑΤΑΣΚΕΥΑΣΤΙΚΗ ΗΛΕΚΤΡΟΝΙΚΩΝ ΚΑΙ ΗΛΕΚΤΡΙΚΩΝ ΕΙΔΩΝ ΑΝΩΝΥΜΗ ΒΙΟΤΕΧΝΙΚΗ ΚΑΙ ΕΜΠΟΡΙΚΗ ΕΤΑΙΡΕΙΑ με δ...., | Method for stabilisation and adjustment of the luminosity of led lamps and illumination articles. |
US9484832B2 (en) | 2011-12-14 | 2016-11-01 | Koninklijke Philips N.V. | Isolation of secondary transformer winding current during auxiliary power supply generation |
US9520794B2 (en) | 2012-07-25 | 2016-12-13 | Philips Lighting Holding B.V | Acceleration of output energy provision for a load during start-up of a switching power converter |
EP2965592A1 (en) | 2013-03-07 | 2016-01-13 | Koninklijke Philips N.V. | Utilizing secondary-side conduction time parameters of a switching power converter to provide energy to a load |
TW201436431A (en) * | 2013-03-13 | 2014-09-16 | Richtek Technology Corp | Control circuit for flyback power converter and calibration method thereof |
WO2014186776A1 (en) | 2013-05-17 | 2014-11-20 | Cirrus Logic, Inc. | Charge pump-based circuitry for bjt power supply |
WO2014186765A1 (en) | 2013-05-17 | 2014-11-20 | Cirrus Logic, Inc. | Single pin control of bipolar junction transistor (bjt)-based power stage |
WO2015017317A2 (en) | 2013-07-29 | 2015-02-05 | Cirrus Logic, Inc. | Two terminal drive of bipolar junction transistor (bjt) for switch-mode operation of a light emitting diode (led)-based bulb |
WO2015017315A1 (en) | 2013-07-29 | 2015-02-05 | Cirrus Logic, Inc. | Compensating for a reverse recovery time period of a bipolar junction transistor (bjt) in switch-mode operation of a light-emitting diode (led)-based bulb |
US9214862B2 (en) | 2014-04-17 | 2015-12-15 | Philips International, B.V. | Systems and methods for valley switching in a switching power converter |
DE102014216827A1 (en) * | 2014-08-25 | 2016-02-25 | Tridonic Gmbh & Co Kg | Power factor correction with detection of zero crossings |
US9595872B2 (en) * | 2014-10-22 | 2017-03-14 | Bose Corporation | Adjustment of circuit operations in response to AC line distortion |
US9325236B1 (en) | 2014-11-12 | 2016-04-26 | Koninklijke Philips N.V. | Controlling power factor in a switching power converter operating in discontinuous conduction mode |
US9504118B2 (en) | 2015-02-17 | 2016-11-22 | Cirrus Logic, Inc. | Resistance measurement of a resistor in a bipolar junction transistor (BJT)-based power stage |
US9603206B2 (en) | 2015-02-27 | 2017-03-21 | Cirrus Logic, Inc. | Detection and control mechanism for tail current in a bipolar junction transistor (BJT)-based power stage |
US9609701B2 (en) | 2015-02-27 | 2017-03-28 | Cirrus Logic, Inc. | Switch-mode drive sensing of reverse recovery in bipolar junction transistor (BJT)-based power converters |
US9673709B1 (en) * | 2015-12-03 | 2017-06-06 | Infineon Technologies Austria Ag | Buck converter electronic driver with enhanced iTHD |
WO2018144690A1 (en) * | 2017-02-03 | 2018-08-09 | Gatan, Inc. | Harmonic line noise correction for electron energy loss spectrometer |
US10778088B2 (en) * | 2019-01-04 | 2020-09-15 | Infineon Technologies Austria Ag | Enhanced power factor correction |
CN110224592B (en) | 2019-06-13 | 2021-08-13 | 南京矽力微电子技术有限公司 | Multiphase critical conduction power converter and control method thereof |
US11502673B1 (en) * | 2021-06-30 | 2022-11-15 | Lenovo Global Technology (United States) Inc. | Devices and methods for determining and indicating a source of power based on a characteristic of received power |
Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4688162A (en) * | 1985-03-29 | 1987-08-18 | Hitachi, Ltd. | Rectifier control apparatus with improved power factor |
US4761725A (en) * | 1986-08-01 | 1988-08-02 | Unisys Corporation | Digitally controlled A.C. to D.C. power conditioner |
US5349284A (en) * | 1991-02-27 | 1994-09-20 | Astec International, Ltd. | Power factor boost converter power supply |
US5430364A (en) * | 1991-01-23 | 1995-07-04 | John A. Gibson | Current harmonic, current form factor and power factor modification unit for rectifier supplied loads |
US5479336A (en) * | 1992-08-06 | 1995-12-26 | Mitsubishi Denki Kabushiki Kaisha | DC power-supply unit |
US5638265A (en) | 1993-08-24 | 1997-06-10 | Gabor; George | Low line harmonic AC to DC power supply |
US5793624A (en) | 1996-06-05 | 1998-08-11 | Hydro-Quebec | Apparatus and method for charging a DC battery |
US6043633A (en) | 1998-06-05 | 2000-03-28 | Systel Development & Industries | Power factor correction method and apparatus |
US6448745B1 (en) | 2002-01-08 | 2002-09-10 | Dialog Semiconductor Gmbh | Converter with inductor and digital controlled timing |
US6753798B2 (en) | 2000-08-30 | 2004-06-22 | Infineon Technologies Ag | Filter configuration, method for filtering an analog filter input signal, and power factor controller |
US6906503B2 (en) | 2002-01-25 | 2005-06-14 | Precor Incorporated | Power supply controller for exercise equipment drive motor |
US6944034B1 (en) | 2003-06-30 | 2005-09-13 | Iwatt Inc. | System and method for input current shaping in a power converter |
US6946819B2 (en) | 2002-08-01 | 2005-09-20 | Stmicroelectronics S.R.L. | Device for the correction of the power factor in power supply units with forced switching operating in transition mode |
US7266001B1 (en) * | 2004-03-19 | 2007-09-04 | Marvell International Ltd. | Method and apparatus for controlling power factor correction |
US7279876B2 (en) * | 2003-06-27 | 2007-10-09 | Stmicroelectronics S.R.L. | Device for the correction of the power factor in forced switching power supplies |
US7292013B1 (en) * | 2004-09-24 | 2007-11-06 | Marvell International Ltd. | Circuits, systems, methods, and software for power factor correction and/or control |
-
2004
- 2004-09-24 US US10/949,624 patent/US7292013B1/en not_active Ceased
-
2007
- 2007-10-26 US US11/977,869 patent/US7511460B1/en not_active Ceased
-
2010
- 2010-06-10 US US12/813,470 patent/USRE42947E1/en not_active Expired - Lifetime
- 2010-06-10 US US12/813,467 patent/USRE42946E1/en active Active
Patent Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4688162A (en) * | 1985-03-29 | 1987-08-18 | Hitachi, Ltd. | Rectifier control apparatus with improved power factor |
US4761725A (en) * | 1986-08-01 | 1988-08-02 | Unisys Corporation | Digitally controlled A.C. to D.C. power conditioner |
US5430364A (en) * | 1991-01-23 | 1995-07-04 | John A. Gibson | Current harmonic, current form factor and power factor modification unit for rectifier supplied loads |
US5349284A (en) * | 1991-02-27 | 1994-09-20 | Astec International, Ltd. | Power factor boost converter power supply |
US5479336A (en) * | 1992-08-06 | 1995-12-26 | Mitsubishi Denki Kabushiki Kaisha | DC power-supply unit |
US5638265A (en) | 1993-08-24 | 1997-06-10 | Gabor; George | Low line harmonic AC to DC power supply |
US5793624A (en) | 1996-06-05 | 1998-08-11 | Hydro-Quebec | Apparatus and method for charging a DC battery |
US6043633A (en) | 1998-06-05 | 2000-03-28 | Systel Development & Industries | Power factor correction method and apparatus |
US6753798B2 (en) | 2000-08-30 | 2004-06-22 | Infineon Technologies Ag | Filter configuration, method for filtering an analog filter input signal, and power factor controller |
US6448745B1 (en) | 2002-01-08 | 2002-09-10 | Dialog Semiconductor Gmbh | Converter with inductor and digital controlled timing |
US6906503B2 (en) | 2002-01-25 | 2005-06-14 | Precor Incorporated | Power supply controller for exercise equipment drive motor |
US6946819B2 (en) | 2002-08-01 | 2005-09-20 | Stmicroelectronics S.R.L. | Device for the correction of the power factor in power supply units with forced switching operating in transition mode |
US7279876B2 (en) * | 2003-06-27 | 2007-10-09 | Stmicroelectronics S.R.L. | Device for the correction of the power factor in forced switching power supplies |
US6944034B1 (en) | 2003-06-30 | 2005-09-13 | Iwatt Inc. | System and method for input current shaping in a power converter |
US7266001B1 (en) * | 2004-03-19 | 2007-09-04 | Marvell International Ltd. | Method and apparatus for controlling power factor correction |
US7292013B1 (en) * | 2004-09-24 | 2007-11-06 | Marvell International Ltd. | Circuits, systems, methods, and software for power factor correction and/or control |
Non-Patent Citations (3)
Title |
---|
Ashok Bindra; Power Supply Contoller Keeps Efficiency High Across all Loads; Electronic Design; Dec. 3, 2001; Cover Story; 3 Pgs.; Penton Publication Media Inc. |
Hubertus Notohamiprodjo et al; Method and Apparatus for Controlling Power Factor Correction; U.S. Appl. No. 10/804,660, filed Mar. 19, 2004. |
Technology (pulseTrain); Technology; 2003 iWatt Inc.; Digital Revolution in Power Conversion; www.iwatt.com/technology/... . |
Also Published As
Publication number | Publication date |
---|---|
US7292013B1 (en) | 2007-11-06 |
USRE42946E1 (en) | 2011-11-22 |
US7511460B1 (en) | 2009-03-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE42947E1 (en) | Circuits, systems, methods, and software for power factor correction and/or control | |
US7812576B2 (en) | Power factor control systems and methods | |
US9632120B2 (en) | System and method for measuring power in a power factor converter | |
US8564992B2 (en) | Power factor correction device and method with off time prediction for critical mode operation | |
US7863828B2 (en) | Power supply DC voltage offset detector | |
KR101866095B1 (en) | Apparatus and method for controlling pulse width modulation switching frequency | |
US8041524B2 (en) | Method of power factor correction | |
TWI470915B (en) | Boost converter and power factor controller | |
US20120051107A1 (en) | Method and apparatus for bridgeless power factor correction | |
CN101677213B (en) | Digital peak input voltage detector for a power converter controller | |
US10917006B1 (en) | Active burst ZVS boost PFC converter | |
CN110112926B (en) | Current detection and control method for resonant converter | |
US10135334B1 (en) | Buck-boost converter with secondary circuit | |
JP2023505003A (en) | Power measurement in switched mode power supplies | |
CN114513115A (en) | Method and apparatus for overcurrent protection and CRCM control in power converters | |
JP2010510761A (en) | Determination of SMPS output voltage or current | |
EP4012909A1 (en) | Control circuit for power converting device, and power converting device | |
JP5933418B2 (en) | Power converter | |
EP3424140B1 (en) | Buck-boost controller achieving high power factor and valley switching | |
CN102449895A (en) | Determining output voltage or current in an SMPS | |
CN103913628A (en) | Method and apparatus for measurement of AC voltage signal at light load operation | |
JP2008199814A (en) | Power factor corrected direct-current power supply | |
US11936207B2 (en) | Foreign object detection using decay counter for Q-estimation | |
EP1454405B1 (en) | Controlled frequency power factor correction circuit and method | |
US9853539B1 (en) | Systems and methods for measuring inductor current in a switching DC-to-DC converter |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MARVELL SEMICONDUCTOR, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NOTOHAMIPRODJO, HUBERTUS;REEL/FRAME:024570/0211 Effective date: 20100125 Owner name: MARVELL INTERNATIONAL LTD., BERMUDA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MARVELL SEMICONDUCTOR, INC.;REEL/FRAME:024569/0504 Effective date: 20100609 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: CAVIUM INTERNATIONAL, CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MARVELL INTERNATIONAL LTD.;REEL/FRAME:052918/0001 Effective date: 20191231 |
|
AS | Assignment |
Owner name: MARVELL ASIA PTE, LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CAVIUM INTERNATIONAL;REEL/FRAME:053475/0001 Effective date: 20191231 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |