USRE33096E - Semiconductor substrate - Google Patents
Semiconductor substrate Download PDFInfo
- Publication number
- USRE33096E USRE33096E US07/171,370 US17137088A USRE33096E US RE33096 E USRE33096 E US RE33096E US 17137088 A US17137088 A US 17137088A US RE33096 E USRE33096 E US RE33096E
- Authority
- US
- United States
- Prior art keywords
- film
- semiconductor
- insulating film
- semiconductor substrate
- projecting
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 131
- 239000000758 substrate Substances 0.000 title claims abstract description 59
- 239000000463 material Substances 0.000 claims abstract description 35
- 239000013078 crystal Substances 0.000 claims abstract description 33
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 41
- 239000000377 silicon dioxide Substances 0.000 claims description 20
- 229910052681 coesite Inorganic materials 0.000 claims description 19
- 229910052906 cristobalite Inorganic materials 0.000 claims description 19
- 229910052682 stishovite Inorganic materials 0.000 claims description 19
- 229910052905 tridymite Inorganic materials 0.000 claims description 19
- 229910007277 Si3 N4 Inorganic materials 0.000 claims description 16
- 229910021421 monocrystalline silicon Inorganic materials 0.000 claims description 12
- 239000011810 insulating material Substances 0.000 claims 2
- 229910052710 silicon Inorganic materials 0.000 abstract description 21
- 239000010703 silicon Substances 0.000 abstract description 21
- 238000000034 method Methods 0.000 abstract description 17
- 238000004519 manufacturing process Methods 0.000 abstract description 10
- 229910052594 sapphire Inorganic materials 0.000 abstract description 7
- 239000010980 sapphire Substances 0.000 abstract description 7
- 238000002844 melting Methods 0.000 abstract description 5
- 230000008018 melting Effects 0.000 abstract description 5
- 238000010894 electron beam technology Methods 0.000 abstract description 2
- 239000010410 layer Substances 0.000 description 45
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 20
- 239000007787 solid Substances 0.000 description 11
- 238000005229 chemical vapour deposition Methods 0.000 description 7
- 239000012212 insulator Substances 0.000 description 7
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 6
- 238000005530 etching Methods 0.000 description 5
- 238000009413 insulation Methods 0.000 description 5
- 238000010276 construction Methods 0.000 description 4
- 230000003071 parasitic effect Effects 0.000 description 4
- 238000001816 cooling Methods 0.000 description 3
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 230000001965 increasing effect Effects 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 238000001259 photo etching Methods 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 229910010293 ceramic material Inorganic materials 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000003028 elevating effect Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 239000000155 melt Substances 0.000 description 1
- 238000010899 nucleation Methods 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- XUIMIQQOPSSXEZ-RNFDNDRNSA-N silicon-32 atom Chemical compound [32Si] XUIMIQQOPSSXEZ-RNFDNDRNSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02496—Layer structure
- H01L21/02502—Layer structure consisting of two layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02373—Group 14 semiconducting materials
- H01L21/02381—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/0242—Crystalline insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02422—Non-crystalline insulating materials, e.g. glass, polymers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/02428—Structure
- H01L21/0243—Surface structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02441—Group 14 semiconducting materials
- H01L21/0245—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02488—Insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02496—Layer structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02513—Microstructure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02587—Structure
- H01L21/0259—Microstructure
- H01L21/02598—Microstructure monocrystalline
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02664—Aftertreatments
- H01L21/02667—Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth
- H01L21/02675—Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth using laser beams
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02664—Aftertreatments
- H01L21/02667—Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth
- H01L21/02689—Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth using particle beams
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/268—Bombardment with radiation with high-energy radiation using electromagnetic radiation, e.g. laser radiation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76202—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
- H01L21/76205—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO in a region being recessed from the surface, e.g. in a recess, groove, tub or trench region
- H01L21/76208—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO in a region being recessed from the surface, e.g. in a recess, groove, tub or trench region using auxiliary pillars in the recessed region, e.g. to form LOCOS over extended areas
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/12—All metal or with adjacent metals
- Y10T428/12493—Composite; i.e., plural, adjacent, spatially distinct metal components [e.g., layers, joint, etc.]
- Y10T428/12528—Semiconductor component
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/24—Structurally defined web or sheet [e.g., overall dimension, etc.]
- Y10T428/24479—Structurally defined web or sheet [e.g., overall dimension, etc.] including variation in thickness
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T428/00—Stock material or miscellaneous articles
- Y10T428/24—Structurally defined web or sheet [e.g., overall dimension, etc.]
- Y10T428/24777—Edge feature
Definitions
- This invention relates to a semiconductor substrate, and in particular a mono-crystalline semiconductor plate-insulating film-mono-crystalline semiconductor film wherein the insulating film is formed with an opening and mono-crystalline semiconductor film is formed in the opening and on the insulating film.
- the conventional construction is not fully satisfactory in that parasitic capacitance which forms between the semiconductor device and the mono-crystalline semiconductor substrate cannot be reduced due to the necessarily thin insulating film.
- the step gap is larger. Such a large step gap tends to damage wires formed at the step gap.
- the conventional manufacturing method of providing a monocrystalline semiconductor layer on an insulator is to provide a silicon semiconductor layer on a mono-crystalline sapphire substrate.
- This device is generally represented as SOS (Silicon On Sapphire) formed by the epitaxial method.
- SOS Silicon On Sapphire
- the difference in lattice constant is within at least several percent at best.
- substantial crystal defects exist in the silicon mono-crystalline layer.
- sapphire substrates are expensive, practical use of such substrates have been restrained. This is the case in spite of the increasing demand for manufacturing high-speed semiconductor devices, utilizes a mono-crystalline semiconductor layer on an insulator.
- a semiconductor substrate including a semiconductor base or plate having a projecting region and na insulating film having a window opening formed on the semiconductor plate with the projecting semiconductor region in the window opening and a mono-crystalline semiconductor film formed on the insulating film.
- the semiconductor substrate is characterized in that the surface of the semiconductor material in the window opening is at substantially the same level as the surface of the insulating film. This flat surface of the step gaps of window openings and provides a highly reliable substrate having minimal parasitic capacitance.
- Semiconductor substrates in accordance with the invention may be prepared by forming an insulator mask to correspond to the window opening on a mono-crystalline semiconductor plate or base and removing mono-crystalline semiconductor plate material by etching in the unmasked region.
- An insulator film is deposed on the etched region and the mask removed leaving the surface of the insulator film and the semiconductor material in the window opening substantially the same.
- a poly-crystalline or amorphous semiconductor material is deposited on the insulating film and energy beams are applied to the surface for forming the mono-crystalline semiconductor film in which crystal growth is seeded by the mono-crystalline semiconductor material at the window opening in the insulating film.
- a window may be etched through an insulating film formed on a mono-crystalline semiconductor plate and semiconductor disposed within the window opening. Semiconductor material is then disposed across the surface of the insulating film and the semiconductor material in the window. Energy beam application causes the mono-crystalline semiconductor film to be seeded by the mono-crystalline semiconductor material of the plate.
- a mono-crystalline layer is formed by providing a first solid layer, a seed for growing mono-crystals which is provided on a portion of the first solid layer and a second solid layer of poly-crystalline or amorphous semiconductor material which is in contact with at least a portion of the seed for growing mono-crystals and it covers the first solid layer, the second solid layer mono-crystalized by elevating the temperature of the first solid layer to slightly less than the melting point of the second solid layer and applying energy beams, such as an electron beam or light beam to the second solid layer and scanning the energy beam from a contact point of the seed with the second solid layer across the second solid layer and repeating the melting and cooling for forming the mono-crystalline layer.
- energy beams such as an electron beam or light beam
- Another object of the invention is to provide an improved semiconductor substrate which includes an insulating film having a window opening on a semiconductor plate and semiconductor material in the window opening and across the surface of the insulating film.
- Still a further object of the invention is to provide a method for preparing a semiconductor substrate which includes an insulating film having a window opening on a semiconductor plate and a semiconductor material in the window opening and across the surface of the insulating film.
- Yet another object of the invention is to provide a method for forming the semiconductor substrate by etching the semiconductor plate in the region other than the window opening in the insulating film.
- Yet a further object of the invention is to provide a method for forming the semiconductor substrate by providing a seed for growing mono-crystals in contact with a solid layer which is mono-crystalized by raising the temperature and applying an energy beam to the layer to be mono-crystalized.
- the invention accordingly comprises the several steps and the relation of one or more of such steps with respect to each of the others, and the article possessing the features, properties, and the relation of elements, which are exemplified in the following detailed disclosures, and the scope of the invention will be indicated in the claims.
- FIGS. 1(a)-(e) are sectional views illustrating steps in a manufacturing process for preparing semiconductor devices in accordance with the invention
- FIGS. 2(a)-(d) are sectional views illustrating the steps in a manufacturing process for preparing semiconductor devices in accordance with another embodiment of the invention.
- FIG. 3 is a prespective view of a mono-crystalline layer prepared in accordance with one of the embodiments of the invention.
- FIG. 4 is a sectional view of the structure of a semiconductor substrate as illustrated in FIG. 3.
- FIGS. 1(a)-(e) illustrate the steps in manufacturing a semiconductor substrate in accordance with the invention. Each figure is a sectional view of the semiconductor in a particular step i the process.
- FIG. 1(a) illustrates a mono-crystalline semiconductor base or plate 1, such as silicon for example, and an SiO 2 film 2 of about 0.5 ⁇ thickness formed on the surface thereof.
- An additional insulator film 3 of Si 3 N 4 is formed on SiO 2 film 2 by chemical vapor deposition (CVD) method.
- SiO 2 film 2 and Si 3 N 4 film 3, except in a region 9 corresponding to a window-opening which will be explained in more detail below, are removed by photo-etching. Thus, only a portion of SiO 2 film 2 and Si 3 N 4 film 3 remain at region 9 as illustrated in FIG. 1(a).
- Mono-crystalline semiconductor plate 1 is etched to a depth of about 1 ⁇ throughout by anisotropic etching utilizing a KOH solution.
- SiO 2 film 2 and Si 3 N 4 film 3 serve as a mask for forming a groove 4 about mask region 9.
- An insulatig film 5, such as SiO 2 is formed in groove 4 to about the same level as the surface of semiconductor plate 1 by thermal oxidation again utilizing SiO 2 film 2 and Si 3 N 4 film 3 as a mask.
- SiO 2 film 2 and Si 3 N 4 are then eliminated resulting in the construction as illustrated in FIG. 1(c).
- a 0.5 ⁇ thick silicon film 6 in a polycrystalline or amorphous state is formed on the surface of plate 1 by, for example, CVD.
- An energy beam, indicated by arrows 8, such as heat or light is applied to the surface of silicon film 6 in order to heat substrate to a temperature of about 1200° C. at the surface. At this time silicon film 6 melts. Silicon film 6 is cooled to form a mono-crystalline semiconductor layer 7 as shown in FIG. 1(e).
- FIGS. 2(a)-(d) illustrate another embodiment of the invention for manufacturing a semiconductor substrate in accordance with the invnetion.
- Each Figure is a sectional view of a different step of the semiconductor in the manufacturing process.
- An insulating film 12, such as silicon dioxide or the like of about 1 ⁇ in thickness is formed on a mono-crystalline semiconductor substrate 11, such as silicon, by thermal oxidation. A portion of insulating film 12 is removed by photo-etching to form a window opening 16. A first mono-crystalline semiconductor film 13 is embedded in window opening 16 by the epitaxial method. The surface of embedded mono-crystal semiconductor film 13 is substantially the same level as the surface of insulating film 12.
- a 0.5 ⁇ thick silicon film 14 in the polycrystalline or amorphous state is formed across the surface of insulating film 12 and embedded mono-crystalline semiconductor film 13 on the substrate 11 by CVD.
- Energy beams 8, such as heat rays or light rays are applied to the surface of silicon film 14 wherein plate 11 is heated to a surface temperature of about 1200° C. for melting silicon film 14.
- a mono-crystalline semiconductor film 15 is formed by cooling melted silicon film 14 as illustrated in FIG. 2(d).
- a semiconductor substrate including an insulating film having a window plate with semiconductor film formed in the window opening and across the insulating film.
- Such as construction is advantageous in that parasitic capacitance between the semiconductor plate and the semiconductor device can be reduced due to the thick insulating film when the semiconductor device is formed on the substrate. This permits obtaining a semiconductor device having high speed response characteristics.
- the breaking of wiring of the semiconductor device at the conventional step gaps formed at the window opening the regions is avoided as the semiconductor substrate has a flat surface. Accordingly, highly reliable and a high yield rate semiconductor device can be provided in accordance with this embodiment of the invention.
- a prepsective view of a semiconductor substrate with a mono-crystalline semiconductor layer is formed in accordance with a further embodiment of the invention is shown.
- a carbon heater 21 is maintained at a temperature between about 1200° C. and 1300° C. by electrical heating.
- a sample of a silicon plate 22 is placed on carbon heater 21.
- Most of the surfce of silicon plate 22 is covered with an insulation layer 23, which is a single layer structure formed of a single layer of SiO 2 or Si 3 N 4 .
- insulation layer 23 may be formed of a two-layer structure including an SiO 2 layer and an Si 3 N 4 layer. A portion of insulation layer 23 is removed etching to expose the surface of lower Si plate 22.
- the exposed portion of Si plate 22 is to become a seed portion 24 for growing a single-crystal layer across insulation layer 23.
- a poly-crystalline silicon layer 25 is formed across the surface of insulation film 23 by the CVD method.
- Energy beams 26, such as electron rays or laser rays are linearly irradiated across poly-crystalline silicon layer 25 in the X direction to seed portion 24 for growing a mono-crystal 24.
- Energy beams 26 are then displaced in the Y direction wherein partial melting of poly-crystalline silicon layer 25 occurs at about 1400° C.
- a portion of melted poly-crystalline silicon 27 becomes a mono-crystalized region as energy beams 26 are no longer irradiated thereon and the cooling process commences in the Y direction.
- poly-crystalline silicon layer 25 becomes a mono-crystalline silicon layer across the surface of insulating layer 23.
- FIG. 4 illustrates a type of substrate which may be prepared by utilizing the mono-crystalline layer formed on the insulating film in accordance with this embodiment of the invention.
- a mono-crystalline silicon film 32 which is the seed crystal for growing a mono-crystalline layer is disposed on or in the surface of a substrate plate or insulating base formed of a quartz glass or ceramic material.
- Mono-crystalline silicon 32 adheres to insulating base 31 by utilizing a coating glass or a CVD poly-crystal silicon layer 33.
- a SiO 2 layer 34 is deposited on poly-crystalline silicon layer 33 by CVD.
- the substrate in accordance with this embodiment of the invention can be prepared at substantially cost savings compared with a sapphire substrate and is suitable for manufacturing high-speed semiconductor devices.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Materials Engineering (AREA)
- Optics & Photonics (AREA)
- High Energy & Nuclear Physics (AREA)
- Electromagnetism (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Recrystallisation Techniques (AREA)
Abstract
A semiconductor substrate including a single-crystal mono-crystalline film on an insulating film and methods of fabrication are provided. The insulating film has an opening to expose the single-crystal material to a polycrystalline or amorphous semiconductor layer on the insulating film for growing mono-crystals upon application of heat slightly less than the melting point of the semiconductor and applying an energy beam, such as an electron beam or light beam to the semiconductor film. The semiconductor-insulator-semiconductor provides improved substitutes for Silicon On Sapphire formed by the epitaxial method.
Description
This is a continuation of application Ser. No. 394,070, filed July 1, 1982, now abandoned.
This invention relates to a semiconductor substrate, and in particular a mono-crystalline semiconductor plate-insulating film-mono-crystalline semiconductor film wherein the insulating film is formed with an opening and mono-crystalline semiconductor film is formed in the opening and on the insulating film.
There has been recent interest in growing single-crystal silicon films over insulating layers on silicon substrates as a substitute for Silicon On Sapphire substrates which are expensive. Additionally, methods for fabricating such devices can be utilized for fabrication of devices incorporting multiple isolated semiconductor layers. One such technique for preparing this type of substrate appeared in John C. C. Fan, M. W. Geis, and Bor-Yeu Tsaur, Appl. Phys. Lett. 38,(5), 365 (1981), wherein the authors have reported growing single-crystal silicon films over insulating layers on silicon substrates. According to this method, at the opening portion, or window, there is a step gap between the surface of the mono-crystalline semiconductive film on the semiconductive plate and a surface of the mono-crystalline semiconductor film on the insulating film. This same step gap is also formed in the mono-crystalline semiconductor film. Thus, a problem arises in that wiring formed at the window portion is easily damaged due to the step gap.
In these cases the conventional construction is not fully satisfactory in that parasitic capacitance which forms between the semiconductor device and the mono-crystalline semiconductor substrate cannot be reduced due to the necessarily thin insulating film. On the other hand, if the thickness of the insulating film is increased in order to reduce the parasitic capacitance effect, the step gap is larger. Such a large step gap tends to damage wires formed at the step gap.
The conventional manufacturing method of providing a monocrystalline semiconductor layer on an insulator is to provide a silicon semiconductor layer on a mono-crystalline sapphire substrate. This device is generally represented as SOS (Silicon On Sapphire) formed by the epitaxial method. However, in conventional technique, there is no crystal surface wherein the lattice constant of the mono-crystalline sapphire substrate coincides with the lattice constant of the grown silicon mono-crystalline layer. The difference in lattice constant is within at least several percent at best. Thus, substantial crystal defects exist in the silicon mono-crystalline layer. Additionally, as such sapphire substrates are expensive, practical use of such substrates have been restrained. This is the case in spite of the increasing demand for manufacturing high-speed semiconductor devices, utilizes a mono-crystalline semiconductor layer on an insulator.
Accordingly, it would be desirable to provide a semiconductor substrate and a method of preparing the semiconductor substrate which would satisfy these needs and overcome the problems encountered in the prior art.
Generally speaking, in accordance with the invention, a semiconductor substrate including a semiconductor base or plate having a projecting region and na insulating film having a window opening formed on the semiconductor plate with the projecting semiconductor region in the window opening and a mono-crystalline semiconductor film formed on the insulating film is provided. The semiconductor substrate is characterized in that the surface of the semiconductor material in the window opening is at substantially the same level as the surface of the insulating film. This flat surface of the step gaps of window openings and provides a highly reliable substrate having minimal parasitic capacitance.
Semiconductor substrates in accordance with the invention may be prepared by forming an insulator mask to correspond to the window opening on a mono-crystalline semiconductor plate or base and removing mono-crystalline semiconductor plate material by etching in the unmasked region. An insulator film is deposed on the etched region and the mask removed leaving the surface of the insulator film and the semiconductor material in the window opening substantially the same. A poly-crystalline or amorphous semiconductor material is deposited on the insulating film and energy beams are applied to the surface for forming the mono-crystalline semiconductor film in which crystal growth is seeded by the mono-crystalline semiconductor material at the window opening in the insulating film. In an alternative embodiment of the invention, a window may be etched through an insulating film formed on a mono-crystalline semiconductor plate and semiconductor disposed within the window opening. Semiconductor material is then disposed across the surface of the insulating film and the semiconductor material in the window. Energy beam application causes the mono-crystalline semiconductor film to be seeded by the mono-crystalline semiconductor material of the plate.
In another embodiment of the invention a mono-crystalline layer is formed by providing a first solid layer, a seed for growing mono-crystals which is provided on a portion of the first solid layer and a second solid layer of poly-crystalline or amorphous semiconductor material which is in contact with at least a portion of the seed for growing mono-crystals and it covers the first solid layer, the second solid layer mono-crystalized by elevating the temperature of the first solid layer to slightly less than the melting point of the second solid layer and applying energy beams, such as an electron beam or light beam to the second solid layer and scanning the energy beam from a contact point of the seed with the second solid layer across the second solid layer and repeating the melting and cooling for forming the mono-crystalline layer.
Accordingly, it is an object of the invention to provide an improved semiconductor substrate.
It is another object of this invention to provide an improved semiconductor substrate including a semiconductor film on an insulating film.
Another object of the invention is to provide an improved semiconductor substrate which includes an insulating film having a window opening on a semiconductor plate and semiconductor material in the window opening and across the surface of the insulating film.
It is another object of the invention to provide an improved semiconductor substrate including an insulating film having an opening therethrough formed on a mono-crystalline silicon semiconductor plate with a mono-crystalline semiconductor film formed in the window opening and on the surface of the insulating film.
Still a further object of the invention is to provide a method for preparing a semiconductor substrate which includes an insulating film having a window opening on a semiconductor plate and a semiconductor material in the window opening and across the surface of the insulating film.
Yet another object of the invention is to provide a method for forming the semiconductor substrate by etching the semiconductor plate in the region other than the window opening in the insulating film.
It is another object of the invention to provide an improved method of preparing the semiconductor substrate wherein the window opening is formed in the insulating film by etching.
Yet a further object of the invention is to provide a method for forming the semiconductor substrate by providing a seed for growing mono-crystals in contact with a solid layer which is mono-crystalized by raising the temperature and applying an energy beam to the layer to be mono-crystalized.
Still other objects and advantages of the invention will in part be obvious and will in part be apparent from the specification.
The invention accordingly comprises the several steps and the relation of one or more of such steps with respect to each of the others, and the article possessing the features, properties, and the relation of elements, which are exemplified in the following detailed disclosures, and the scope of the invention will be indicated in the claims.
For a fuller understanding of the invention, reference is had to the following description taken in connection with the accompanying drawings, in which:
FIGS. 1(a)-(e) are sectional views illustrating steps in a manufacturing process for preparing semiconductor devices in accordance with the invention;
FIGS. 2(a)-(d) are sectional views illustrating the steps in a manufacturing process for preparing semiconductor devices in accordance with another embodiment of the invention;
FIG. 3 is a prespective view of a mono-crystalline layer prepared in accordance with one of the embodiments of the invention; and
FIG. 4 is a sectional view of the structure of a semiconductor substrate as illustrated in FIG. 3.
FIGS. 1(a)-(e) illustrate the steps in manufacturing a semiconductor substrate in accordance with the invention. Each figure is a sectional view of the semiconductor in a particular step i the process.
FIG. 1(a) illustrates a mono-crystalline semiconductor base or plate 1, such as silicon for example, and an SiO2 film 2 of about 0.5μ thickness formed on the surface thereof. An additional insulator film 3 of Si3 N4 is formed on SiO2 film 2 by chemical vapor deposition (CVD) method. SiO2 film 2 and Si3 N4 film 3, except in a region 9 corresponding to a window-opening which will be explained in more detail below, are removed by photo-etching. Thus, only a portion of SiO2 film 2 and Si3 N4 film 3 remain at region 9 as illustrated in FIG. 1(a).
Mono-crystalline semiconductor plate 1 is etched to a depth of about 1μ throughout by anisotropic etching utilizing a KOH solution. As shown in FIG. 1(b) SiO2 film 2 and Si3 N4 film 3 serve as a mask for forming a groove 4 about mask region 9. An insulatig film 5, such as SiO2 is formed in groove 4 to about the same level as the surface of semiconductor plate 1 by thermal oxidation again utilizing SiO2 film 2 and Si3 N4 film 3 as a mask. SiO2 film 2 and Si3 N4 are then eliminated resulting in the construction as illustrated in FIG. 1(c).
A 0.5μ thick silicon film 6 in a polycrystalline or amorphous state is formed on the surface of plate 1 by, for example, CVD. An energy beam, indicated by arrows 8, such as heat or light is applied to the surface of silicon film 6 in order to heat substrate to a temperature of about 1200° C. at the surface. At this time silicon film 6 melts. Silicon film 6 is cooled to form a mono-crystalline semiconductor layer 7 as shown in FIG. 1(e).
FIGS. 2(a)-(d) illustrate another embodiment of the invention for manufacturing a semiconductor substrate in accordance with the invnetion. Each Figure is a sectional view of a different step of the semiconductor in the manufacturing process.
An insulating film 12, such as silicon dioxide or the like of about 1μ in thickness is formed on a mono-crystalline semiconductor substrate 11, such as silicon, by thermal oxidation. A portion of insulating film 12 is removed by photo-etching to form a window opening 16. A first mono-crystalline semiconductor film 13 is embedded in window opening 16 by the epitaxial method. The surface of embedded mono-crystal semiconductor film 13 is substantially the same level as the surface of insulating film 12.
A 0.5μ thick silicon film 14 in the polycrystalline or amorphous state is formed across the surface of insulating film 12 and embedded mono-crystalline semiconductor film 13 on the substrate 11 by CVD. Energy beams 8, such as heat rays or light rays are applied to the surface of silicon film 14 wherein plate 11 is heated to a surface temperature of about 1200° C. for melting silicon film 14. A mono-crystalline semiconductor film 15 is formed by cooling melted silicon film 14 as illustrated in FIG. 2(d).
In accordance with these embodiments of the invention, a semiconductor substrate including an insulating film having a window plate with semiconductor film formed in the window opening and across the insulating film. Such as construction is advantageous in that parasitic capacitance between the semiconductor plate and the semiconductor device can be reduced due to the thick insulating film when the semiconductor device is formed on the substrate. This permits obtaining a semiconductor device having high speed response characteristics. In addition, the breaking of wiring of the semiconductor device at the conventional step gaps formed at the window opening the regions is avoided as the semiconductor substrate has a flat surface. Accordingly, highly reliable and a high yield rate semiconductor device can be provided in accordance with this embodiment of the invention.
Referring now to FIG. 3, a prepsective view of a semiconductor substrate with a mono-crystalline semiconductor layer is formed in accordance with a further embodiment of the invention is shown. In accordance with this method of forming a mono-crystalline layer, a carbon heater 21 is maintained at a temperature between about 1200° C. and 1300° C. by electrical heating. A sample of a silicon plate 22 is placed on carbon heater 21. Most of the surfce of silicon plate 22 is covered with an insulation layer 23, which is a single layer structure formed of a single layer of SiO2 or Si3 N4. Alternatively, insulation layer 23 may be formed of a two-layer structure including an SiO2 layer and an Si3 N4 layer. A portion of insulation layer 23 is removed etching to expose the surface of lower Si plate 22.
The exposed portion of Si plate 22 is to become a seed portion 24 for growing a single-crystal layer across insulation layer 23. A poly-crystalline silicon layer 25 is formed across the surface of insulation film 23 by the CVD method. Energy beams 26, such as electron rays or laser rays are linearly irradiated across poly-crystalline silicon layer 25 in the X direction to seed portion 24 for growing a mono-crystal 24. Energy beams 26 are then displaced in the Y direction wherein partial melting of poly-crystalline silicon layer 25 occurs at about 1400° C. A portion of melted poly-crystalline silicon 27 becomes a mono-crystalized region as energy beams 26 are no longer irradiated thereon and the cooling process commences in the Y direction. Thus, poly-crystalline silicon layer 25 becomes a mono-crystalline silicon layer across the surface of insulating layer 23.
FIG. 4 illustrates a type of substrate which may be prepared by utilizing the mono-crystalline layer formed on the insulating film in accordance with this embodiment of the invention. A mono-crystalline silicon film 32 which is the seed crystal for growing a mono-crystalline layer is disposed on or in the surface of a substrate plate or insulating base formed of a quartz glass or ceramic material. Mono-crystalline silicon 32 adheres to insulating base 31 by utilizing a coating glass or a CVD poly-crystal silicon layer 33. A SiO2 layer 34 is deposited on poly-crystalline silicon layer 33 by CVD.
In accordance with this embodiment, advantageous results are obtained in that a device without crystal defects results since the mono-crystalline silicon on the insulator becomes a complete mono-crystalline silicon film having the perfect structure for seeding the growth. Additionally, the substrate in accordance with this embodiment of the invention can be prepared at substantially cost savings compared with a sapphire substrate and is suitable for manufacturing high-speed semiconductor devices.
It will thus be seen that the objects set forth above, among those made apparent from the preceding description, are efficiently attained and, since certain changes may be made in carrying out the above method and in the constructions set forth above without departing from the spirit and scope of the invention, it is intended that all matter contained in the above description and shown in the accompanying drawings shall be interpreted as illustrative and not in a limiting sense.
It is also to be understood that the following claims are intended to cover all of the generic and specific features of the invention herein described, and all statements of the scope of the invention which, as a matter of language, might be said to fall therebetween.
Claims (9)
1. A semiconductor substrate, comprising a single-crystal semiconductor material having a planar surface and an island of the semiconductor material projecting from the surface forming a projecting region at an edge of said semiconductor material and an insulating film having an opening for cooperating with the projecting region to form a smooth surface with the top of the projecting semiconductor material at substantially the same level as the surface of the remainder of the insulating film and a single-crystal semiconductor film across the top of the projecting region and the insulating film.
2. The semiconductor substrate of claim 1, wherein the projecting region is integrally formed from the semiconductor material.
3. The semiconductor substrate of claim 1, further including a base, the projecting region formed on the base and the insulating film formed .[.on.]. .Iadd.over .Iaddend.the base.
4. The semiconductor substrate of claim 3, wherein the base is a single-crystal semiconductor material in contact with the projecting region of a single-crystal semiconductor material.
5. The semiconductor substrate of claim 3, wherein the base is an insulating substrate and the projection region of single-crystal semiconductor material is a seed material.
6. The semiconductor substrate of claims 4 or 5, wherein the projecting semiconductor material is a single-crystal silicon and the insulating film is one of an SiO2 film an Si3 N4 film and a combination of one layer of SiO2 and one layer of Si3 N4.
7. A semiconductor substrate, comprising an insulating plate, a projecting region of single-crystal semiconductor material disposed on the plate at the edge thereof a single-crystal semiconductor film across the surface of the projecting region and the insulating substrate, and an insulating film on the single-crystal semiconductor film.
8. The semiconductor substrate of claim 7, wherein the projecting semiconductor material is a single-crystal silicon and the insulating film is one of an SiO2 film an Si3 N4 film and a combination of one layer of SiO2 and one layer of Si3 N4. .Iadd.
9. A semiconductor substrate, comprising a single-crystal semiconductor material having a planar surface and an island of the semiconductor material projecting from the surface forming a projecting region and an insulating film having an opening for cooperating with the projecting region to form a smooth surface with the top of the projecting semiconductor material at substantially the same level as the surface of the remainder of the insulating film and a single-crystal semiconductor film across the top of the projecting region and the insulating film, the projecting region disposed at an edge of said single-crystal semiconductor film. .Iaddend. .Iadd.10. The semiconductor substrate of claim 9, wherein the projecting region is integrally formed from the semiconductor material. .Iaddend. .Iadd.11. The semiconductor substrate of claim 9, further including a base, the projecting region formed on the base and the insulating film formed over the base. .Iaddend. .Iadd.12. The semiconductor substrate of claim 11, wherein the base is a single-crystal semiconductor material in contact with the projecting region of a single-crystal semiconductor material. .Iaddend. .Iadd.13. The semiconductor substrate of claim 11, wherein the base is an insulating substrate and the projection region of single-crystal semiconductor material is a seed material. .Iaddend. .Iadd.14. The semiconductor substrate of claims 12 or 13, wherein the projecting semiconductor material is a single-crystal silicon and the insulating film is one of an SiO2 film an Si3 N4 film and a combination of one layer of SiO2 and one layer of Si3 N4. .Iaddend. .Iadd.15. A semiconductor substrate, comprising an insulating material a projecting region of single-crystal semiconductor material, a single-crystal semiconductor film across the surface of the projecting region and the insulating material, and an insulating film on the single-crystal semiconductor film, said projecting region disposed at an edge of the single-crystal semiconductor film. .Iaddend. .Iadd.16. The semiconductor substrate of claim 15, wherein the projecting semiconductor material is a single-crystal silicon and the insulating film is one of an SiO2 film an Si3 N4 film and a combination of one layer of SiO2 and one layer of Si3 N4. .Iaddend.
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56-104298 | 1981-07-02 | ||
JP56104298A JPS586121A (en) | 1981-07-02 | 1981-07-02 | Semiconductor substrate |
JP56116008A JPS5820794A (en) | 1981-07-24 | 1981-07-24 | Preparation of single crystal film |
JP56-116008 | 1981-07-24 |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US06394070 Continuation | 1982-07-01 | ||
US06/723,708 Reissue US4576851A (en) | 1981-07-02 | 1985-04-16 | Semiconductor substrate |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE33096E true USRE33096E (en) | 1989-10-17 |
Family
ID=26444803
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US06/723,708 Expired - Lifetime US4576851A (en) | 1981-07-02 | 1985-04-16 | Semiconductor substrate |
US07/171,370 Expired - Lifetime USRE33096E (en) | 1981-07-02 | 1988-03-17 | Semiconductor substrate |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US06/723,708 Expired - Lifetime US4576851A (en) | 1981-07-02 | 1985-04-16 | Semiconductor substrate |
Country Status (4)
Country | Link |
---|---|
US (2) | US4576851A (en) |
DE (1) | DE3224604A1 (en) |
GB (1) | GB2104723B (en) |
NL (1) | NL188550C (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5320907A (en) * | 1988-10-02 | 1994-06-14 | Canon Kabushiki Kaisha | Crystal article and method for forming same |
US20140124496A1 (en) * | 2010-09-29 | 2014-05-08 | The Trustees Of Columbia University In The City Of New York | Systems and methods using a glassy carbon heater |
Families Citing this family (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS58164219A (en) * | 1982-03-25 | 1983-09-29 | Agency Of Ind Science & Technol | Manufacture of laminated semiconductor device |
US4461670A (en) * | 1982-05-03 | 1984-07-24 | At&T Bell Laboratories | Process for producing silicon devices |
JPH0671043B2 (en) * | 1984-08-31 | 1994-09-07 | 株式会社東芝 | Method for manufacturing silicon crystal structure |
US4719183A (en) * | 1984-10-03 | 1988-01-12 | Sharp Kabushiki Kaisha | Forming single crystal silicon on insulator by irradiating a laser beam having dual peak energy distribution onto polysilicon on a dielectric substrate having steps |
US4656101A (en) * | 1984-11-07 | 1987-04-07 | Semiconductor Energy Laboratory Co., Ltd. | Electronic device with a protective film |
US4654958A (en) * | 1985-02-11 | 1987-04-07 | Intel Corporation | Process for forming isolated silicon regions and field-effect devices on a silicon substrate |
US5753542A (en) * | 1985-08-02 | 1998-05-19 | Semiconductor Energy Laboratory Co., Ltd. | Method for crystallizing semiconductor material without exposing it to air |
JPS6476760A (en) * | 1987-09-18 | 1989-03-22 | Toshiba Corp | Manufacture of semiconductor device |
JP2597703B2 (en) * | 1989-02-27 | 1997-04-09 | 三菱電機株式会社 | Method for manufacturing semiconductor device |
EP0391081A3 (en) * | 1989-04-06 | 1991-08-07 | International Business Machines Corporation | Fabrication and structure of semiconductor-on-insulator islands |
US5368880A (en) * | 1989-12-06 | 1994-11-29 | Westinghouse Electric Corporation | Eutectic bond and method of gold/titanium eutectic bonding of cadmium telluride to sapphire |
JPH05182923A (en) * | 1991-05-28 | 1993-07-23 | Semiconductor Energy Lab Co Ltd | Laser annealing method |
US5578520A (en) | 1991-05-28 | 1996-11-26 | Semiconductor Energy Laboratory Co., Ltd. | Method for annealing a semiconductor |
US5766344A (en) | 1991-09-21 | 1998-06-16 | Semiconductor Energy Laboratory Co., Ltd. | Method for forming a semiconductor |
US5373803A (en) * | 1991-10-04 | 1994-12-20 | Sony Corporation | Method of epitaxial growth of semiconductor |
JP2908150B2 (en) * | 1992-11-27 | 1999-06-21 | 日本電気株式会社 | SOI substrate structure and manufacturing method thereof |
JP3165304B2 (en) * | 1992-12-04 | 2001-05-14 | 株式会社半導体エネルギー研究所 | Semiconductor device manufacturing method and semiconductor processing apparatus |
US7097712B1 (en) | 1992-12-04 | 2006-08-29 | Semiconductor Energy Laboratory Co., Ltd. | Apparatus for processing a semiconductor |
CN100367461C (en) | 1993-11-05 | 2008-02-06 | 株式会社半导体能源研究所 | Method of manufacturing thin film transistor and electronic device |
US6897100B2 (en) | 1993-11-05 | 2005-05-24 | Semiconductor Energy Laboratory Co., Ltd. | Method for processing semiconductor device apparatus for processing a semiconductor and apparatus for processing semiconductor device |
KR100294196B1 (en) * | 1994-06-02 | 2002-10-18 | 삼성에스디아이 주식회사 | Liquid crystal display having planarization layer and method for fabricating the same |
JPH11204452A (en) * | 1998-01-13 | 1999-07-30 | Mitsubishi Electric Corp | Semiconductor substrate and method for treatment thereof |
JP5025057B2 (en) | 2001-05-10 | 2012-09-12 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
US9466520B2 (en) * | 2014-04-13 | 2016-10-11 | Texas Instruments Incorporated | Localized region of isolated silicon over recessed dielectric layer |
US9437811B2 (en) * | 2014-12-05 | 2016-09-06 | Shanghai Ciyu Information Technologies Co., Ltd. | Method for making a magnetic random access memory element with small dimension and high quality |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3375418A (en) * | 1964-09-15 | 1968-03-26 | Sprague Electric Co | S-m-s device with partial semiconducting layers |
US3649386A (en) * | 1968-04-23 | 1972-03-14 | Bell Telephone Labor Inc | Method of fabricating semiconductor devices |
US3740280A (en) * | 1971-05-14 | 1973-06-19 | Rca Corp | Method of making semiconductor device |
US3743552A (en) * | 1970-01-30 | 1973-07-03 | North American Rockwell | Process for coplanar semiconductor structure |
US3789276A (en) * | 1968-07-15 | 1974-01-29 | Texas Instruments Inc | Multilayer microelectronic circuitry techniques |
US3929529A (en) * | 1974-12-09 | 1975-12-30 | Ibm | Method for gettering contaminants in monocrystalline silicon |
US4252581A (en) * | 1979-10-01 | 1981-02-24 | International Business Machines Corporation | Selective epitaxy method for making filamentary pedestal transistor |
WO1981002948A1 (en) * | 1980-04-10 | 1981-10-15 | Massachusetts Inst Technology | Methods of producing sheets of crystalline material and devices made therefrom |
US4378627A (en) * | 1980-07-08 | 1983-04-05 | International Business Machines Corporation | Self-aligned metal process for field effect transistor integrated circuits using polycrystalline silicon gate electrodes |
US4462847A (en) * | 1982-06-21 | 1984-07-31 | Texas Instruments Incorporated | Fabrication of dielectrically isolated microelectronic semiconductor circuits utilizing selective growth by low pressure vapor deposition |
US4487639A (en) * | 1980-09-26 | 1984-12-11 | Texas Instruments Incorporated | Localized epitaxy for VLSI devices |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3336159A (en) * | 1963-10-07 | 1967-08-15 | Ncr Co | Method for growing single thin film crystals |
CH455055A (en) * | 1967-03-15 | 1968-04-30 | Ibm | Semiconductor arrangement comprising a substrate, a mask containing openings and a monocrystalline semiconductor layer connected to the substrate through the openings |
DE2848333C2 (en) * | 1978-11-08 | 1984-12-20 | Philips Patentverwaltung Gmbh, 2000 Hamburg | Method for manufacturing a semiconductor component |
US4269631A (en) * | 1980-01-14 | 1981-05-26 | International Business Machines Corporation | Selective epitaxy method using laser annealing for making filamentary transistors |
-
1982
- 1982-06-22 NL NLAANVRAGE8202526,A patent/NL188550C/en not_active IP Right Cessation
- 1982-06-24 GB GB08218306A patent/GB2104723B/en not_active Expired
- 1982-07-01 DE DE19823224604 patent/DE3224604A1/en active Granted
-
1985
- 1985-04-16 US US06/723,708 patent/US4576851A/en not_active Expired - Lifetime
-
1988
- 1988-03-17 US US07/171,370 patent/USRE33096E/en not_active Expired - Lifetime
Patent Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3375418A (en) * | 1964-09-15 | 1968-03-26 | Sprague Electric Co | S-m-s device with partial semiconducting layers |
US3649386A (en) * | 1968-04-23 | 1972-03-14 | Bell Telephone Labor Inc | Method of fabricating semiconductor devices |
US3789276A (en) * | 1968-07-15 | 1974-01-29 | Texas Instruments Inc | Multilayer microelectronic circuitry techniques |
US3743552A (en) * | 1970-01-30 | 1973-07-03 | North American Rockwell | Process for coplanar semiconductor structure |
US3740280A (en) * | 1971-05-14 | 1973-06-19 | Rca Corp | Method of making semiconductor device |
US3929529A (en) * | 1974-12-09 | 1975-12-30 | Ibm | Method for gettering contaminants in monocrystalline silicon |
US4252581A (en) * | 1979-10-01 | 1981-02-24 | International Business Machines Corporation | Selective epitaxy method for making filamentary pedestal transistor |
WO1981002948A1 (en) * | 1980-04-10 | 1981-10-15 | Massachusetts Inst Technology | Methods of producing sheets of crystalline material and devices made therefrom |
US4378627A (en) * | 1980-07-08 | 1983-04-05 | International Business Machines Corporation | Self-aligned metal process for field effect transistor integrated circuits using polycrystalline silicon gate electrodes |
US4487639A (en) * | 1980-09-26 | 1984-12-11 | Texas Instruments Incorporated | Localized epitaxy for VLSI devices |
US4462847A (en) * | 1982-06-21 | 1984-07-31 | Texas Instruments Incorporated | Fabrication of dielectrically isolated microelectronic semiconductor circuits utilizing selective growth by low pressure vapor deposition |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5320907A (en) * | 1988-10-02 | 1994-06-14 | Canon Kabushiki Kaisha | Crystal article and method for forming same |
US20140124496A1 (en) * | 2010-09-29 | 2014-05-08 | The Trustees Of Columbia University In The City Of New York | Systems and methods using a glassy carbon heater |
Also Published As
Publication number | Publication date |
---|---|
US4576851A (en) | 1986-03-18 |
NL8202526A (en) | 1983-02-01 |
NL188550C (en) | 1992-07-16 |
GB2104723B (en) | 1985-10-16 |
DE3224604A1 (en) | 1983-01-20 |
DE3224604C2 (en) | 1989-06-15 |
NL188550B (en) | 1992-02-17 |
GB2104723A (en) | 1983-03-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE33096E (en) | Semiconductor substrate | |
US5310446A (en) | Method for producing semiconductor film | |
US5462883A (en) | Method of fabricating defect-free silicon on an insulating substrate | |
US4371421A (en) | Lateral epitaxial growth by seeded solidification | |
US4824795A (en) | Method for obtaining regions of dielectrically isolated single crystal silicon | |
US4444620A (en) | Growth of oriented single crystal semiconductor on insulator | |
US4868140A (en) | Semiconductor device and method of manufacturing the same | |
US6274463B1 (en) | Fabrication of a photoconductive or a cathoconductive device using lateral solid overgrowth method | |
US4661167A (en) | Method for manufacturing a monocrystalline semiconductor device | |
JPH02191320A (en) | Crystal product and its manufacture | |
Celler et al. | Seeded recrystallization of thick polysilicon films on oxidized 3‐in. wafers | |
JPS60189922A (en) | Method of producing single crystal layer | |
JPS6155252B2 (en) | ||
US4678538A (en) | Process for the production of an insulating support on an oriented monocrystalline silicon film with localized defects | |
JPH0574669A (en) | Manufacture of semiconductor device | |
US4801351A (en) | Method of manufacturing monocrystalline thin-film | |
EP0289507A1 (en) | Method of forming single crystal silicon using spe seed and laser crystallization | |
JPS58132919A (en) | Manufacture of semiconductor device | |
JP2532252B2 (en) | Method for manufacturing SOI substrate | |
JPH0335821B2 (en) | ||
JPH0770479B2 (en) | Method for manufacturing semiconductor device | |
JPS60234312A (en) | Formation of soi film | |
JPH0442358B2 (en) | ||
JPS63260014A (en) | Method of forming silicon carbide single crystal thin film | |
JPH0334531A (en) | Semiconductor substrate |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 12 |