US9209681B2 - Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation - Google Patents

Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation Download PDF

Info

Publication number
US9209681B2
US9209681B2 US14/189,553 US201414189553A US9209681B2 US 9209681 B2 US9209681 B2 US 9209681B2 US 201414189553 A US201414189553 A US 201414189553A US 9209681 B2 US9209681 B2 US 9209681B2
Authority
US
United States
Prior art keywords
node
initialization
transistor
power supply
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US14/189,553
Other versions
US20150244258A1 (en
Inventor
Chan-Hong Chern
Chih-Chang Lin
Tsung-Ching HUANG
Ming-Chieh Huang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US14/189,553 priority Critical patent/US9209681B2/en
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. reassignment TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHERN, CHAN-HONG, HUANG, MING-CHIEH, HUANG, TSUNG-CHING, LIN, CHIH-CHANG
Priority to CN201410206138.7A priority patent/CN104868717B/en
Priority to TW103129144A priority patent/TWI527349B/en
Priority to KR1020140148921A priority patent/KR101659169B1/en
Publication of US20150244258A1 publication Critical patent/US20150244258A1/en
Priority to US14/947,018 priority patent/US9570977B2/en
Application granted granted Critical
Publication of US9209681B2 publication Critical patent/US9209681B2/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/06Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider
    • H02M3/07Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0248Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection
    • H01L27/0251Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices
    • H01L27/0266Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices using field effect transistors as protective elements
    • H01L27/0285Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection for MOS devices using field effect transistors as protective elements bias arrangements for gate electrode of field effect transistors, e.g. RC networks, voltage partitioning circuits
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/36Means for starting or stopping converters
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/1733Controllable logic circuits
    • H03K19/1738Controllable logic circuits using cascode switch logic [CSL] or cascode emitter coupled logic [CECL]

Definitions

  • a charge pump is a converter that uses one or more capacitors as energy storage elements to change a signal level at an input of the charge pump to a different signal level at an output of the charge pump.
  • processing speed, signal accuracy, die area, power consumption, reliability, and like factors are design considerations for charge pumps and related circuitry.
  • FIG. 1 is a schematic diagram of an integrated circuit having a charge pump initialization device, in accordance with some embodiments.
  • FIG. 2 is a schematic diagram of a charge pump initialization device, in accordance with some embodiments.
  • FIG. 3 is a timing diagram of an example operation of a charge pump initialization device, in accordance with some embodiments.
  • FIG. 4 is a circuit diagram of a charge pump initialization device, in accordance with some embodiments.
  • FIG. 5 is a schematic diagram of an integrated circuit having a plurality of charge pump stages, in accordance with some embodiments.
  • FIGS. 6-8 are circuit diagrams of various charge pump initialization devices, in accordance with some embodiments.
  • FIG. 9 is a flow chart of a method of operating a charge pump, in accordance with some embodiments.
  • first and second features are formed in direct contact
  • additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
  • present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
  • FIG. 1 is a schematic diagram of an integrated circuit 100 in accordance with some embodiments.
  • the integrated circuit 100 includes a charge pump 110 , a latching circuit 120 , and an initialization device 130 .
  • the charge pump 110 includes a capacitor Cp configured to store a charge for a pumping action of the charge pump 110 as described herein.
  • the capacitor Cp includes an input electrode 112 and an output electrode 114 .
  • the charge pump 110 further comprises an inverter, a buffer, or a source follower driver A.
  • the buffer includes an even number of inverters coupled in series.
  • the source follower driver A includes an input 116 and an output 118 .
  • the output 118 is coupled to the input electrode 112 of the capacitor Cp.
  • the source follower driver A is coupled to receive power supply in a first power domain.
  • the first power domain is defined by a power supply voltage VDD (hereinafter “VDD”) and a ground voltage VSS (hereinafter “VSS”).
  • VDD power supply voltage
  • VSS ground voltage
  • the source follower driver A includes a pair of n-channel metal-oxide semiconductor (NMOS) transistors NM 1 , NM 2 , and an inverter I 0 .
  • the NMOS transistor NM 1 (hereinafter “MN 1 ”) has a drain coupled to receive VDD, a source coupled to the output 118 , and a gate coupled to the input 116 .
  • the NMOS transistor NM 2 (hereinafter “MN 2 ”) has a drain coupled to the output 118 , a source coupled to receive VSS, and a gate coupled to the input 116 via the inverter I 0 .
  • Other configurations of the source follower driver A are within the scope of various embodiments.
  • VINPUT A signal VINPUT (hereinafter “VINPUT”) is supplied to the input 116 of the source follower driver A.
  • VINPUT In a first half cycle when VINPUT is at a high level, MN 2 is turned OFF whereas MN 1 is turned ON to pull the output 118 up to VDD.
  • MN 1 In a second half cycle when VINPUT is at a low level, MN 1 is turned OFF whereas MN 2 is turned ON to pull the output 118 down to VSS.
  • Vin an input signal Vin
  • Vout an output signal Vout (hereinafter “Vout”) at the output electrode 114 of the capacitor Cp follows Vin (and hence VINPUT) while swinging between VDD+ ⁇ V and VSS+ ⁇ V.
  • Vout an output signal at the output electrode 114 of the capacitor Cp follows Vin (and hence VINPUT) while swinging between VDD+ ⁇ V and VSS+ ⁇ V.
  • Vin and hence VINPUT
  • VDD the output signal at the output electrode 114 of the capacitor Cp follows Vin (and hence VINPUT) while swinging between 2VDD and VDD.
  • the described configuration and operation of the charge pump 110 are examples. Other configurations and/or operations of the charge pump 110 are within the scope of various embodiments.
  • the source follower driver A is omitted and VINPUT is supplied to the input electrode 112 as Vin.
  • the input signal Vin is pumped up from the first power domain between VSS and VDD to the output voltage VOUT in a second power domain between 2VDD and VDD.
  • This positive pumping action is achieved by a positive initial charge Cp* ⁇ V in the capacitor Cp, i.e., by initially charging the output electrode 114 to a voltage higher than that of the input electrode 112 .
  • a negative pumping action and a negative charge pump are achieved, by a negative initial charge Cp* ⁇ V in the capacitor Cp, i.e., by initially charging the output electrode 114 to a voltage lower than that of the input electrode 112 .
  • example positive charge pumps in accordance with some embodiments are described in detail. Negative charge pumps are within the scope of various embodiments.
  • the latching circuit 120 includes cross-coupled inverters I 1 and I 2 .
  • the inverter I 1 has an input 121 coupled to the output electrode 114 of the capacitor Cp to receive Vout.
  • the inverter I 1 further has an inverted output 122 coupled to an output 125 of the latching circuit 120 .
  • the inverter I 2 has an input 123 coupled to the output 125 of the latching circuit 120 , and an inverted output 124 coupled to the output electrode 114 of the capacitor Cp.
  • the latching circuit 120 operates in the second power domain between 2VDD and VDD, and is configured to latch Vout which swings in the second power domain.
  • a voltage VLOAD (hereinafter “VLOAD”) at the output 125 of the latching circuit 120 is the logical inverse of Vout.
  • VLOAD when Vout has a logic high level, e.g., at 2VDD, the VLOAD has a logic low level, e.g., at VDD, and when Vout has a logic low level, e.g., at VDD, VLOAD has a logic high level, e.g., at 2VDD.
  • VLOAD is supplied to other circuitry which functions as a load with respect to the charge pump 110 .
  • the latching circuit 120 there is a potential situation that the initial charge Cp* ⁇ V in the capacitor Cp is gradually lost due to one or more factors, such as current leakage. Such a potential situation is avoidable in some embodiments by the latching circuit 120 .
  • Other configurations of the latching circuit 120 are within the scope of various embodiments. In at least one embodiment, the latching circuit 120 is omitted.
  • the initial charge Cp* ⁇ V in the capacitor Cp defines the pumping action of the charge pump 110 . If the initial charge Cp* ⁇ V is not set as intended, the pumping action and/or reliability of the charge pump 110 and/or the integrated circuit 100 is/are affected. For example, if the initial charge Cp* ⁇ V is set lower than an intended level, insufficient pumping action is likely. In a potential situation where the initial charge Cp* ⁇ V is zero, i.e., the output electrode 114 is not pre-charged to a higher voltage than input electrode 112 , no pumping action is achievable. If the initial charge Cp* ⁇ V is set higher than an intended level, Electrical Over Stress (EOS) issues potentially occur.
  • EOS Electrical Over Stress
  • an initial charge Cp* ⁇ V of 2VDD is set across the capacitor Cp.
  • the initial charge Cp* ⁇ V of 2VDD potentially causes EOS issues in the capacitor Cp which, in some embodiments, includes a dielectric layer between the input electrode 112 and the output electrode 114 , and configured to have a nominal voltage of or about VDD.
  • Vin has a high level of VDD
  • Such a high voltage level potentially causes EOS issues in the circuitry coupled to receive Vout.
  • components of the latching circuit 120 are configured, in some embodiments, to operate at a nominal voltage of or about VDD. When subject to a high voltage level 3VDD of Vout, such components of the latching circuit 120 are likely to fail (i.e., break down) or suffer performance degradation. To avoid or minimize one or more of the described potential undesirable effects, the initialization device 130 is provided.
  • the initialization device 130 includes a signal input 132 coupled to the input electrode 112 of the capacitor Cp, a signal output 134 coupled to the output electrode 114 of the capacitor Cp, and an enabling input 136 configured to receive an initialization signal Vinit (hereinafter “Vinit”).
  • the initialization device 130 is enabled by Vinit in an initialization phase of the charge pump 110 , and receives, at the signal input 132 , the input signal Vin supplied to the input electrode 112 of the capacitor Cp. Depending on a low or high level of Vin, the initialization device 130 supplies, via the signal output 134 , an output signal Vout of a corresponding low or high level to the output electrode 114 of the capacitor Cp.
  • an intended initial charge Cp* ⁇ V is accumulated in the capacitor Cp.
  • the initialization device 130 sets the output electrode 114 at 2VDD in response to Vin at VDD, and the initialization device 130 sets the output electrode 114 at VDD in response to Vin at VSS.
  • the intended initial charge Cp* ⁇ V of VDD is an example. Other voltage levels of the intended initial charge Cp* ⁇ V are within the scope of various embodiments.
  • FIG. 2 is a schematic diagram of a charge pump initialization device 200 in accordance with some embodiments.
  • the initialization device 200 corresponds to the initialization device 130 described with respect to FIG. 1 .
  • the initialization device 200 includes a driving circuit 240 and a bias voltage circuit 250 .
  • the driving circuit 240 is arranged between a first power supply node 262 and a second power supply node 264 .
  • the driving circuit 240 comprises a driver T 1 , a resistance circuit R 4 , a switch S 5 and a switch S 6 coupled in series in the recited order between the first power supply node 262 and the second power supply node 264 .
  • a first node N 1 between the driver T 1 and the resistance circuit R 4 is configured to be coupled to the output electrode 114 of the capacitor Cp in a charge pump, as described with respect to FIG. 1 .
  • the node N 1 corresponds to the signal output 134 of the initialization device 130 as described with respect to FIG. 1 .
  • a latching circuit L is coupled to the node N 1 .
  • the latching circuit L corresponds to the latching circuit 120 as described with respect to FIG. 1 .
  • the latching circuit L is omitted as described herein.
  • the bias voltage circuit 250 is arranged between the first power supply node 262 and the second power supply node 264 .
  • the bias voltage circuit 250 comprises a resistance circuit R 1 , a resistance circuit R 2 , a switch S 1 and a switch S 2 coupled in series in the recited order between the first power supply node 262 and the second power supply node 264 .
  • a second node N 2 between the resistance circuit R 1 and the resistance circuit R 2 is coupled to a control terminal G of the driver T 1 .
  • the bias voltage circuit 250 further comprises a resistance circuit R 3 , a switch S 3 and a switch S 4 coupled in series in the recited order between a third node N 3 and the second power supply node 264 .
  • the node N 3 is between the switch S 1 and the resistance circuit R 2 .
  • the resistance circuit R 1 defines a first branch 251 between the first power supply node 262 and the node N 2 .
  • the resistance circuit R 2 , switch S 1 and switch S 2 define a second branch 252 between the node N 2 and the second power supply node 264 .
  • the resistance circuit R 2 , resistance circuit R 3 , switch S 3 and switch S 4 define a third branch 253 between the node N 2 and the second power supply node 264 .
  • the second branch 252 and the third branch 253 share the resistance circuit R 2 , but have different resistances due to the resistance circuit R 3 in the third branch 253 .
  • the driver T 1 comprises a transistor, such as a p-channel metal-oxide semiconductor (PMOS) transistor.
  • PMOS metal-oxide semiconductor
  • the resistance circuits R 1 -R 4 includes one or more resistors, and/or one or more diodes, and/or one or more diode-connected transistors.
  • Other types of resistance circuits configured to perform the functionality described herein are within the scope of various embodiments.
  • at least one of the switches S 1 -S 6 includes a transistor, such as an NMOS transistor or a PMOS transistor.
  • Other types of switches configured to perform the functionality described herein are within the scope of various embodiments.
  • at least one pair of switches S 1 /S 2 , S 3 /S 4 and S 5 /S 6 is implemented by a single switch as described herein.
  • the initialization device 200 has a signal input 232 configured to receive an input signal Vin supplied to the input electrode 112 of the capacitor Cp.
  • the signal input 232 corresponds to the signal input 132 as described with respect to FIG. 1 .
  • Vin received at the signal input 232 is supplied to control the switch S 1 , switch S 3 and switch S 5 .
  • the switch S 1 is configured to be closed (i.e., conductive) in response to a first level of Vin.
  • the first level of Vin is a high level.
  • the switch S 3 and switch S 5 are configured to be closed (i.e., conductive) in response to a second level of Vin.
  • the second level of Vin is a low level.
  • Vinb an inverse signal Vinb (hereinafter “Vinb”) which is an inverse of Vin.
  • Vinb is generated from Vin by an inverter INV.
  • the inverter INV is a part of the initialization device 200 .
  • the inverter INV is outside the initialization device 200 .
  • Vinb is omitted and Vin is supplied to the switch S 3 and switch S 5 which are of a different type of switch than the switch S 1 .
  • the switch S 1 includes an NMOS transistor configured to be closed (i.e., conductive) in response to the first (high) level of Vin, whereas the switch S 3 and switch S 5 include PMOS transistors configured to be closed (i.e., conductive) in response to the second (low) level of Vin.
  • the initialization device 200 further has an enabling input 236 configured to receive an initialization signal Vinit.
  • the enabling input 236 corresponds to the enabling input 136 as described with respect to FIG. 1 .
  • Vinit received at the enabling input 236 is supplied to control the switch S 2 , switch S 4 and switch S 6 .
  • the switches S 2 , S 4 and S 6 are configured to be closed (i.e., conductive) in response to Vinit.
  • Vinit is a pulse of a high level.
  • Other arrangements are within the scope of various embodiments.
  • Vinit is applied to the enabling input 236 of the initialization device 200 .
  • the switches S 2 , S 4 , S 6 are closed in response to Vinit, the driving circuit 240 and the branches 251 - 253 of the bias voltage circuit 250 are enabled, and the initialization device 200 is enabled.
  • the bias voltage circuit 250 is configured to output a bias voltage V 2 (hereinafter “V 2 ”) to the control terminal G of the driving circuit 240 via the node N 2 .
  • V 2 has first and second levels corresponding to the first and second levels of Vin applied to the input electrode 112 of the capacitor Cp.
  • the switch S 1 when Vin is at the first level, e.g., the high level of VDD, the switch S 1 is closed and the switch S 3 and switch S 5 are opened.
  • the closed switch S 1 and the closed switch S 2 define a current path from the first power supply node 262 , via the first branch 251 , the second branch 252 to the second power supply node 264 .
  • the left part of the bias voltage circuit 250 functions as a voltage divider having a first voltage ratio defined by the resistances of the first branch 251 and the second branch 252 .
  • a first power supply voltage at the first power supply node 262 is 2VDD
  • a second power supply voltage at the second power supply node 264 is the ground voltage GND (hereinafter “GND”) or VSS
  • the resistance of the first branch 251 defined by the resistance circuit R 1 is about the same as the resistance of the second branch 252 defined by the resistance circuit R 2 .
  • V 2 has a first level of about VDD.
  • the control terminal G of the driving circuit 240 is biased by the first level of V 2 . Because the switch S 5 is opened, no current flows in the driving circuit 240 .
  • Vout at the output electrode 114 is set to a high level (2VDD) corresponding to the high level (VDD) of Vin at the input electrode 112 .
  • An initial charge Cp* ⁇ V of VDD is set across the capacitor Cp.
  • the switch S 1 When Vin is at the second level, e.g., the low level of GND (or VSS), the switch S 1 is opened and the switch S 3 and switch S 5 are closed.
  • the closed switch S 3 and the closed switch S 4 define a current path from the first power supply node 262 , via the first branch 251 , the third branch 253 to the second power supply node 264 .
  • the right part of the bias voltage circuit 250 functions as a voltage divider having a second voltage ratio defined by the resistances of the first branch 251 and the third branch 253 .
  • the second voltage ratio is greater than the first voltage ratio and results in V 2 having a second level greater than the first level of VDD.
  • the control terminal G of the driving circuit 240 is biased by the second level of V 2 . Because the switch S 5 is closed, a current path is established through the driving circuit 240 .
  • the control terminal G biased by the second level of V 2 causes the driver T 1 to generate a current I flowing in the driving circuit 240 .
  • the current I and the resistance of the resistance circuit R 4 causes a voltage drop across the resistance circuit R 4 .
  • the voltage drop defines the second level of Vout.
  • Vout at the node N 1 is set at an intended level.
  • the resistance of the resistance circuit R 4 is selected and/or adjusted by selecting and/or adjusting the size and/or number of at least one resistor, diode or diode-connected transistor included in the resistance circuit R 4 .
  • the current I is selected and/or adjusted by selecting and/or adjusting at least one of the size of a transistor in the driver T 1 or the voltage level of V 2 .
  • the voltage level of V 2 is selected and/or adjusted by selecting and/or adjusting the size and/or the number of at least one resistor, diode or diode-connected transistor included in at least one of the resistance circuit R 1 , the resistance circuit R 2 or the resistance circuit R 3 .
  • Vout is set at VDD.
  • VDD low level
  • GND low level
  • An initial charge Cp* ⁇ V of VDD is set across the capacitor Cp.
  • Vinit is removed from the enabling input 236 .
  • the switches S 2 , S 4 , S 6 are opened in the absence of Vinit, and the initialization device 200 is disabled. Because both the second branch 252 and the third branch 253 are opened circuits, no current flows in the bias voltage circuit 250 , and V 2 has a third level at or close to 2VDD.
  • the control terminal G biased by the third level of V 2 turns OFF the driver T 1 , and isolates the node N 1 and the output electrode 114 connected thereto from the first power supply node 262 .
  • the opened switch S 6 isolates the node N 1 and the output electrode 114 connected thereto from the second power supply node 264 .
  • the node N 1 and the output electrode 114 connected thereto are placed in a floating state.
  • Vout at the output electrode 114 in the floating state follows Vin supplied to the input electrode 112 of the capacitor Cp in a pumping action as described herein.
  • all direct current (DC) paths through the initialization device 200 are shut off, e.g., by the opened switches S 2 , S 4 and S 6 .
  • power consumption and/or standby current of the disabled initialization device 200 is/are insignificant in one or more embodiments.
  • the standby current of the initialization device 200 in the disabled state is not greater than 1 ⁇ A (micro-amp).
  • FIG. 3 is a time diagram showing an example operation of the initialization device 200 in the initialization phase.
  • Vout on the output electrode 114 is at 2VDD
  • Vin on the input electrode 112 is at GND
  • a charge accumulated in the capacitor Cp is 2VDD which potentially causes Electrical Over-Stress (EOS) issues.
  • EOS Electrical Over-Stress
  • Vinit is supplied to enable the initialization device 200 when Vin is at the low level of GND in the corresponding first power domain defined between VDD and GND.
  • the enabled initialization device 200 in response to the low level of Vin, sets Vout at the corresponding low level VDD in the corresponding second power domain defined between VDD and 2VDD.
  • An intended initial charge Cp* ⁇ V of VDD is set across the capacitor Cp.
  • Vin transits from the low level of GND to the high level of VDD.
  • the enabled initialization device 200 in response to the high level of Vin in the corresponding first power domain, sets Vout at the corresponding high level 2VDD in the corresponding second power domain.
  • the intended initial charge Cp* ⁇ V of VDD is maintained across the capacitor Cp.
  • Vinit is removed to disable the initialization device 200 .
  • the output electrode 114 of the capacitor Cp is placed in the floating state and retains the high level 2VDD of Vout set at the time t 2 .
  • Vout of the floating output electrode 114 swings in the second power domain between VDD and 2VDD, while following the swinging of Vin at the input electrode 112 in the first power domain between GND and VDD.
  • Vinit is a signal in the first power domain, with a low level of GND when the initialization device 200 is disabled, and a high level of VDD when the initialization device 200 is enabled.
  • a duration of the high level of Vinit is shorter than half a cycle of Vin.
  • a duration of the high level of Vin ranges from 10 to 30 ps (picosecond).
  • such a short pulse of initialization signal is still sufficient to quickly and precisely set the intended initial charge Cp* ⁇ V in the capacitor Cp.
  • the bias voltage circuit 250 configured as a voltage divider is an example.
  • Other bias voltage circuits configured to generate different bias voltage levels for biasing the driving circuit 240 are within the scope of various embodiments.
  • the driving circuit 240 configured to pull Vout to the high level of 2VDD and to set a low level of Vout by a voltage drop across the resistance circuit R 4 is an example.
  • Other driving circuits configured to set the high level and low level of Vout in response to corresponding bias voltages from the bias voltage circuit 250 are within the scope of various embodiments.
  • FIG. 4 is a circuit diagram of a charge pump initialization device 400 in accordance with some embodiments.
  • the initialization device 400 includes a driving circuit defined by a PMOS transistor M 1 , a diode-connected transistor M 2 , a diode-connected transistor M 3 , an NMOS transistor M 4 , an NMOS transistor M 5 and an NMOS transistor M 6 coupled in series in the recited order between the first power supply node 262 and the second power supply node 264 .
  • the transistor M 1 corresponds to the driver T 1
  • the diode-connected transistor M 2 and diode-connected transistor M 3 together define the resistance circuit R 4
  • the transistor M 5 corresponds to the switch S 6
  • the transistor M 6 corresponds to the switch S 5
  • the transistor M 4 defines a cascode device with a gate thereof coupled to VDD.
  • Inverters I 1 and I 2 are cross-coupled to define a latching circuit which is coupled to a node N 1 to latch the voltage level of Vout at the node N 1 .
  • the node N 1 is between the transistor M 1 and the diode-connected transistor M 2 .
  • a node N 4 of the latching circuit stores a logic inverse of the voltage level of Vout at the node N 1 , as described with respect to FIG. 1 .
  • the initialization device 400 further includes a bias voltage circuit defined by a diode-connected transistor M 7 , a diode-connected transistor M 8 , a diode-connected transistor M 9 , a diode-connected transistor M 10 , an NMOS transistor M 11 , an NMOS transistor M 12 and an NMOS transistor M 13 coupled in series in the recited order between the first power supply node 262 and the second power supply node 264 .
  • the bias voltage circuit of the initialization device 400 further includes an NMOS transistor M 14 , an NMOS transistor M 15 and an NMOS transistor M 16 coupled in series in the recited order between a node N 3 and the second power supply node 264 .
  • the node N 3 is between the diode-connected transistor M 8 and the diode-connected transistor M 9 .
  • a node N 2 between the diode-connected transistor M 7 and the diode-connected transistor M 8 is coupled to the gate of the transistor M 1 .
  • the diode-connected transistor M 7 corresponds to the resistance circuit R 1
  • the diode-connected transistor M 8 corresponds to the resistance circuit R 2
  • the diode-connected transistors M 9 and M 10 together define the resistance circuit R 3
  • the transistor M 12 corresponds to the switch S 4
  • the transistor M 13 corresponds to the switch S 3
  • the transistor M 15 corresponds to the switch S 2
  • the transistor M 16 corresponds to the switch S 1 .
  • the transistor M 11 and the transistor M 14 define cascode devices with gates thereof coupled to VDD.
  • the NMOS and NMOS transistors are examples. Other types of transistors are within the scope of various embodiments.
  • the operation of the initialization device 400 is similar to the operation of the initialization device 200 and is not repeated herein.
  • the presence of the cascode devices M 4 , M 11 and M 14 ensure that EOS issues are avoidable when the initialization device 400 is in a disabled state.
  • the transistors M 5 , M 12 and M 15 are turned OFF (i.e., non-conductive) in response to the absence of the Vinit.
  • V 3 a voltage at the node N 3 increases and becomes close to 2VDD due to the conductive states of the diode-connected transistors M 7 and M 8 .
  • the drain of the transistor M 15 at a node N 5 is pulled up to the high voltage level of V 3 , and eventually becomes close to 2VDD. Because the gate of the transistor M 15 is at GND (zero) due to the absence of Vinit, a gate-drain voltage across the transistor M 15 becomes close to 2VDD which potentially causes EOS issues, especially in situations where the transistor M 15 is configured to have a nominal tolerable voltage of or about VDD.
  • V 5 a voltage V 5 (hereinafter “V 5 ”) on the node N 5 at the source of the cascode device M 14 does not go beyond VDD, because if V 5 reaches VDD, the gate-source voltage of the cascode device M 14 becomes zero and turns OFF the cascode device M 14 , isolates the node N 5 from the high voltage level (close to 2VDD) of V 3 , and prevents further rising of V 5 .
  • V 5 does not go beyond VDD
  • the gate-source and gate-drain voltages of the transistors M 15 and M 16 do not go beyond VDD, preventing EOS issues from occurring on the transistors M 15 and M 16 .
  • the cascode device M 14 itself is free of EOS issues, because VDD on the gate of the cascode device M 14 keep the gate-drain voltage across the cascode device M 14 at about VDD, despite the high voltage level (close to 2VDD) of V 3 .
  • the cascode devices M 11 and M 4 protect the corresponding transistors M 12 , M 13 and transistors M 5 , M 6 from potential EOS issues in similar manners.
  • the initialization device 400 includes only core devices, i.e., all the transistors M 1 -M 16 are core devices. Core devices in an integrated circuit are the devices having the thinnest gate dielectric layer, fastest speed and lowest nominal voltage. In at least one embodiment, because the initialization device 400 includes only core devices, a high speed initialization device is obtained which permits the initialization phase to be completed quickly. In at least one embodiment, the initialization device 400 and the associated charge pump are configured to include only core devices which have gate dielectrics of the same type and thickness. As a result, the manufacturing process is simplified with reduced cost and increased yield, compared to other approaches where devices of different gate dielectric thicknesses are used in charge pump circuitry.
  • Nominal voltages of core devices depend on the technology nodes used to form the core device. For example, core devices formed by 28 nm technology have a nominal voltage of about 0.9 V, whereas core devices formed by 16 nm technology have a nominal voltage of about 0.8 V. EOS concerns related to the low nominal voltage of core devices in the initialization device 400 are addressed in some embodiments, as described herein. The low nominal voltage of the core devices in the initialization device 400 reduces power consumption.
  • FIG. 5 is a schematic diagram of an integrated circuit 500 in accordance with some embodiments.
  • the integrated circuit 500 having a plurality of charge pump stages, Stage 1 , Stage 2 , . . . Stage (X+1) . . . coupled in series.
  • Each charge pump stage includes a charge pump and an associated initialization device.
  • the Stage 1 includes a charge pump CP 1 and an initialization device INIT 1
  • the Stage 2 includes a charge pump CP 2 and an initialization device INIT 2
  • the Stage (X+1) includes a charge pump CP(X+1) and an initialization device INIT(X+1).
  • Each initialization device is configured to receive a corresponding initialization signal.
  • the initialization device INIT 1 is configured to receive an initialization signal Vinit 1
  • the initialization device INIT 2 is configured to receive an initialization signal Vinit 2
  • the initialization device INIT(X+1) is configured to receive a initialization signal Vinit(X+1).
  • An output signal of a preceding stage is supplied as an input signal to both the charge pump and the initialization device of the subsequent stage.
  • the output signal Vout 1 at an output node SN 1 of the Stage 1 is supplied as the input signal Vin 2 for both the charge pump CP 2 and the initialization device INIT 2 of the subsequent Stage 2
  • the output signal Vout 2 at an output node SN 2 of the Stage 2 is supplied as an input signal for both the charge pump and the initialization device of a subsequent Stage 3 (not shown)
  • the output signal of a Stage X (not shown) is supplied as the input signal Vin(X+1) for both the charge pump CP(X+1) and the initialization device INIT(X+1) of the subsequent Stage (X+1) which outputs, at an output node SN(X+1), an output signal Vout(X+1) to a subsequent stage.
  • the output signal of each stage is supplied to a corresponding load of the stage.
  • each of the initialization devices corresponds to the initialization device 200 or the initialization device 400 as described herein
  • each of the charge pumps corresponds to the charge pump 110 and includes a capacitor Cp as described herein
  • each of the output nodes corresponds to the node N 1 in the initialization device 200 or the initialization device 400 as described herein.
  • all stages are identically configured, with identically configured charge pumps CP 1 , Cp 2 , . . . CP(X+1) and identically configured initialization devices INIT 1 , INIT 2 , and INIT(X+1).
  • all stages include core devices only.
  • each initialization devices is similar to the operation of the initialization device 200 as described herein.
  • an input signal Vin swinging in the first power domain between the ground voltage (zero) and VDD is applied to the Stage 1 .
  • the Stage 1 after the initialization phase with the enabled initialization device INIT 1 and in the pumping operation phase of the charge pump CP 1 , boosts Vin to Vout 1 swinging in the second power domain between VDD and 2VDD.
  • the Stage 2 subsequently boosts Vout 1 swinging in the second power domain to Vout 2 swinging in a higher, third power domain between 2VDD and 3VDD.
  • the Stage (X+1) subsequently boosts a VoutX (not shown) swinging in the (X+1)th power domain between XVDD and (X+1)VDD to Vout (X+1) swinging in the (X+2)th power domain between (X+1)VDD and (X+2)VDD.
  • XVDD means X times VDD
  • X+1)VDD means (X+1) times VDD
  • each stage boosts the signal voltage level by VDD, which is about 0.8-0.9 V for core devices in some embodiments
  • the multistage arrangement of the integrated circuit 500 permits the input signal to be boosted to a high voltage depending on applications and the number of stages.
  • each of the initialization signals is provided in the lower power domain of the corresponding stage.
  • Vinit 1 supplied to Stage 1 is provided in the lower power domain of Stage 1 , i.e., in the first power domain between GND and VDD
  • Vinit 2 supplied to Stage 2 is provided in the lower power domain of Stage 2 , i.e., in the second power domain between VDD and 2VDD
  • Vinit(X+1) supplied to Stage (X+1) is provided in the lower power domain of Stage (X+1), i.e., in the (X+1)th power domain between XVDD and (X+1)VDD.
  • the integrated circuit 500 in at least one embodiment provide charge pump circuitry with low power consumption, high speed, and high signal voltage level.
  • FIGS. 6 , 7 and 8 are circuit diagrams of various charge pump initialization devices 600 , 700 and 800 in accordance with some embodiments.
  • each of the initialization devices 600 , 700 and 800 corresponds to the initialization device INIT(X+1) in FIG. 5 .
  • the configurations of initialization devices 600 , 700 and 800 are applicable to the initialization devices in other stages in the multistage charge pump arrangement of FIG. 5 or to a single stage charge pump arrangement.
  • the initialization device 600 in FIG. 6 is configured and operates similarly to the initialization device 400 of FIG. 4 , except that all voltages in the initialization device 600 are higher than the corresponding voltages in the initialization device 400 by XVDD.
  • the initialization device 700 in FIG. 7 is configured and operates similarly to the initialization device 600 of FIG. 6 , except that the diode-connected transistors M 2 , M 3 , M 7 , M 8 , M 9 and M 10 of the initialization device 600 are replaced with corresponding diodes D 2 , D 3 , D 7 , D 8 , D 9 and D 10 in the initialization device 700 .
  • the initialization device 800 in FIG. 8 is configured and operates similarly to the initialization device 600 of FIG. 6 , except that the transistors M 5 and M 6 are replaced with a transistor M 56 , the transistors M 12 and M 13 are replaced with a transistor M 123 , the transistors M 15 and M 16 are replaced with a transistor M 156 , and two AND gates 818 , 819 are provided to combine Vinit and Vinb/Vin into control signals for the transistors M 56 , M 123 and M 156 .
  • the AND gate 818 has two inputs configured to receive Vin and Vinit, and an output coupled to the gate of the transistor M 156 .
  • the AND gate 818 is configured to generate a control signal 828 turning ON the transistor M 156 in response to the first (e.g., high) level of Vin and the presence of Vinit at the corresponding inputs.
  • the AND gate 819 has two inputs configured to receive Vinb and Vinit, and an output coupled to the gates of the transistors M 56 and M 123 .
  • the AND gate 819 is configured to generate a control signal 829 turning ON the transistors M 56 and M 123 in response to the second (e.g., low) level of Vin and the presence of Vinit at the corresponding inputs.
  • the AND gates are examples. Other logic arrangements for combining Vin and Vinit are within the scope of various embodiments.
  • FIG. 9 is a flow chart of a method 900 of operating a charge pump in accordance with some embodiments.
  • the method 900 is performed in the integrated circuit 100 as described with respect to FIG. 1 .
  • an initialization phase is performed.
  • an initialization device is enabled, an input signal supplied to an input electrode of a charge pump capacitor is also supplied to the initialization device, and the initialization device supplies an output signal to an output electrode of the capacitor corresponding to levels of the input signal.
  • the initialization device 130 is enabled by an initialization signal Vinit, and receives an input signal Vin supplied to an input electrode 112 of a capacitor Cp.
  • the initialization device 130 supplies an output signal Vout of a corresponding low or high level to an output electrode 114 of the capacitor Cp.
  • an intended initial charge Cp* ⁇ V is accumulated in the capacitor Cp.
  • a pumping operation phase is performed.
  • the initialization device is disable, and a pumping action is performed.
  • Vinit is removed and the initialization device 130 is disabled.
  • the output electrode 114 is left in a floating state, and Vout at the output electrode 114 follows Vin at the input electrode 112 in a pumping action using the intended initial charge Cp* ⁇ V accumulated in the capacitor Cp.
  • Some embodiments provide an initialization device to cause an intended initial charge to be accumulated in a capacitor of a charge pump.
  • the initialization device in some embodiments, includes a bias voltage circuit and a driving circuit, the bias voltage circuit controlling the driving circuit to supply an output signal to an output electrode of the capacitor in response to an input signal at an input electrode of the capacitor, thereby storing the intended initial charge in the capacitor.
  • potential issues such as EOS and/or insufficient pumping action, associated with incorrect initial charge in the capacitor are avoidable.
  • the initialization device uses only core devices. As a result, a fast, low power-consumption initialization device is obtained.
  • the initialization device is briefly enabled in an initialization phase of the charge pump to set the initial charge in the capacitor. In a subsequent pumping operation phase, the initialization device is disabled to minimize power consumption and standby current. In at least one embodiment, the initial charge is retained after the initialization device is disabled, for example, by latching a voltage level at the output electrode of the capacitor. As a result, proper initialization and/or pumping action is obtained. In at least one embodiment, cascode devices are provided in the initialization device to safeguard against potential EOS issues.
  • an initialization device for a charge pump comprises a driving circuit and a bias voltage circuit.
  • the driving circuit is between a first power supply node and a second power supply node.
  • the driving circuit comprises a first node configured to be coupled to an output electrode of a capacitor in the charge pump.
  • the bias voltage circuit is between the first power supply node and the second power supply node.
  • the bias voltage circuit comprises a second node coupled to a control terminal of the driving circuit.
  • the bias voltage circuit In response to a presence of an initialization signal applied to the initialization device, the bias voltage circuit is configured to output a bias voltage to the control terminal of the driving circuit via the second node, the bias voltage having first and second levels corresponding to first and second levels of an input signal applied to an input electrode of the capacitor, and in response to the first and second levels of the bias voltages, the driving circuit is configured to output at the first node an output signal having first and second levels corresponding to the first and second levels of the input signal.
  • an integrated circuit comprises a charge pump initialization device.
  • the charge pump initialization device comprises: a first transistor, at least one second transistor, at least one third transistor, at least one fourth transistor, and first through fourth resistance circuits.
  • the first transistor is coupled between a first power supply node and a first node.
  • the first resistance circuit is coupled between the first power supply node and a second node, the second node coupled to a gate of the first transistor.
  • the second resistance circuit is coupled between the second node and a third node.
  • the at least one second transistor is coupled between the third node and a second power supply node.
  • the at least one second transistor is configured to be turned ON in response to a presence of an initialization signal and a first level of an input signal.
  • the third resistance circuit and the at least one third transistor are coupled in series between the third node and the second power supply node.
  • the at least one third transistor is configured to be turned ON in response to the presence of the initialization signal and a second level of the input signal.
  • the fourth resistance circuit and the at least one fourth transistor are coupled in series between the first node and the second power supply node.
  • the at least one fourth transistor is configured to be turned ON in response to the presence of the initialization signal and the second level of the input signal
  • a method of operating a charge pump comprises an initialization phase and a pumping operation phase.
  • an input signal is supplied to an input electrode of a capacitor of the charge pump and to an initialization device of the charge pump.
  • An initialization signal is supplied to the initialization device of the charge pump.
  • the initialization device supplies an output signal to an output electrode of the capacitor.
  • the output signal has a high level and a low level corresponding to a high level and a low level of the input signal, the input signal and the output signal causing a charge to be accumulated in the capacitor.
  • the initialization signal is removed from the initialization device to place the output electrode of the capacitor in a floating state, and a pumping action is performed with the charge accumulated in the capacitor.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Dc-Dc Converters (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

In an initialization phase of a charge pump, an input signal is supplied to an input electrode of a capacitor of the charge pump and to an initialization device of the charge pump. An initialization signal is supplied to the initialization device of the charge pump. The initialization device supplies an output signal to an output electrode of the capacitor. The output signal has a high level and a low level corresponding to a high level and a low level of the input signal, the input signal and the output signal causing a charge to be accumulated in the capacitor. In a pumping operation phase following the initialization phase, the initialization signal is removed from the initialization device to place the output electrode of the capacitor in a floating state, and a pumping action is performed with the charge accumulated in the capacitor.

Description

BACKGROUND
A charge pump is a converter that uses one or more capacitors as energy storage elements to change a signal level at an input of the charge pump to a different signal level at an output of the charge pump. As with other types of circuitry in integrated circuits (IC), processing speed, signal accuracy, die area, power consumption, reliability, and like factors are design considerations for charge pumps and related circuitry.
BRIEF DESCRIPTION OF THE DRAWINGS
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
FIG. 1 is a schematic diagram of an integrated circuit having a charge pump initialization device, in accordance with some embodiments.
FIG. 2 is a schematic diagram of a charge pump initialization device, in accordance with some embodiments.
FIG. 3 is a timing diagram of an example operation of a charge pump initialization device, in accordance with some embodiments.
FIG. 4 is a circuit diagram of a charge pump initialization device, in accordance with some embodiments.
FIG. 5 is a schematic diagram of an integrated circuit having a plurality of charge pump stages, in accordance with some embodiments.
FIGS. 6-8 are circuit diagrams of various charge pump initialization devices, in accordance with some embodiments.
FIG. 9 is a flow chart of a method of operating a charge pump, in accordance with some embodiments.
DETAILED DESCRIPTION
The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
FIG. 1 is a schematic diagram of an integrated circuit 100 in accordance with some embodiments. The integrated circuit 100 includes a charge pump 110, a latching circuit 120, and an initialization device 130.
The charge pump 110 includes a capacitor Cp configured to store a charge for a pumping action of the charge pump 110 as described herein. The capacitor Cp includes an input electrode 112 and an output electrode 114. The charge pump 110 further comprises an inverter, a buffer, or a source follower driver A. In at least one embodiment, the buffer includes an even number of inverters coupled in series. The source follower driver A includes an input 116 and an output 118. The output 118 is coupled to the input electrode 112 of the capacitor Cp. The source follower driver A is coupled to receive power supply in a first power domain. For example, the first power domain is defined by a power supply voltage VDD (hereinafter “VDD”) and a ground voltage VSS (hereinafter “VSS”). In an example configuration shown in FIG. 1, the source follower driver A includes a pair of n-channel metal-oxide semiconductor (NMOS) transistors NM1, NM2, and an inverter I0. The NMOS transistor NM1 (hereinafter “MN1”) has a drain coupled to receive VDD, a source coupled to the output 118, and a gate coupled to the input 116. The NMOS transistor NM2 (hereinafter “MN2”) has a drain coupled to the output 118, a source coupled to receive VSS, and a gate coupled to the input 116 via the inverter I0. Other configurations of the source follower driver A are within the scope of various embodiments.
A signal VINPUT (hereinafter “VINPUT”) is supplied to the input 116 of the source follower driver A. In a first half cycle when VINPUT is at a high level, MN2 is turned OFF whereas MN1 is turned ON to pull the output 118 up to VDD. In a second half cycle when VINPUT is at a low level, MN1 is turned OFF whereas MN2 is turned ON to pull the output 118 down to VSS. As a result, a voltage at the output 118, which is an input signal Vin (hereinafter “Vin”) supplied to the input electrode 112 of the capacitor Cp, follows VINPUT while swinging between VDD and VSS. When the capacitor Cp has an initial charge Cp*ΔV stored therein, an output signal Vout (hereinafter “Vout”) at the output electrode 114 of the capacitor Cp follows Vin (and hence VINPUT) while swinging between VDD+ΔV and VSS+ΔV. For example, when ΔV=VDD, Vout of the capacitor Cp follows Vin (and hence VINPUT) while swinging between 2VDD and VDD. The described configuration and operation of the charge pump 110 are examples. Other configurations and/or operations of the charge pump 110 are within the scope of various embodiments. For example, in at least one embodiment, the source follower driver A is omitted and VINPUT is supplied to the input electrode 112 as Vin.
In the described pumping action of the charge pump 110, the input signal Vin is pumped up from the first power domain between VSS and VDD to the output voltage VOUT in a second power domain between 2VDD and VDD. This positive pumping action is achieved by a positive initial charge Cp*ΔV in the capacitor Cp, i.e., by initially charging the output electrode 114 to a voltage higher than that of the input electrode 112. In some embodiments, a negative pumping action and a negative charge pump are achieved, by a negative initial charge Cp*ΔV in the capacitor Cp, i.e., by initially charging the output electrode 114 to a voltage lower than that of the input electrode 112. In the following description, example positive charge pumps in accordance with some embodiments are described in detail. Negative charge pumps are within the scope of various embodiments.
The latching circuit 120 includes cross-coupled inverters I1 and I2. The inverter I1 has an input 121 coupled to the output electrode 114 of the capacitor Cp to receive Vout. The inverter I1 further has an inverted output 122 coupled to an output 125 of the latching circuit 120. The inverter I2 has an input 123 coupled to the output 125 of the latching circuit 120, and an inverted output 124 coupled to the output electrode 114 of the capacitor Cp. The latching circuit 120 operates in the second power domain between 2VDD and VDD, and is configured to latch Vout which swings in the second power domain. A voltage VLOAD (hereinafter “VLOAD”) at the output 125 of the latching circuit 120 is the logical inverse of Vout. For example, when Vout has a logic high level, e.g., at 2VDD, the VLOAD has a logic low level, e.g., at VDD, and when Vout has a logic low level, e.g., at VDD, VLOAD has a logic high level, e.g., at 2VDD. In some embodiments, VLOAD is supplied to other circuitry which functions as a load with respect to the charge pump 110. Without the latching circuit 120, there is a potential situation that the initial charge Cp*ΔV in the capacitor Cp is gradually lost due to one or more factors, such as current leakage. Such a potential situation is avoidable in some embodiments by the latching circuit 120. Other configurations of the latching circuit 120 are within the scope of various embodiments. In at least one embodiment, the latching circuit 120 is omitted.
The initial charge Cp*ΔV in the capacitor Cp defines the pumping action of the charge pump 110. If the initial charge Cp*ΔV is not set as intended, the pumping action and/or reliability of the charge pump 110 and/or the integrated circuit 100 is/are affected. For example, if the initial charge Cp*ΔV is set lower than an intended level, insufficient pumping action is likely. In a potential situation where the initial charge Cp*ΔV is zero, i.e., the output electrode 114 is not pre-charged to a higher voltage than input electrode 112, no pumping action is achievable. If the initial charge Cp*ΔV is set higher than an intended level, Electrical Over Stress (EOS) issues potentially occur. For example, when the output electrode 114 is over-charged to 2VDD when the input electrode 112 is at VSS (i.e., zero), an initial charge Cp*ΔV of 2VDD is set across the capacitor Cp. The initial charge Cp*ΔV of 2VDD potentially causes EOS issues in the capacitor Cp which, in some embodiments, includes a dielectric layer between the input electrode 112 and the output electrode 114, and configured to have a nominal voltage of or about VDD. In addition, when Vin has a high level of VDD, Vout reaches a high level of VDD+ΔV=3VDD. Such a high voltage level potentially causes EOS issues in the circuitry coupled to receive Vout. For example, components of the latching circuit 120 are configured, in some embodiments, to operate at a nominal voltage of or about VDD. When subject to a high voltage level 3VDD of Vout, such components of the latching circuit 120 are likely to fail (i.e., break down) or suffer performance degradation. To avoid or minimize one or more of the described potential undesirable effects, the initialization device 130 is provided.
The initialization device 130 includes a signal input 132 coupled to the input electrode 112 of the capacitor Cp, a signal output 134 coupled to the output electrode 114 of the capacitor Cp, and an enabling input 136 configured to receive an initialization signal Vinit (hereinafter “Vinit”). The initialization device 130 is enabled by Vinit in an initialization phase of the charge pump 110, and receives, at the signal input 132, the input signal Vin supplied to the input electrode 112 of the capacitor Cp. Depending on a low or high level of Vin, the initialization device 130 supplies, via the signal output 134, an output signal Vout of a corresponding low or high level to the output electrode 114 of the capacitor Cp. As a result, an intended initial charge Cp*ΔV is accumulated in the capacitor Cp. For example, when the intended initial charge Cp*ΔV is VDD, the initialization device 130 sets the output electrode 114 at 2VDD in response to Vin at VDD, and the initialization device 130 sets the output electrode 114 at VDD in response to Vin at VSS. The intended initial charge Cp*ΔV of VDD is an example. Other voltage levels of the intended initial charge Cp*ΔV are within the scope of various embodiments.
In a pumping operation phase following the initialization phase, Vinit is removed and the initialization device 130 is disabled. As a result, the output electrode 114 is left in a floating state, and Vout at the output electrode 114 follows Vin at the input electrode 112 in a pumping action of the charge pump 110 using the intended initial charge Cp*ΔV, as described herein. In some embodiments with the latching circuit 120 coupled to the output electrode 114, the voltage at the output electrode 114 is latched during both the initialization phase and the pumping operation phase. As a result, the intended initial charge Cp*ΔV is maintained for proper initialization and pumping action. Example configurations of the initialization device 130 in accordance with some embodiments is described below.
FIG. 2 is a schematic diagram of a charge pump initialization device 200 in accordance with some embodiments. In at least one embodiment, the initialization device 200 corresponds to the initialization device 130 described with respect to FIG. 1. The initialization device 200 includes a driving circuit 240 and a bias voltage circuit 250.
The driving circuit 240 is arranged between a first power supply node 262 and a second power supply node 264. The driving circuit 240 comprises a driver T1, a resistance circuit R4, a switch S5 and a switch S6 coupled in series in the recited order between the first power supply node 262 and the second power supply node 264. A first node N1 between the driver T1 and the resistance circuit R4 is configured to be coupled to the output electrode 114 of the capacitor Cp in a charge pump, as described with respect to FIG. 1. In at least one embodiment, the node N1 corresponds to the signal output 134 of the initialization device 130 as described with respect to FIG. 1. A latching circuit L is coupled to the node N1. In at least one embodiment, the latching circuit L corresponds to the latching circuit 120 as described with respect to FIG. 1. In at least one embodiment, the latching circuit L is omitted as described herein.
The bias voltage circuit 250 is arranged between the first power supply node 262 and the second power supply node 264. The bias voltage circuit 250 comprises a resistance circuit R1, a resistance circuit R2, a switch S1 and a switch S2 coupled in series in the recited order between the first power supply node 262 and the second power supply node 264. A second node N2 between the resistance circuit R1 and the resistance circuit R2 is coupled to a control terminal G of the driver T1. The bias voltage circuit 250 further comprises a resistance circuit R3, a switch S3 and a switch S4 coupled in series in the recited order between a third node N3 and the second power supply node 264. The node N3 is between the switch S1 and the resistance circuit R2. The resistance circuit R1 defines a first branch 251 between the first power supply node 262 and the node N2. The resistance circuit R2, switch S1 and switch S2 define a second branch 252 between the node N2 and the second power supply node 264. The resistance circuit R2, resistance circuit R3, switch S3 and switch S4 define a third branch 253 between the node N2 and the second power supply node 264. The second branch 252 and the third branch 253 share the resistance circuit R2, but have different resistances due to the resistance circuit R3 in the third branch 253.
In at least one embodiment, the driver T1 comprises a transistor, such as a p-channel metal-oxide semiconductor (PMOS) transistor. Other types of driver configured to perform the functionality described herein are within the scope of various embodiments. In at least one embodiment, at least one of the resistance circuits R1-R4 includes one or more resistors, and/or one or more diodes, and/or one or more diode-connected transistors. Other types of resistance circuits configured to perform the functionality described herein are within the scope of various embodiments. In at least one embodiment, at least one of the switches S1-S6 includes a transistor, such as an NMOS transistor or a PMOS transistor. Other types of switches configured to perform the functionality described herein are within the scope of various embodiments. In at least one embodiment, at least one pair of switches S1/S2, S3/S4 and S5/S6 is implemented by a single switch as described herein.
The initialization device 200 has a signal input 232 configured to receive an input signal Vin supplied to the input electrode 112 of the capacitor Cp. In at least one embodiment, the signal input 232 corresponds to the signal input 132 as described with respect to FIG. 1. Vin received at the signal input 232 is supplied to control the switch S1, switch S3 and switch S5. The switch S1 is configured to be closed (i.e., conductive) in response to a first level of Vin. For example, the first level of Vin is a high level. The switch S3 and switch S5 are configured to be closed (i.e., conductive) in response to a second level of Vin. For example, the second level of Vin is a low level. In the example configuration shown in FIG. 2, the second level of Vin is represented by an inverse signal Vinb (hereinafter “Vinb”) which is an inverse of Vin. In at least one embodiment, Vinb is generated from Vin by an inverter INV. In at least one embodiment, the inverter INV is a part of the initialization device 200. In at least one embodiment, the inverter INV is outside the initialization device 200. In some embodiments, Vinb is omitted and Vin is supplied to the switch S3 and switch S5 which are of a different type of switch than the switch S1. For example, the switch S1 includes an NMOS transistor configured to be closed (i.e., conductive) in response to the first (high) level of Vin, whereas the switch S3 and switch S5 include PMOS transistors configured to be closed (i.e., conductive) in response to the second (low) level of Vin.
The initialization device 200 further has an enabling input 236 configured to receive an initialization signal Vinit. In at least one embodiment, the enabling input 236 corresponds to the enabling input 136 as described with respect to FIG. 1. Vinit received at the enabling input 236 is supplied to control the switch S2, switch S4 and switch S6. The switches S2, S4 and S6 are configured to be closed (i.e., conductive) in response to Vinit. For example, Vinit is a pulse of a high level. Other arrangements are within the scope of various embodiments.
In an initialization phase, Vinit is applied to the enabling input 236 of the initialization device 200. The switches S2, S4, S6 are closed in response to Vinit, the driving circuit 240 and the branches 251-253 of the bias voltage circuit 250 are enabled, and the initialization device 200 is enabled. The bias voltage circuit 250 is configured to output a bias voltage V2 (hereinafter “V2”) to the control terminal G of the driving circuit 240 via the node N2. V2 has first and second levels corresponding to the first and second levels of Vin applied to the input electrode 112 of the capacitor Cp.
For example, when Vin is at the first level, e.g., the high level of VDD, the switch S1 is closed and the switch S3 and switch S5 are opened. The closed switch S1 and the closed switch S2 define a current path from the first power supply node 262, via the first branch 251, the second branch 252 to the second power supply node 264. The left part of the bias voltage circuit 250 functions as a voltage divider having a first voltage ratio defined by the resistances of the first branch 251 and the second branch 252. In an example configuration, a first power supply voltage at the first power supply node 262 is 2VDD, a second power supply voltage at the second power supply node 264 is the ground voltage GND (hereinafter “GND”) or VSS, and the resistance of the first branch 251 defined by the resistance circuit R1 is about the same as the resistance of the second branch 252 defined by the resistance circuit R2. As a result, V2 has a first level of about VDD. The control terminal G of the driving circuit 240 is biased by the first level of V2. Because the switch S5 is opened, no current flows in the driving circuit 240. The control terminal G biased by the first level of V2 causes the driver T1 to pull Vout at the node N1 to 2VDD at the first power supply node 262. As a result, when the initialization device 200 is enabled by Vinit, Vout at the output electrode 114 is set to a high level (2VDD) corresponding to the high level (VDD) of Vin at the input electrode 112. An initial charge Cp*ΔV of VDD is set across the capacitor Cp.
When Vin is at the second level, e.g., the low level of GND (or VSS), the switch S1 is opened and the switch S3 and switch S5 are closed. The closed switch S3 and the closed switch S4 define a current path from the first power supply node 262, via the first branch 251, the third branch 253 to the second power supply node 264. The right part of the bias voltage circuit 250 functions as a voltage divider having a second voltage ratio defined by the resistances of the first branch 251 and the third branch 253. Because the resistance of the third branch 253 is greater than that of the second branch 252 due to the additional resistance circuit R3 not included in the second branch 252, the second voltage ratio is greater than the first voltage ratio and results in V2 having a second level greater than the first level of VDD. The control terminal G of the driving circuit 240 is biased by the second level of V2. Because the switch S5 is closed, a current path is established through the driving circuit 240. The control terminal G biased by the second level of V2 causes the driver T1 to generate a current I flowing in the driving circuit 240. The current I and the resistance of the resistance circuit R4 causes a voltage drop across the resistance circuit R4. The voltage drop defines the second level of Vout. In at least one embodiment, by selecting and/or adjusting at least one of the resistance of the resistance circuit R4 or the current I, Vout at the node N1 is set at an intended level. In at least one embodiment, the resistance of the resistance circuit R4 is selected and/or adjusted by selecting and/or adjusting the size and/or number of at least one resistor, diode or diode-connected transistor included in the resistance circuit R4. In at least one embodiment, the current I is selected and/or adjusted by selecting and/or adjusting at least one of the size of a transistor in the driver T1 or the voltage level of V2. In at least one embodiment, the voltage level of V2 is selected and/or adjusted by selecting and/or adjusting the size and/or the number of at least one resistor, diode or diode-connected transistor included in at least one of the resistance circuit R1, the resistance circuit R2 or the resistance circuit R3. In an example configuration, Vout is set at VDD. As a result, when the initialization device 200 is enabled by Vinit, Vout at the output electrode 114 is set to a low level (VDD) corresponding to the low level (GND) of Vin at the input electrode 112. An initial charge Cp*ΔV of VDD is set across the capacitor Cp.
In a subsequent pumping operation phase, Vinit is removed from the enabling input 236. The switches S2, S4, S6 are opened in the absence of Vinit, and the initialization device 200 is disabled. Because both the second branch 252 and the third branch 253 are opened circuits, no current flows in the bias voltage circuit 250, and V2 has a third level at or close to 2VDD. The control terminal G biased by the third level of V2 turns OFF the driver T1, and isolates the node N1 and the output electrode 114 connected thereto from the first power supply node 262. The opened switch S6 isolates the node N1 and the output electrode 114 connected thereto from the second power supply node 264. As a result, the node N1 and the output electrode 114 connected thereto are placed in a floating state. Vout at the output electrode 114 in the floating state follows Vin supplied to the input electrode 112 of the capacitor Cp in a pumping action as described herein. Because the intended initial charge Cp*ΔV has been correctly set in the initialization phase, the intended pumping action is achievable without one or more potential undesirable effects associated with incorrectly set initial charges. In at least one embodiment, all direct current (DC) paths through the initialization device 200 are shut off, e.g., by the opened switches S2, S4 and S6. As a result, power consumption and/or standby current of the disabled initialization device 200 is/are insignificant in one or more embodiments. In an example configuration, the standby current of the initialization device 200 in the disabled state is not greater than 1 μA (micro-amp).
FIG. 3 is a time diagram showing an example operation of the initialization device 200 in the initialization phase. As shown in FIG. 3, at time t0 before the Vinit is supplied to the initialization device 200, Vout on the output electrode 114 is at 2VDD, Vin on the input electrode 112 is at GND, and a charge accumulated in the capacitor Cp is 2VDD which potentially causes Electrical Over-Stress (EOS) issues.
At time t1, Vinit is supplied to enable the initialization device 200 when Vin is at the low level of GND in the corresponding first power domain defined between VDD and GND. As described herein, the enabled initialization device 200, in response to the low level of Vin, sets Vout at the corresponding low level VDD in the corresponding second power domain defined between VDD and 2VDD. An intended initial charge Cp*ΔV of VDD is set across the capacitor Cp.
At time t2, while Vinit is still present, Vin transits from the low level of GND to the high level of VDD. As described herein, the enabled initialization device 200, in response to the high level of Vin in the corresponding first power domain, sets Vout at the corresponding high level 2VDD in the corresponding second power domain. The intended initial charge Cp*ΔV of VDD is maintained across the capacitor Cp.
At time t3, Vinit is removed to disable the initialization device 200. As described herein, the output electrode 114 of the capacitor Cp is placed in the floating state and retains the high level 2VDD of Vout set at the time t2. In the subsequent pumping operation phase, Vout of the floating output electrode 114 swings in the second power domain between VDD and 2VDD, while following the swinging of Vin at the input electrode 112 in the first power domain between GND and VDD. In some embodiments, Vinit is a signal in the first power domain, with a low level of GND when the initialization device 200 is disabled, and a high level of VDD when the initialization device 200 is enabled. In at least one embodiment, a duration of the high level of Vinit is shorter than half a cycle of Vin. In an example configuration, a duration of the high level of Vin ranges from 10 to 30 ps (picosecond). In at least one embodiment, such a short pulse of initialization signal is still sufficient to quickly and precisely set the intended initial charge Cp*ΔV in the capacitor Cp.
In some described embodiments, the bias voltage circuit 250 configured as a voltage divider is an example. Other bias voltage circuits configured to generate different bias voltage levels for biasing the driving circuit 240 are within the scope of various embodiments. In some described embodiments, the driving circuit 240 configured to pull Vout to the high level of 2VDD and to set a low level of Vout by a voltage drop across the resistance circuit R4 is an example. Other driving circuits configured to set the high level and low level of Vout in response to corresponding bias voltages from the bias voltage circuit 250 are within the scope of various embodiments.
FIG. 4 is a circuit diagram of a charge pump initialization device 400 in accordance with some embodiments. The initialization device 400 includes a driving circuit defined by a PMOS transistor M1, a diode-connected transistor M2, a diode-connected transistor M3, an NMOS transistor M4, an NMOS transistor M5 and an NMOS transistor M6 coupled in series in the recited order between the first power supply node 262 and the second power supply node 264. In at least one embodiment, the transistor M1 corresponds to the driver T1, the diode-connected transistor M2 and diode-connected transistor M3 together define the resistance circuit R4, the transistor M5 corresponds to the switch S6 and the transistor M6 corresponds to the switch S5. The transistor M4 defines a cascode device with a gate thereof coupled to VDD. Inverters I1 and I2 are cross-coupled to define a latching circuit which is coupled to a node N1 to latch the voltage level of Vout at the node N1. The node N1 is between the transistor M1 and the diode-connected transistor M2. A node N4 of the latching circuit stores a logic inverse of the voltage level of Vout at the node N1, as described with respect to FIG. 1.
The initialization device 400 further includes a bias voltage circuit defined by a diode-connected transistor M7, a diode-connected transistor M8, a diode-connected transistor M9, a diode-connected transistor M10, an NMOS transistor M11, an NMOS transistor M12 and an NMOS transistor M13 coupled in series in the recited order between the first power supply node 262 and the second power supply node 264. The bias voltage circuit of the initialization device 400 further includes an NMOS transistor M14, an NMOS transistor M15 and an NMOS transistor M16 coupled in series in the recited order between a node N3 and the second power supply node 264. The node N3 is between the diode-connected transistor M8 and the diode-connected transistor M9. A node N2 between the diode-connected transistor M7 and the diode-connected transistor M8 is coupled to the gate of the transistor M1. In at least one embodiment, the diode-connected transistor M7 corresponds to the resistance circuit R1, the diode-connected transistor M8 corresponds to the resistance circuit R2, the diode-connected transistors M9 and M10 together define the resistance circuit R3, the transistor M12 corresponds to the switch S4, the transistor M13 corresponds to the switch S3, the transistor M15 corresponds to the switch S2 and the transistor M16 corresponds to the switch S1. The transistor M11 and the transistor M14 define cascode devices with gates thereof coupled to VDD. The NMOS and NMOS transistors are examples. Other types of transistors are within the scope of various embodiments.
In some embodiments, the operation of the initialization device 400 is similar to the operation of the initialization device 200 and is not repeated herein.
In some embodiments, the presence of the cascode devices M4, M11 and M14 ensure that EOS issues are avoidable when the initialization device 400 is in a disabled state. For example, when the initialization device 400 is in the disabled state, the transistors M5, M12 and M15 are turned OFF (i.e., non-conductive) in response to the absence of the Vinit. As a result, no current flows in the bias voltage circuit of the initialization device 400, and a voltage V3 (hereinafter “V3”) at the node N3 increases and becomes close to 2VDD due to the conductive states of the diode-connected transistors M7 and M8. Without the cascode device M14, the drain of the transistor M15 at a node N5 is pulled up to the high voltage level of V3, and eventually becomes close to 2VDD. Because the gate of the transistor M15 is at GND (zero) due to the absence of Vinit, a gate-drain voltage across the transistor M15 becomes close to 2VDD which potentially causes EOS issues, especially in situations where the transistor M15 is configured to have a nominal tolerable voltage of or about VDD.
The presence of the cascode device M14 between the node N3 and the transistor M15 prevents such a high gate-drain voltage across the transistor M15 in at least one embodiment. Specifically, VDD is supplied to the gate of the cascode device M14. As a result, a voltage V5 (hereinafter “V5”) on the node N5 at the source of the cascode device M14 does not go beyond VDD, because if V5 reaches VDD, the gate-source voltage of the cascode device M14 becomes zero and turns OFF the cascode device M14, isolates the node N5 from the high voltage level (close to 2VDD) of V3, and prevents further rising of V5. Because V5 does not go beyond VDD, the gate-source and gate-drain voltages of the transistors M15 and M16 do not go beyond VDD, preventing EOS issues from occurring on the transistors M15 and M16. The cascode device M14 itself is free of EOS issues, because VDD on the gate of the cascode device M14 keep the gate-drain voltage across the cascode device M14 at about VDD, despite the high voltage level (close to 2VDD) of V3. The cascode devices M11 and M4 protect the corresponding transistors M12, M13 and transistors M5, M6 from potential EOS issues in similar manners.
In some embodiments, the initialization device 400 includes only core devices, i.e., all the transistors M1-M16 are core devices. Core devices in an integrated circuit are the devices having the thinnest gate dielectric layer, fastest speed and lowest nominal voltage. In at least one embodiment, because the initialization device 400 includes only core devices, a high speed initialization device is obtained which permits the initialization phase to be completed quickly. In at least one embodiment, the initialization device 400 and the associated charge pump are configured to include only core devices which have gate dielectrics of the same type and thickness. As a result, the manufacturing process is simplified with reduced cost and increased yield, compared to other approaches where devices of different gate dielectric thicknesses are used in charge pump circuitry. Nominal voltages of core devices depend on the technology nodes used to form the core device. For example, core devices formed by 28 nm technology have a nominal voltage of about 0.9 V, whereas core devices formed by 16 nm technology have a nominal voltage of about 0.8 V. EOS concerns related to the low nominal voltage of core devices in the initialization device 400 are addressed in some embodiments, as described herein. The low nominal voltage of the core devices in the initialization device 400 reduces power consumption.
FIG. 5 is a schematic diagram of an integrated circuit 500 in accordance with some embodiments. The integrated circuit 500 having a plurality of charge pump stages, Stage 1, Stage 2, . . . Stage (X+1) . . . coupled in series. Each charge pump stage includes a charge pump and an associated initialization device. For example, the Stage 1 includes a charge pump CP1 and an initialization device INIT1, the Stage 2 includes a charge pump CP2 and an initialization device INIT2, . . . and the Stage (X+1) includes a charge pump CP(X+1) and an initialization device INIT(X+1). Each initialization device is configured to receive a corresponding initialization signal. For example, the initialization device INIT1 is configured to receive an initialization signal Vinit1, the initialization device INIT2 is configured to receive an initialization signal Vinit2, and the initialization device INIT(X+1) is configured to receive a initialization signal Vinit(X+1). An output signal of a preceding stage is supplied as an input signal to both the charge pump and the initialization device of the subsequent stage. For example, the output signal Vout1 at an output node SN1 of the Stage 1 is supplied as the input signal Vin2 for both the charge pump CP2 and the initialization device INIT2 of the subsequent Stage 2, the output signal Vout2 at an output node SN2 of the Stage 2 is supplied as an input signal for both the charge pump and the initialization device of a subsequent Stage 3 (not shown), and the output signal of a Stage X (not shown) is supplied as the input signal Vin(X+1) for both the charge pump CP(X+1) and the initialization device INIT(X+1) of the subsequent Stage (X+1) which outputs, at an output node SN(X+1), an output signal Vout(X+1) to a subsequent stage. The output signal of each stage is supplied to a corresponding load of the stage.
In at least one embodiment, each of the initialization devices corresponds to the initialization device 200 or the initialization device 400 as described herein, each of the charge pumps corresponds to the charge pump 110 and includes a capacitor Cp as described herein, and each of the output nodes corresponds to the node N1 in the initialization device 200 or the initialization device 400 as described herein. In at least one embodiment, all stages are identically configured, with identically configured charge pumps CP1, Cp2, . . . CP(X+1) and identically configured initialization devices INIT1, INIT2, and INIT(X+1). In at least one embodiment, all stages include core devices only.
In some embodiments, except for the voltage levels, the operation of each initialization devices is similar to the operation of the initialization device 200 as described herein. In an example operation, an input signal Vin swinging in the first power domain between the ground voltage (zero) and VDD is applied to the Stage 1. The Stage 1, after the initialization phase with the enabled initialization device INIT1 and in the pumping operation phase of the charge pump CP1, boosts Vin to Vout1 swinging in the second power domain between VDD and 2VDD. The Stage 2 subsequently boosts Vout1 swinging in the second power domain to Vout2 swinging in a higher, third power domain between 2VDD and 3VDD. The Stage (X+1) subsequently boosts a VoutX (not shown) swinging in the (X+1)th power domain between XVDD and (X+1)VDD to Vout (X+1) swinging in the (X+2)th power domain between (X+1)VDD and (X+2)VDD. As used herein, XVDD means X times VDD, (X+1)VDD means (X+1) times VDD, and so on. Although each stage boosts the signal voltage level by VDD, which is about 0.8-0.9 V for core devices in some embodiments, the multistage arrangement of the integrated circuit 500 permits the input signal to be boosted to a high voltage depending on applications and the number of stages. To address potential EOS concerns, each of the initialization signals is provided in the lower power domain of the corresponding stage. For example, Vinit1 supplied to Stage 1 is provided in the lower power domain of Stage 1, i.e., in the first power domain between GND and VDD, Vinit2 supplied to Stage 2 is provided in the lower power domain of Stage 2, i.e., in the second power domain between VDD and 2VDD, and Vinit(X+1) supplied to Stage (X+1) is provided in the lower power domain of Stage (X+1), i.e., in the (X+1)th power domain between XVDD and (X+1)VDD. The integrated circuit 500 in at least one embodiment provide charge pump circuitry with low power consumption, high speed, and high signal voltage level.
FIGS. 6, 7 and 8 are circuit diagrams of various charge pump initialization devices 600, 700 and 800 in accordance with some embodiments. In at least one embodiment, each of the initialization devices 600, 700 and 800 corresponds to the initialization device INIT(X+1) in FIG. 5. In some embodiments, the configurations of initialization devices 600, 700 and 800 are applicable to the initialization devices in other stages in the multistage charge pump arrangement of FIG. 5 or to a single stage charge pump arrangement.
The initialization device 600 in FIG. 6 is configured and operates similarly to the initialization device 400 of FIG. 4, except that all voltages in the initialization device 600 are higher than the corresponding voltages in the initialization device 400 by XVDD.
The initialization device 700 in FIG. 7 is configured and operates similarly to the initialization device 600 of FIG. 6, except that the diode-connected transistors M2, M3, M7, M8, M9 and M10 of the initialization device 600 are replaced with corresponding diodes D2, D3, D7, D8, D9 and D10 in the initialization device 700.
The initialization device 800 in FIG. 8 is configured and operates similarly to the initialization device 600 of FIG. 6, except that the transistors M5 and M6 are replaced with a transistor M56, the transistors M12 and M13 are replaced with a transistor M123, the transistors M15 and M16 are replaced with a transistor M156, and two AND gates 818, 819 are provided to combine Vinit and Vinb/Vin into control signals for the transistors M56, M123 and M156. The AND gate 818 has two inputs configured to receive Vin and Vinit, and an output coupled to the gate of the transistor M156. The AND gate 818 is configured to generate a control signal 828 turning ON the transistor M156 in response to the first (e.g., high) level of Vin and the presence of Vinit at the corresponding inputs. The AND gate 819 has two inputs configured to receive Vinb and Vinit, and an output coupled to the gates of the transistors M56 and M123. The AND gate 819 is configured to generate a control signal 829 turning ON the transistors M56 and M123 in response to the second (e.g., low) level of Vin and the presence of Vinit at the corresponding inputs. The AND gates are examples. Other logic arrangements for combining Vin and Vinit are within the scope of various embodiments.
FIG. 9 is a flow chart of a method 900 of operating a charge pump in accordance with some embodiments. In some embodiments, the method 900 is performed in the integrated circuit 100 as described with respect to FIG. 1.
At operation 915, an initialization phase is performed. In some embodiments, an initialization device is enabled, an input signal supplied to an input electrode of a charge pump capacitor is also supplied to the initialization device, and the initialization device supplies an output signal to an output electrode of the capacitor corresponding to levels of the input signal. For example, as described with respect to FIG. 1, the initialization device 130 is enabled by an initialization signal Vinit, and receives an input signal Vin supplied to an input electrode 112 of a capacitor Cp. Depending on a low or high level of Vin, the initialization device 130 supplies an output signal Vout of a corresponding low or high level to an output electrode 114 of the capacitor Cp. As a result, an intended initial charge Cp*ΔV is accumulated in the capacitor Cp.
At operation 925, a pumping operation phase is performed. In some embodiments, the initialization device is disable, and a pumping action is performed. For example, as described with respect to FIG. 1, Vinit is removed and the initialization device 130 is disabled. As a result, the output electrode 114 is left in a floating state, and Vout at the output electrode 114 follows Vin at the input electrode 112 in a pumping action using the intended initial charge Cp*ΔV accumulated in the capacitor Cp.
The above method embodiment shows example operations, but they are not necessarily required to be performed in the order shown. Operations may be added, replaced, changed order, and/or eliminated as appropriate, in accordance with the spirit and scope of embodiments of the disclosure. Embodiments that combine different features and/or different embodiments are within the scope of the disclosure and will be apparent to those of ordinary skill in the art after reviewing various embodiments.
Some embodiments provide an initialization device to cause an intended initial charge to be accumulated in a capacitor of a charge pump. The initialization device, in some embodiments, includes a bias voltage circuit and a driving circuit, the bias voltage circuit controlling the driving circuit to supply an output signal to an output electrode of the capacitor in response to an input signal at an input electrode of the capacitor, thereby storing the intended initial charge in the capacitor. In at least one embodiment, by setting an intended, correct initial charge in the capacitor, potential issues, such as EOS and/or insufficient pumping action, associated with incorrect initial charge in the capacitor are avoidable. In at least one embodiment, the initialization device uses only core devices. As a result, a fast, low power-consumption initialization device is obtained. In at least one embodiment, the initialization device is briefly enabled in an initialization phase of the charge pump to set the initial charge in the capacitor. In a subsequent pumping operation phase, the initialization device is disabled to minimize power consumption and standby current. In at least one embodiment, the initial charge is retained after the initialization device is disabled, for example, by latching a voltage level at the output electrode of the capacitor. As a result, proper initialization and/or pumping action is obtained. In at least one embodiment, cascode devices are provided in the initialization device to safeguard against potential EOS issues.
In some embodiments, an initialization device for a charge pump comprises a driving circuit and a bias voltage circuit. The driving circuit is between a first power supply node and a second power supply node. The driving circuit comprises a first node configured to be coupled to an output electrode of a capacitor in the charge pump. The bias voltage circuit is between the first power supply node and the second power supply node. The bias voltage circuit comprises a second node coupled to a control terminal of the driving circuit. In response to a presence of an initialization signal applied to the initialization device, the bias voltage circuit is configured to output a bias voltage to the control terminal of the driving circuit via the second node, the bias voltage having first and second levels corresponding to first and second levels of an input signal applied to an input electrode of the capacitor, and in response to the first and second levels of the bias voltages, the driving circuit is configured to output at the first node an output signal having first and second levels corresponding to the first and second levels of the input signal.
In some embodiments, an integrated circuit comprises a charge pump initialization device. The charge pump initialization device comprises: a first transistor, at least one second transistor, at least one third transistor, at least one fourth transistor, and first through fourth resistance circuits. The first transistor is coupled between a first power supply node and a first node. The first resistance circuit is coupled between the first power supply node and a second node, the second node coupled to a gate of the first transistor. The second resistance circuit is coupled between the second node and a third node. The at least one second transistor is coupled between the third node and a second power supply node. The at least one second transistor is configured to be turned ON in response to a presence of an initialization signal and a first level of an input signal. The third resistance circuit and the at least one third transistor are coupled in series between the third node and the second power supply node. The at least one third transistor is configured to be turned ON in response to the presence of the initialization signal and a second level of the input signal. The fourth resistance circuit and the at least one fourth transistor are coupled in series between the first node and the second power supply node. The at least one fourth transistor is configured to be turned ON in response to the presence of the initialization signal and the second level of the input signal
In some embodiments, a method of operating a charge pump comprises an initialization phase and a pumping operation phase. In the initialization phase, an input signal is supplied to an input electrode of a capacitor of the charge pump and to an initialization device of the charge pump. An initialization signal is supplied to the initialization device of the charge pump. The initialization device supplies an output signal to an output electrode of the capacitor. The output signal has a high level and a low level corresponding to a high level and a low level of the input signal, the input signal and the output signal causing a charge to be accumulated in the capacitor. In the pumping operation phase following the initialization phase, the initialization signal is removed from the initialization device to place the output electrode of the capacitor in a floating state, and a pumping action is performed with the charge accumulated in the capacitor.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

Claims (20)

What is claimed is:
1. An initialization device for a charge pump, the initialization device comprising:
a driving circuit between a first power supply node and a second power supply node, the driving circuit comprising a first node configured to be coupled to an output electrode of a capacitor in the charge pump; and
a bias voltage circuit between the first power supply node and the second power supply node, the bias voltage circuit comprising a second node coupled to a control terminal of the driving circuit, wherein
in response to a presence of an initialization signal applied to the initialization device,
the bias voltage circuit is configured to output a bias voltage to the control terminal of the driving circuit via the second node, the bias voltage having first and second levels corresponding to first and second levels of an input signal applied to an input electrode of the capacitor, and
in response to the first and second levels of the bias voltage, the driving circuit is configured to output at the first node an output signal having first and second levels corresponding to the first and second levels of the input signal.
2. The initialization device of claim 1, further comprising:
a latching circuit coupled to the first node and configured to latch the output signal at the first node.
3. The initialization device of claim 1, wherein the bias voltage circuit comprises a voltage divider, the voltage divider comprising:
a first branch between the first power supply node and the second node;
a second branch between the second node and the second power supply node; and
a third branch between the second node and the second power supply node, the second branch having a different resistance from the third branch.
4. The initialization device of claim 3, wherein
the second branch comprises at least one first switch configured to electrically connect the second branch to the second power supply node in response to the initialization signal and the first level of the input signal, and
the third branch comprises at least one second switch configured to electrically connect the third branch to the second power supply node in response to the initialization signal and the second level of the input signal.
5. The initialization device of claim 4, wherein the driving circuit comprises at least one third switch configured to electrically connect the driving circuit to the second power supply node in response to the initialization signal and the second level of the input signal.
6. The initialization device of claim 4, further comprising:
at least one logic circuit configured to combine the initialization signal with the input signal into at least one control signal to turn ON or OFF at least one of the first switch or the second switch.
7. The initialization device of claim 3, wherein
the first branch comprises a first resistance element between the first power supply node and the second node,
the second and third branches have a common, second resistance circuit between the second node and a third node,
the third branch further comprises a third resistance circuit between the third node and the second power supply node, and
the driving circuit comprises a fourth resistance circuit between the first node and the second power supply node.
8. The initialization device of claim 7, wherein at least one of the first resistance circuit, the second resistance circuit, the third resistance circuit or the fourth resistance circuit comprises at least one of a resistor, a diode or a diode-connected transistor.
9. The initialization device of claim 1, wherein, in response to the first level of the bias voltage, the driving circuit is configured to supply a first power supply voltage at the first power supply node to the first node as the first level of the output signal.
10. The initialization device of claim 1, wherein, in response to the second level of the bias voltage, the driving circuit is configured to generate a current in the driving circuit, the current and a resistance of the driving circuit together defining the second level of the output signal at the first node.
11. An integrated circuit, comprising:
a charge pump initialization device, the charge pump initialization device comprising:
a first transistor coupled between a first power supply node and a first node;
a first resistance circuit coupled between the first power supply node and a second node, the second node coupled to a gate of the first transistor;
a second resistance circuit coupled between the second node and a third node;
at least one second transistor coupled between the third node and a second power supply node, the at least one second transistor configured to be turned ON in response to a presence of an initialization signal and a first level of an input signal;
a third resistance circuit and at least one third transistor coupled in series between the third node and the second power supply node, the at least one third transistor configured to be turned ON in response to the presence of the initialization signal and a second level of the input signal; and
a fourth resistance circuit and at least one fourth transistor coupled in series between the first node and the second power supply node, the at least one fourth transistor configured to be turned ON in response to the presence of the initialization signal and the second level of the input signal.
12. The integrated circuit of claim 11, wherein the first transistor is configured to:
be turned ON and supply a first power supply voltage at the first power supply node to the first node when the at least one second transistor is turned ON and the at least one third transistor and the at least one fourth transistor are turned OFF, the first power supply voltage defining a first level of an output signal at the first node,
generate a current flowing through the fourth resistance circuit when the at least one second transistor is turned OFF and the at least one third transistor and the at least one fourth transistor are turned ON, the current and the fourth resistance circuit together define a second level of the output signal at the first node, and
be turned OFF when the at least one second transistor, the at least one third transistor and the at least one fourth transistor are turned OFF, the turned-OFF first transistor and the turned-OFF at least one fourth transistor isolating the first node from the first power supply node and the second power supply node.
13. The integrated circuit of claim 11, wherein at least one of the first resistance circuit, the second resistance circuit, the third resistance circuit or the fourth resistance circuit comprises at least one of a resistor, a diode or a diode-connected transistor.
14. The integrated circuit of claim 11, wherein the charge pump initialization device includes only core devices which have the lowest nominal voltage among devices of the integrated circuit.
15. The integrated circuit of claim 11, further comprising:
a first cascode transistor coupled between the at least one second transistor and the third node;
a second cascode transistor coupled between the at least one third transistor and the third node; and
a third cascode transistor coupled between the at least one fourth transistor and the first node,
wherein gates of the first, second and third cascode transistors are configured to receive an average voltage of a first power supply voltage at the first power supply node and a second power supply voltage at the second power supply node.
16. The integrated circuit of claim 11, further comprising:
a charge pump comprising a capacitor, the capacitor having
an input electrode configured to receive the input signal, and
an output electrode coupled to the first node.
17. The integrated circuit of claim 16, wherein the charge pump initialization device and the charge pump together define a charge pump stage, the integrated circuit comprising a plurality of said charge pump stages coupled in series.
18. A method of operating a charge pump,
in an initialization phase,
supplying an input signal to an input electrode of a capacitor of the charge pump and to an initialization device of the charge pump;
supplying an initialization signal to the initialization device of the charge pump; and
causing the initialization device to supply an output signal to an output electrode of the capacitor, the output signal having a high level and a low level corresponding to a high level and a low level of the input signal, the input signal and the output signal causing a charge to be accumulated in the capacitor; and
in a pumping operation phase following the initialization phase,
removing the initialization signal from the initialization device to place the output electrode of the capacitor in a floating state, and
performing a pumping action with the charge accumulated in the capacitor.
19. The method of claim 18, further comprising:
latching the output signal during both the initialization phase and the pumping operation phase.
20. The method of claim 18, further comprising:
shutting off all direct current paths through the initialization device upon said removing the initialization signal.
US14/189,553 2014-02-25 2014-02-25 Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation Expired - Fee Related US9209681B2 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
US14/189,553 US9209681B2 (en) 2014-02-25 2014-02-25 Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation
CN201410206138.7A CN104868717B (en) 2014-02-25 2014-05-15 Charge pump initialization device, the integrated circuit with it and operating method
TW103129144A TWI527349B (en) 2014-02-25 2014-08-25 Initialization device, integrated circuit, and method of operating a charge pump
KR1020140148921A KR101659169B1 (en) 2014-02-25 2014-10-30 Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation
US14/947,018 US9570977B2 (en) 2014-02-25 2015-11-20 Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US14/189,553 US9209681B2 (en) 2014-02-25 2014-02-25 Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/947,018 Continuation US9570977B2 (en) 2014-02-25 2015-11-20 Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation

Publications (2)

Publication Number Publication Date
US20150244258A1 US20150244258A1 (en) 2015-08-27
US9209681B2 true US9209681B2 (en) 2015-12-08

Family

ID=53883190

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/189,553 Expired - Fee Related US9209681B2 (en) 2014-02-25 2014-02-25 Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation
US14/947,018 Active US9570977B2 (en) 2014-02-25 2015-11-20 Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation

Family Applications After (1)

Application Number Title Priority Date Filing Date
US14/947,018 Active US9570977B2 (en) 2014-02-25 2015-11-20 Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation

Country Status (4)

Country Link
US (2) US9209681B2 (en)
KR (1) KR101659169B1 (en)
CN (1) CN104868717B (en)
TW (1) TWI527349B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10566898B1 (en) * 2018-11-13 2020-02-18 Samsung Electro-Mechanics Co., Ltd. Negative voltage circuit

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10097086B2 (en) * 2016-10-12 2018-10-09 Cypress Semiconductor Corporation Fast ramp low supply charge pump circuits
CN108233691B (en) * 2017-12-15 2020-02-07 普冉半导体(上海)有限公司 Charge pump start-up completion flag signal generation circuit

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6226194B1 (en) * 1999-06-21 2001-05-01 Texas Instruments Deutschland, Gmbh DC/DC converter
US7271642B2 (en) * 2005-12-27 2007-09-18 Aimtron Technology Corp. Charge pump drive circuit for a light emitting diode
TW201042656A (en) 2009-03-31 2010-12-01 Taiwan Semiconductor Mfg Regulators regulating charge pump and memory circuits thereof
US8040174B2 (en) 2008-06-19 2011-10-18 Sandisk Il Ltd. Charge coupled pump-efficient charge pump regulator with MOS capacitor
US8300489B2 (en) * 2010-01-12 2012-10-30 International Business Machines Corporation Charge pump system and method utilizing adjustable output charge and compilation system and method for use by the charge pump
TW201336212A (en) 2012-02-24 2013-09-01 Novatek Microelectronics Corp Charge pump device and driving capability adjustment method thereof

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6255896B1 (en) * 1999-09-27 2001-07-03 Intel Corporation Method and apparatus for rapid initialization of charge pump circuits
US6366158B1 (en) * 2000-12-27 2002-04-02 Intel Corporation Self initialization for charge pumps
US6552600B2 (en) * 2001-03-15 2003-04-22 Intel Corporation Initialization of negative charge pump
US7002381B1 (en) * 2001-12-11 2006-02-21 Advanced Micro Devices, Inc. Switched-capacitor controller to control the rise times of on-chip generated high voltages
TWI298828B (en) * 2005-06-29 2008-07-11 Novatek Microelectronics Corp Charge pump for generating arbitrary voltage level
CN101771340B (en) * 2008-12-31 2012-10-31 中芯国际集成电路制造(上海)有限公司 Charge pump
KR101024632B1 (en) * 2009-11-12 2011-03-25 매그나칩 반도체 유한회사 Charge pump circuit and method for charge pumping
JP5781403B2 (en) * 2011-08-31 2015-09-24 日立オートモティブシステムズ株式会社 Capacitor precharge circuit, motor drive system, electric power steering system, airbag system
US20130214851A1 (en) * 2012-02-16 2013-08-22 International Business Machines Corporation Voltage pump using high-performance, thin-oxide devices and methods of use

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6226194B1 (en) * 1999-06-21 2001-05-01 Texas Instruments Deutschland, Gmbh DC/DC converter
US7271642B2 (en) * 2005-12-27 2007-09-18 Aimtron Technology Corp. Charge pump drive circuit for a light emitting diode
US8040174B2 (en) 2008-06-19 2011-10-18 Sandisk Il Ltd. Charge coupled pump-efficient charge pump regulator with MOS capacitor
TW201042656A (en) 2009-03-31 2010-12-01 Taiwan Semiconductor Mfg Regulators regulating charge pump and memory circuits thereof
US8300489B2 (en) * 2010-01-12 2012-10-30 International Business Machines Corporation Charge pump system and method utilizing adjustable output charge and compilation system and method for use by the charge pump
TW201336212A (en) 2012-02-24 2013-09-01 Novatek Microelectronics Corp Charge pump device and driving capability adjustment method thereof

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Office Action dated Oct. 15, 2015 from corresponding No. TW 103129144.

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10566898B1 (en) * 2018-11-13 2020-02-18 Samsung Electro-Mechanics Co., Ltd. Negative voltage circuit

Also Published As

Publication number Publication date
CN104868717B (en) 2017-10-13
US20160079849A1 (en) 2016-03-17
US9570977B2 (en) 2017-02-14
CN104868717A (en) 2015-08-26
KR101659169B1 (en) 2016-09-30
KR20150100475A (en) 2015-09-02
US20150244258A1 (en) 2015-08-27
TW201534029A (en) 2015-09-01
TWI527349B (en) 2016-03-21

Similar Documents

Publication Publication Date Title
US7696805B2 (en) Level shifter circuit incorporating transistor snap-back protection
US7696804B2 (en) Method for incorporating transistor snap-back protection in a level shifter circuit
CN104133515B (en) PMOS substrate selection circuit
US10128846B2 (en) Apparatus and method for data level shifting with boost assisted inputs for high speed and low voltage applications
EP2132873A2 (en) Level shifter circuit incorporating transistor snap-back protection
US9866216B1 (en) Biasing circuit for level shifter with isolation
US10277118B2 (en) Charge pump circuit and method of operating same
US9570977B2 (en) Charge pump initialization device, integrated circuit having charge pump initialization device, and method of operation
US8461905B2 (en) Adaptive bootstrap circuit for controlling CMOS switch(es)
CN104124951B (en) Circuit for driving high-side transistor
US9064552B2 (en) Word line driver and related method
US10250129B2 (en) Charge pump circuit and internal voltage generation circuit including the same
US20130113526A1 (en) Control signal generation circuit, charge pump drive circuit, clock driver, and drive method of charge pump
US9571092B2 (en) Cascaded high voltage switch architecture
US10044260B2 (en) Charge pump circuit and voltage generating device including the same
US10243454B2 (en) Boost circuit
JP5226474B2 (en) Semiconductor output circuit
US9065437B2 (en) Circuit for driving high-side transistor utilizing voltage boost circuits
US9627964B1 (en) Systems and methods for recovering voltage beyond device limits
US6548995B1 (en) High speed bias voltage generating circuit
JP5315087B2 (en) Booster circuit
JP2009017488A (en) Auto clear circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.,

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHERN, CHAN-HONG;LIN, CHIH-CHANG;HUANG, TSUNG-CHING;AND OTHERS;REEL/FRAME:032295/0067

Effective date: 20140203

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20231208