US9041127B2 - FinFET device technology with LDMOS structures for high voltage operations - Google Patents
FinFET device technology with LDMOS structures for high voltage operations Download PDFInfo
- Publication number
- US9041127B2 US9041127B2 US13/893,466 US201313893466A US9041127B2 US 9041127 B2 US9041127 B2 US 9041127B2 US 201313893466 A US201313893466 A US 201313893466A US 9041127 B2 US9041127 B2 US 9041127B2
- Authority
- US
- United States
- Prior art keywords
- fin
- trench
- substrate
- fins
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
- 238000011982 device technology Methods 0.000 title 1
- 239000004065 semiconductor Substances 0.000 claims abstract description 35
- 239000000758 substrate Substances 0.000 claims abstract description 35
- 230000006870 function Effects 0.000 claims description 9
- 238000000034 method Methods 0.000 description 24
- 238000002955 isolation Methods 0.000 description 12
- 239000000463 material Substances 0.000 description 10
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 8
- 229910052710 silicon Inorganic materials 0.000 description 8
- 239000010703 silicon Substances 0.000 description 8
- 230000015572 biosynthetic process Effects 0.000 description 7
- 238000000151 deposition Methods 0.000 description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 239000003989 dielectric material Substances 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 229910044991 metal oxide Inorganic materials 0.000 description 3
- 150000004706 metal oxides Chemical class 0.000 description 3
- 238000000206 photolithography Methods 0.000 description 3
- 235000012431 wafers Nutrition 0.000 description 3
- 239000007795 chemical reaction product Substances 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 239000000047 product Substances 0.000 description 2
- 125000006850 spacer group Chemical group 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 238000000226 double patterning lithography Methods 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 238000010894 electron beam technology Methods 0.000 description 1
- 238000000609 electron-beam lithography Methods 0.000 description 1
- 238000000407 epitaxy Methods 0.000 description 1
- 239000000945 filler Substances 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 238000002527 ion beam patterning Methods 0.000 description 1
- 238000010884 ion-beam technique Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 238000005240 physical vapour deposition Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823431—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/0886—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7816—Lateral DMOS transistors, i.e. LDMOS transistors
Definitions
- the present invention relates generally to the field semiconductor devices, and more specifically, to integrated circuits with fin Field-Effect Transistors (finFET) type devices.
- finFET fin Field-Effect Transistors
- MOSFET devices are used in a large number of electronic devices, such as computers, cell phones, and others. Semiconductor devices are made of integrated circuits that are formed on semiconductor wafers by depositing and patterning many types of thin films of material. Metal-Oxide Semiconductor Field-Effect Transistors (MOSFET) devices are an example of a typical semiconductor device. MOSFET devices generally consist of a source, a drain, a gate and a channel located between the source and drain. A gate stack made of a gate material and a gate oxide, such as silicon oxide, are typically located above the channel. In typical operation, a voltage drop across the gate oxide creates a field effect that induces a conducting channel between the source and drain.
- MOSFET Metal-Oxide Semiconductor Field-Effect Transistors
- MOSFET technologies such as laterally diffused metal oxide semiconductors (LDMOS) are designed to handle higher voltages.
- LDMOS devices use a number of features to handle higher voltage. The use of a low doped drift area increases voltage depletion and isolation trenches are used to create a longer circuit path to help dissipate high voltages.
- a finFET is a non-planar FET.
- the fin is a narrow, vertical semiconductor structure creating a channel between the source and the drain, covered by a thin insulating material and surrounded on two or three sides by an overlying gate. FinFETs improve both the density and the gate control of the channel in the device.
- This three dimensional device structure is being utilized in many types of applications including static random-access memory (SRAM) and logic devices.
- SRAM static random-access memory
- An exemplary embodiment of the present invention is a finFET type semiconductor device using LDMOS features.
- the device includes a first portion of a substrate, the first portion being doped with a second doping type.
- the first portion includes a first trench, a second trench, and a first fin between the first trench and the second trench.
- the second portion of the substrate is doped with a first doping type.
- the second portion includes a third trench and a second fin.
- the second fin is between the second and the third trench.
- the second fin covers a part the first portion and a part of the second portion of the substrate.
- a first segment of the second fin is between the second trench and a second segment of the second fin.
- a second segment of the second fin is covering a part of the second portion of the substrate and is between the first segment of the second fin and the third trench.
- a gate covering at least a part of the first segment.
- the gate is covering at least a part of the first portion of the substrate and a part of the second portion of the substrate.
- FIG. 1 is a top plan view of an embodiment of a finFET type device as described.
- FIG. 2 is a cross-sectional view of the finFET type device of FIG. 1 , as described through section 2 - 2 .
- FIG. 3 is a top view of a multi-fingered finFET type device as described.
- LDMOS Laterally diffused metal oxide semiconductors
- Exemplary embodiments of this invention relate to semiconductor structures and methods of manufacture, and more particularly, to finFET type devices using LDMOS structures for handling higher voltage operations.
- Three dimensional devices like finFETs and similar multiple gate devices provide advantages in the form of a smaller device footprint, speed, and channel control.
- Exemplary embodiments of the present invention utilize both finFET technology and attributes of LDMOS, such as isolation trenches and drift regions, for improved electrical function (higher voltage and improved channel control).
- FIG. 1 a top plan view of an exemplary embodiment of a finFET type device 111 is shown.
- FinFET type device 111 includes substrate 100 , well 20 , well 30 , gate 50 , gate oxide 51 , channel 55 , drain fin 60 , fin 65 , fin 90 , source 80 , float 70 , contacts 110 and epitaxial layer (EPI) 120 .
- EPI epitaxial layer
- drain fin 60 , fin 65 and fin 90 are arranged about a common centerline, although other applications may have different fin arrangements.
- drain fin 60 , fin 65 and fin 90 are formed with the substantially the same height and width for this embodiment, although drain fin 60 , fin 65 and fin 90 could have different height and/or width dimensions in other embodiments.
- finFET type device 111 is shown in a cross-sectional view 2 - 2 .
- Exemplary embodiments of finFET type device 111 are fabricated on a bulk silicon substrate 100 , although other semiconductor substrate materials such as germanium or compound semiconductors like silicon carbide, gallium arsenide or indium phosphide could be used.
- the silicon substrate 100 can be either a n-type or p-type depending on the application.
- Drain fin 60 , fin 65 and fin 90 are formed on a bulk silicon semiconductor substrate 100 using sidewall image transfer process and double patterning lithography.
- drain fin 60 , fin 65 and fin 90 are created on a silicon substrate by a lithography process which may include a photoresist application (spin-on coating for example), bake, mask alignment, resist develop/remove, masking material deposit, and etch to form sidewall spacers. Resist is removed and sidewall spacers used for etch mask to create silicon fin.
- Alternatives to standard lithography and etch would include electron beam, ion beam, maskless photolithography or similar process.
- Isolation trenches 40 , 41 , 42 and 43 are formed on either end of drain fin 60 , fin 65 and fin 90 . After drain fin 60 , fin 65 and fin 90 are formed, the trenches are etched in the substrate 100 and an insulation layer and filler are deposited to form isolation trenches 40 , 41 , 42 and 43 using standard manufacturing processes. Isolation trench 42 creates a longer electrical path through the drift region (lightly doped well 20 ) increasing the current path for voltage reduction.
- isolation trenches can be varying sizes and depths. An exemplary embodiment, as depicted in FIG. 2 , uses shallow isolation trenches, although deep isolation trenches can be used. The depth of separate isolation trenches 40 , 41 , 42 or 43 can be varied for optimal electrical performance.
- Well 20 is a lightly doped portion of substrate 100 .
- Well 20 is doped with the second doping type (non-intrinsic, or in this embodiment, n-type).
- Well 30 is a portion of the substrate 100 lightly doped with the first doping type adjacent to well 30 .
- Well 20 and well 30 may be created by single or multi-step ion implantation, by single or multi-step diffusion process or similar process or process combinations.
- an epitaxial layer (EPI) layer 120 can be selectively grown on fins.
- a semiconductor material such as silicon or another type of semiconductor material can be epitaxially grown on exposed portions of drain fin 60 , fin 65 and fin 90 .
- the EPI layer 120 maybe grown by CVD deposition, molecular beam or similar process.
- EPI layer 120 of fins may be doped during deposition with materials such as phosphorous or implanted after EPI growth (ion implantation for example).
- Exemplary embodiments of drain fin 60 and fin 65 are doped with the second type doping while fin 90 is doped with the first doping material.
- a small portion of drain fin 60 , fin 65 and fin 90 may not be fully implanted and remain as their original type.
- Single, double, deep, angled implantation or similar process or combination of processes may be used to heavily dope drain fin 60 , fin 65 and fin 90 .
- the heavy doping concentrations are of the order 10 ⁇ 10 20 cm ⁇ 3 or greater in drain fin 60 , fin 65 and fin 90 , although different doping concentrations could be used in other applications.
- drain fin 60 is heavily doped with the second doping type. Drain fin 60 is between isolation trench 42 and 43 and functions as a drain for the finFET type device. Fin 60 is created simultaneously with fins 65 and 90 , which provides a uniform process flow for source, drain, channel and body contact formation, as all are made with the same fin formation process. Post fin formation processes such as doping, epitaxy or contact formation are the same in the exemplary embodiment of the present invention but may vary in other applications. Use of a separate fin for drain provides not only a unified process flow with finFET formation, but also creates a longer current path to dissipate higher voltages. This allows for higher voltage usage without additional processes that would be used for elevated drain formation, another option for elongating electrical paths.
- Fin 65 resides over a potion of both well 20 and well 30 and is heavily doped with the second doping type. Fin 65 is located between isolation trench 41 and isolation trench 42 .
- Gate 50 includes a gate oxide 51 formed by industry standard processes such as deposition (chemical vapor deposition, physical vapor deposition, atomic layer deposit, sputtering or similar process), photolithography patterning (including maskless photolithography, electron beam or ion beam patterning) and conventional etch processes.
- Gate oxide layer 51 is composed of a dielectric material such as silicon dioxide, silicon oxinitride, oxide, high-k dielectric material like halfnium oxide or a combination of these (stack of dielectric materials).
- gate 50 fabricated over the fin 65 and gate material layer is composed of polysilicon.
- Gate 50 could also be fabricated of amorphous silicon, metal like TiN, TaN or similar material.
- Gate 50 is on fin 65 creating channel 55 in the fin under gate 50 . Gate 50 also resides over a portion of both well 20 and well 30 .
- a segment of fin 65 is a float 70 which resides between gate 50 and trench 42 .
- Float 70 resides over a part of well 20 .
- float 70 is shown in this embodiment, float 70 may not be present in other embodiments.
- Another segment of fin 65 is source 80 .
- Source 80 resides on well 30 and is between gate 50 and trench 41 .
- Fin 90 resides over well 30 and is heavily doped with the first type doping. Fin 90 is used as a body contact for this exemplary embodiment of the present invention although it may have other uses in other applications or may not be present. Fin 90 is between trenches 40 and 41 .
- Contacts 110 reside on a top surface of drain fin 60 , fin 65 , and fin 90 (shown in FIGS. 1 and 3 ). In an exemplary embodiment, contacts 110 are formed through standard salicide processes. Contacts 110 provide a location for a physical and electrical connection to the next level wiring, vias or other connections.
- FIG. 3 another embodiment of the present invention is shown.
- a multiple finFET type device 311 is created with multiple finFET type devices 112 , 113 , 114 and 115 .
- the structure of finFET type 112 is duplicated multiple times in a substantially parallel orientation for finFET type devices 113 , 114 , and 115 , as shown in FIG. 3 .
- the parallel finFET type devices 112 , 113 , 114 , and 115 are representative. FinFET type device 112 could be replicated once (dual structure) or multiple times.
- FIG. 3 depicts four finFET type devices other exemplary embodiments may include more or less than four finFET type devices (ie. three or five or more parallel finFETs type devices are possible).
- Each finFET type device 112 , 113 , 114 , and 115 are created as described previously with the exception that merged EPI layers 10 , 12 , 14 and 16 on the fins are merged according to function.
- merged EPI layer 10 joins the individual drains in the row of drains 60 on the multiple device structures 112 , 113 , 114 and 115 .
- all sources 80 of the row of sources 80 are electrically connected by EPI layer 12 on device structures 112 , 113 , 114 , and 115 .
- Each of floats 70 of the row of floats 70 are connected through EPI layer 14 .
- each of the body contacts 90 of the row of body contacts on devices 112 , 113 , 114 and 115 are electrically connected by EPI layer 16 .
- each of the rows of functional elements i.e. drains 60 , floats 70 , sources 80 and body contacts 90
- function that is, all sources 80 , for example, are electrically connected by merged EPI 12 , however, they may be connected by other means or use unmerged EPI in other embodiments.
- Gate 50 transverses all fins 65 to create a channel 55 in the row of fins 65 in device structures 112 , 113 , 114 and 115 .
- Multiple finFET type devices provides the advantages outlined before for electrical performance, spacing efficiencies and process uniformity with one silicon fin formation process for drain, source and body contact.
- Exemplary embodiments of multiple finFET type device 311 provide additional current dissipation that can be realized using the multiple finFET type devices 112 , 113 , 114 , and 115 as shown in FIG. 3 .
- the resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form.
- chip is mounted in a single chip package (such as a plastic carrier, with lead that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections).
- the chip is then integrated with other chips, discreet circuit elements, motherboard, or (b) end product.
- the end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Thin Film Transistor (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
Claims (16)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/893,466 US9041127B2 (en) | 2013-05-14 | 2013-05-14 | FinFET device technology with LDMOS structures for high voltage operations |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/893,466 US9041127B2 (en) | 2013-05-14 | 2013-05-14 | FinFET device technology with LDMOS structures for high voltage operations |
Publications (2)
Publication Number | Publication Date |
---|---|
US20140339649A1 US20140339649A1 (en) | 2014-11-20 |
US9041127B2 true US9041127B2 (en) | 2015-05-26 |
Family
ID=51895133
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/893,466 Expired - Fee Related US9041127B2 (en) | 2013-05-14 | 2013-05-14 | FinFET device technology with LDMOS structures for high voltage operations |
Country Status (1)
Country | Link |
---|---|
US (1) | US9041127B2 (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9768166B1 (en) | 2016-09-26 | 2017-09-19 | International Business Machines Corporation | Integrated LDMOS and VFET transistors |
US9837541B1 (en) * | 2016-09-13 | 2017-12-05 | United Microelectronics Corp. | Semiconductor device and method for fabricating the same |
US9875945B2 (en) | 2016-04-15 | 2018-01-23 | International Business Machines Corporation | Laterally diffused metal oxide semiconductor device integrated with vertical field effect transistor |
US10002923B2 (en) | 2016-06-06 | 2018-06-19 | International Business Machines Corporation | Techniques for forming finFET transistors with same fin pitch and different source/drain epitaxy configurations |
US10121878B1 (en) | 2017-09-21 | 2018-11-06 | Globalfoundries Inc. | LDMOS finFET structures with multiple gate structures |
US10741685B2 (en) | 2018-09-21 | 2020-08-11 | Globalfoundries Inc. | Semiconductor devices having a fin channel arranged between source and drift regions and methods of manufacturing the same |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9379236B2 (en) * | 2014-06-04 | 2016-06-28 | Broadcom Corporation | LDMOS device and structure for bulk FinFET technology |
US9293374B1 (en) | 2015-06-12 | 2016-03-22 | International Business Machines Corporation | Self-aligned low defect segmented III-V finFET |
KR102389294B1 (en) | 2015-06-16 | 2022-04-20 | 삼성전자주식회사 | Semiconductor device and fabricating method thereof |
US9698148B2 (en) * | 2015-07-17 | 2017-07-04 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Reduced footprint LDMOS structure for finFET technologies |
EP3188248B1 (en) * | 2015-12-30 | 2018-11-28 | IMEC vzw | High voltage tolerant ldmos |
CN107516649B (en) * | 2016-06-15 | 2020-05-05 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device and method for manufacturing the same |
CN116888669A (en) * | 2021-05-12 | 2023-10-13 | 长江存储科技有限责任公司 | Memory peripheral circuit with three-dimensional transistor and method of forming the same |
Citations (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6137140A (en) | 1997-11-26 | 2000-10-24 | Texas Instruments Incorporated | Integrated SCR-LDMOS power device |
US6876035B2 (en) | 2003-05-06 | 2005-04-05 | International Business Machines Corporation | High voltage N-LDMOS transistors having shallow trench isolation region |
US7151296B2 (en) | 2004-11-03 | 2006-12-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage lateral diffused MOSFET device |
US7208794B2 (en) | 2002-09-05 | 2007-04-24 | Infineon Technologies Ag | High-density NROM-FINFET |
US20070267693A1 (en) | 2006-05-22 | 2007-11-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Suppression of hot-carrier effects using double well for thin gate oxide ldmos embedded in hv process |
US20080237705A1 (en) | 2005-08-10 | 2008-10-02 | Nxp B.V. | Ldmos Transistor |
US20100006974A1 (en) | 2008-07-14 | 2010-01-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Storage nitride encapsulation for non-planar sonos nand flash charge retention |
US7696565B2 (en) | 2004-10-29 | 2010-04-13 | International Business Machines Corporation | FinFET body contact structure |
US20100096697A1 (en) | 2008-10-22 | 2010-04-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage device having reduced on-state resistance |
US20100109097A1 (en) | 2008-10-30 | 2010-05-06 | Chartered Semiconductor Manufacturing Ltd. | Integrated circuit system employing an elevated drain |
US7750401B2 (en) | 2006-04-03 | 2010-07-06 | Fairchild Semiconductor Corporation | Self-aligned complementary LDMOS |
US20100202184A1 (en) | 2009-02-10 | 2010-08-12 | Jam-Wem Lee | One-Time Programmable Fuse with Ultra Low Programming Current |
US7812393B2 (en) | 2006-05-31 | 2010-10-12 | Advanced Analogic Technologies, Inc. | High-voltage extended drain MOSFET |
US20100296213A1 (en) | 2009-02-19 | 2010-11-25 | Jam-Wem Lee | ESD Protection for FinFETs |
US20110006369A1 (en) | 2008-03-20 | 2011-01-13 | Nxp B.V. | Finfet transistor with high-voltage capability and cmos-compatible method for fabricating the same |
US20110073962A1 (en) | 2009-09-28 | 2011-03-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and apparatus for forming a semiconductor gate |
US7977715B2 (en) | 2008-03-17 | 2011-07-12 | Fairchild Semiconductor Corporation | LDMOS devices with improved architectures |
US20110207298A1 (en) | 2005-06-24 | 2011-08-25 | International Business Machines Corporation | Dense pitch bulk finfet process by selective epi and etch |
US20120037984A1 (en) | 2010-08-12 | 2012-02-16 | Ipgoal Microelectronics (Sichuan) Co., Ltd. | LDMOS Structure |
US20120049279A1 (en) | 2010-08-25 | 2012-03-01 | Mayank Shrivastava | High Voltage Semiconductor Devices |
US20120193707A1 (en) | 2011-01-28 | 2012-08-02 | Richtek Technology Corporation, R.O.C. | High voltage multigate device and manufacturing method thereof |
US20120273882A1 (en) | 2011-04-27 | 2012-11-01 | Perumal Ratnam | Shallow-trench cmos-compatible super junction device structure for low and medium voltage power management applications |
US20130009246A1 (en) | 2011-07-05 | 2013-01-10 | International Business Machines Corporation | Bulk finfet with uniform height and bottom isolation |
US8367498B2 (en) | 2010-10-18 | 2013-02-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin-like field effect transistor (FinFET) device and method of manufacturing same |
-
2013
- 2013-05-14 US US13/893,466 patent/US9041127B2/en not_active Expired - Fee Related
Patent Citations (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6137140A (en) | 1997-11-26 | 2000-10-24 | Texas Instruments Incorporated | Integrated SCR-LDMOS power device |
US7208794B2 (en) | 2002-09-05 | 2007-04-24 | Infineon Technologies Ag | High-density NROM-FINFET |
US6876035B2 (en) | 2003-05-06 | 2005-04-05 | International Business Machines Corporation | High voltage N-LDMOS transistors having shallow trench isolation region |
US7297582B2 (en) | 2003-05-06 | 2007-11-20 | International Business Machines Corporation | Method of forming high voltage N-LDMOS transistors having shallow trench isolation region with drain extensions |
US7696565B2 (en) | 2004-10-29 | 2010-04-13 | International Business Machines Corporation | FinFET body contact structure |
US7151296B2 (en) | 2004-11-03 | 2006-12-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage lateral diffused MOSFET device |
US20110207298A1 (en) | 2005-06-24 | 2011-08-25 | International Business Machines Corporation | Dense pitch bulk finfet process by selective epi and etch |
US20080237705A1 (en) | 2005-08-10 | 2008-10-02 | Nxp B.V. | Ldmos Transistor |
US7750401B2 (en) | 2006-04-03 | 2010-07-06 | Fairchild Semiconductor Corporation | Self-aligned complementary LDMOS |
US8004038B2 (en) | 2006-05-22 | 2011-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Suppression of hot-carrier effects using double well for thin gate oxide LDMOS embedded in HV process |
US20070267693A1 (en) | 2006-05-22 | 2007-11-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Suppression of hot-carrier effects using double well for thin gate oxide ldmos embedded in hv process |
US7812393B2 (en) | 2006-05-31 | 2010-10-12 | Advanced Analogic Technologies, Inc. | High-voltage extended drain MOSFET |
US7977715B2 (en) | 2008-03-17 | 2011-07-12 | Fairchild Semiconductor Corporation | LDMOS devices with improved architectures |
US20110006369A1 (en) | 2008-03-20 | 2011-01-13 | Nxp B.V. | Finfet transistor with high-voltage capability and cmos-compatible method for fabricating the same |
US20100006974A1 (en) | 2008-07-14 | 2010-01-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Storage nitride encapsulation for non-planar sonos nand flash charge retention |
US20100096697A1 (en) | 2008-10-22 | 2010-04-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage device having reduced on-state resistance |
US20100109097A1 (en) | 2008-10-30 | 2010-05-06 | Chartered Semiconductor Manufacturing Ltd. | Integrated circuit system employing an elevated drain |
US20100202184A1 (en) | 2009-02-10 | 2010-08-12 | Jam-Wem Lee | One-Time Programmable Fuse with Ultra Low Programming Current |
US20100296213A1 (en) | 2009-02-19 | 2010-11-25 | Jam-Wem Lee | ESD Protection for FinFETs |
US20110073962A1 (en) | 2009-09-28 | 2011-03-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and apparatus for forming a semiconductor gate |
US20120037984A1 (en) | 2010-08-12 | 2012-02-16 | Ipgoal Microelectronics (Sichuan) Co., Ltd. | LDMOS Structure |
US20120049279A1 (en) | 2010-08-25 | 2012-03-01 | Mayank Shrivastava | High Voltage Semiconductor Devices |
US8367498B2 (en) | 2010-10-18 | 2013-02-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin-like field effect transistor (FinFET) device and method of manufacturing same |
US20120193707A1 (en) | 2011-01-28 | 2012-08-02 | Richtek Technology Corporation, R.O.C. | High voltage multigate device and manufacturing method thereof |
US20120273882A1 (en) | 2011-04-27 | 2012-11-01 | Perumal Ratnam | Shallow-trench cmos-compatible super junction device structure for low and medium voltage power management applications |
US20130009246A1 (en) | 2011-07-05 | 2013-01-10 | International Business Machines Corporation | Bulk finfet with uniform height and bottom isolation |
Non-Patent Citations (3)
Title |
---|
Basker, "A 0.063 mum2 FinFET SRAM cell demonstration with conventional lithography using a novel integration scheme with aggressively scaled fin and gate pitch", 978-1-4244-7641-1/10, © 2010 IEEE, 2010 Symposium on VLSI Technology Digest of Technical Papers, pp. 19-20. |
Basker, "A 0.063 μm2 FinFET SRAM cell demonstration with conventional lithography using a novel integration scheme with aggressively scaled fin and gate pitch", 978-1-4244-7641-1/10, © 2010 IEEE, 2010 Symposium on VLSI Technology Digest of Technical Papers, pp. 19-20. |
Kawasaki, "FinFET Process and Integration Technology for High Performance LSI in 22 nm node and beyond", Ext. Abs. the 7th International Workshop on Junction Technology 2007, 1-4244-1 104-1/07, © )2007 IEEE, pp. 3-7. |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10347624B2 (en) | 2016-04-15 | 2019-07-09 | International Business Machines Corporation | Laterally diffused metal oxide semiconductor device integrated with vertical field effect transistor |
US10269657B2 (en) | 2016-04-15 | 2019-04-23 | International Business Machines Corporation | Laterally diffused metal oxide semiconductor device integrated with vertical field effect transistor |
US10128158B2 (en) | 2016-04-15 | 2018-11-13 | International Business Machines Corporation | Laterally diffused metal oxide semiconductor device integrated with vertical field effect transistor |
US9929144B2 (en) | 2016-04-15 | 2018-03-27 | International Business Machines Corporation | Laterally diffused metal oxide semiconductor device integrated with vertical field effect transistor |
US10128157B2 (en) | 2016-04-15 | 2018-11-13 | International Business Machines Corporation | Laterally diffused metal oxide semiconductor device integrated with vertical field effect transistor |
US9960155B2 (en) | 2016-04-15 | 2018-05-01 | International Business Machines Corporation | Laterally diffused metal oxide semiconductor device integrated with vertical field effect transistor |
US10720425B2 (en) | 2016-04-15 | 2020-07-21 | International Business Machines Corporation | Laterally diffused metal oxide semiconductor device integrated with vertical field effect transistor |
US9875945B2 (en) | 2016-04-15 | 2018-01-23 | International Business Machines Corporation | Laterally diffused metal oxide semiconductor device integrated with vertical field effect transistor |
US10002923B2 (en) | 2016-06-06 | 2018-06-19 | International Business Machines Corporation | Techniques for forming finFET transistors with same fin pitch and different source/drain epitaxy configurations |
US10453920B2 (en) | 2016-06-06 | 2019-10-22 | International Business Machines Corporation | Techniques for forming finFET transistors with same fin pitch and different source/drain epitaxy configurations |
US10312325B2 (en) | 2016-06-06 | 2019-06-04 | International Business Machines Corporation | Techniques for forming finFET transistors with same fin pitch and different source/drain epitaxy configurations |
US10396204B2 (en) | 2016-09-13 | 2019-08-27 | United Microelectronics Corp. | Semiconductor device and method for fabricating the same |
US9837541B1 (en) * | 2016-09-13 | 2017-12-05 | United Microelectronics Corp. | Semiconductor device and method for fabricating the same |
TWI698021B (en) * | 2016-09-13 | 2020-07-01 | 聯華電子股份有限公司 | Semiconductor device and method for fabricating the same |
US9768166B1 (en) | 2016-09-26 | 2017-09-19 | International Business Machines Corporation | Integrated LDMOS and VFET transistors |
US10615159B2 (en) * | 2016-09-26 | 2020-04-07 | International Business Machines Corporation | Integrated LDMOS and VFET transistors |
US20180090488A1 (en) * | 2016-09-26 | 2018-03-29 | International Business Machines Corporation | Integrated ldmos and vfet transistors |
US10121878B1 (en) | 2017-09-21 | 2018-11-06 | Globalfoundries Inc. | LDMOS finFET structures with multiple gate structures |
US10741685B2 (en) | 2018-09-21 | 2020-08-11 | Globalfoundries Inc. | Semiconductor devices having a fin channel arranged between source and drift regions and methods of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
US20140339649A1 (en) | 2014-11-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9041127B2 (en) | FinFET device technology with LDMOS structures for high voltage operations | |
US20150255456A1 (en) | Replacement fin insolation in a semiconductor device | |
US7910441B2 (en) | Multi-gate semiconductor device and method for forming the same | |
US10164006B1 (en) | LDMOS FinFET structures with trench isolation in the drain extension | |
US10804260B2 (en) | Semiconductor structure with doped layers on fins and fabrication method thereof | |
US10818659B2 (en) | FinFET having upper spacers adjacent gate and source/drain contacts | |
US10475791B1 (en) | Transistor fins with different thickness gate dielectric | |
US8900954B2 (en) | Blanket short channel roll-up implant with non-angled long channel compensating implant through patterned opening | |
US10096522B2 (en) | Dummy MOL removal for performance enhancement | |
US11545398B2 (en) | Semiconductor device | |
US10297589B2 (en) | Electrostatic discharge and passive structures integrated in a vertical gate fin-type field effect diode | |
US8796130B2 (en) | Diffusion barrier for oppositely doped portions of gate conductor | |
CN109585558B (en) | LDMOS FINFET structure with multiple gate structures | |
US10636894B2 (en) | Fin-type transistors with spacers on the gates | |
US8957479B2 (en) | Formation of multi-height MUGFET | |
US10062711B2 (en) | Wafers and device structures with body contacts | |
TWI843211B (en) | Transistor structure and forming method thereof | |
CN103531627B (en) | Semiconductor device and manufacture method thereof | |
US8647935B2 (en) | Buried oxidation for enhanced mobility | |
US10164010B1 (en) | Finfet diffusion break having protective liner in fin insulator | |
CN107492569B (en) | Gated diode and method of forming the same | |
CN115513285A (en) | Semiconductor device and method for manufacturing the same | |
US20130154003A1 (en) | Asymmetric anti-halo field effect transistor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CAMPI, JOHN B., JR.;GAUTHIER, ROBERT J., JR.;LI, JUNJUN;AND OTHERS;SIGNING DATES FROM 20130430 TO 20130506;REEL/FRAME:030409/0531 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Expired due to failure to pay maintenance fee |
Effective date: 20190526 |