US8828853B2 - Semiconductor device and method of manufacturing the same - Google Patents
Semiconductor device and method of manufacturing the same Download PDFInfo
- Publication number
- US8828853B2 US8828853B2 US13/415,232 US201213415232A US8828853B2 US 8828853 B2 US8828853 B2 US 8828853B2 US 201213415232 A US201213415232 A US 201213415232A US 8828853 B2 US8828853 B2 US 8828853B2
- Authority
- US
- United States
- Prior art keywords
- film
- annealing
- semiconductor film
- amorphous
- polycrystalline
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
- H10D30/0312—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] characterised by the gate electrodes
- H10D30/0314—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] characterised by the gate electrodes of lateral top-gate TFTs comprising only a single gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional [3D] arrangements, e.g. with cells on different height levels
- H10B43/23—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional [3D] arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B43/27—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional [3D] arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
- H10D30/0321—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/673—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
- H10D30/6731—Top-gate only TFTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6741—Group IV materials, e.g. germanium or silicon carbide
- H10D30/6743—Silicon
- H10D30/6745—Polycrystalline or microcrystalline silicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/69—IGFETs having charge trapping gate insulators, e.g. MNOS transistors
- H10D30/693—Vertical IGFETs having charge trapping gate insulators
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/34—Deposited materials, e.g. layers
- H10P14/3402—Deposited materials, e.g. layers characterised by the chemical composition
- H10P14/3404—Deposited materials, e.g. layers characterised by the chemical composition being Group IVA materials
- H10P14/3411—Silicon, silicon germanium or germanium
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/38—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials characterised by treatments done after the formation of the materials
- H10P14/3802—Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6757—Thin-film transistors [TFT] characterised by the structure of the channel, e.g. transverse or longitudinal shape or doping profile
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/40—Crystalline structures
Definitions
- Embodiments described herein relate to a semiconductor device and a method of manufacturing the same.
- a polycrystalline silicon (Si) thin film or a polycrystalline silicon germanium (SiGe) thin film is necessary, for example, for a channel of a bit cost scalable (BiCS) flash memory or the like.
- Those films are usually deposited as an amorphous Si thin film and an amorphous SiGe thin film so as to form the films in smooth morphology for excellently covering a step portion. Since the amorphous Si and SiGe thin films need to be finally changed into polycrystalline thin films to decrease the resistance, the amorphous thin films need to be crystallized by heat treatment.
- a known example of a method of forming the Si crystal having a large grain diameter by crystallizing the amorphous Si film is a method of forming the Si crystal by solid-phase growth using a Ge crystal in contact with the amorphous Si film as a nucleus.
- this method has problems that the process is complicated, the Ge nucleus is difficult to form, and it takes long time for the crystallization.
- FIG. 1 is a side sectional view showing a structure of a semiconductor device of a first embodiment
- FIGS. 2A to 4B are side sectional views showing a method of manufacturing the semiconductor device of the first embodiment
- FIGS. 5A to 5D are diagrams showing a mechanism of crystallization in furnace annealing
- FIGS. 6A to 6D are diagrams showing a mechanism of crystallization in microwave annealing
- FIG. 7 is a graph showing Si Growth rates in cases where amorphous Si films are annealed by the furnace annealing and the microwave annealing using Si crystals as nuclei;
- FIG. 8 is a side sectional view showing a structure of a semiconductor device of a second embodiment
- FIGS. 9A to 9D are side sectional views showing a method of manufacturing the semiconductor device of the second embodiment.
- FIGS. 10A to 10D are diagrams for explaining methods of decreasing a substrate temperature in a third embodiment.
- An embodiment described herein is a method of manufacturing a semiconductor device, the method including forming an amorphous semiconductor film on a substrate.
- the method further includes annealing the amorphous semiconductor film by irradiating the substrate with a microwave to form a polycrystalline semiconductor film from the amorphous semiconductor film.
- the method further includes forming a transistor whose channel is the polycrystalline semiconductor film.
- FIG. 1 is a side sectional view showing a structure of a semiconductor device of a first embodiment.
- the device of FIG. 1 is a BiCS flash memory.
- the device of FIG. 1 includes a semiconductor substrate 100 and an electrode film 101 .
- the semiconductor substrate 100 is a Si substrate
- the electrode film 101 is a Si film.
- the electrode film 101 is formed on the semiconductor substrate 100 via an insulator (not shown).
- the electrode film 101 is provided separately from the semiconductor substrate 100 in the present embodiment, a structure in which a part of the semiconductor substrate 100 is used as an electrode may be adopted.
- Insulating films 102 and semiconductor films 103 are alternately stacked on the electrode film 101 .
- the insulating films 102 are silicon oxide (SiO 2 ) films
- the semiconductor films 103 are Si films.
- the semiconductor films 103 function as word lines of the BiCS flash memory.
- FIG. 1 shows a structure in which five insulating films 102 1 to 102 5 and four semiconductor films 103 1 to 103 4 are alternately stacked on the electrode film 101 .
- a semiconductor film 104 thicker than a semiconductor film 103 is stacked on the insulating film 102 5 .
- the semiconductor film 104 is a Si film.
- the semiconductor film 104 functions as a select gate of the BiCS flash memory.
- An insulating film 102 6 is stacked on the semiconductor film 104 .
- the insulating film 102 6 is a SiO 2 film.
- a memory hole H having a pipe shape is opened in the structure in which the electrode film 101 , the insulating films 102 , the semiconductor films 103 , and the semiconductor film 104 are stacked.
- the memory hole H includes two holes penetrating the insulating films 102 , the semiconductor films 103 , and the semiconductor film 104 and one hole formed in the electrode film 101 and connecting the two holes.
- a memory insulating film 111 and a polycrystalline Si film 112 are successively formed on the inner wall surface of the memory hole H.
- the memory insulating film 111 is a single-layer film such as a silicon oxide (SiO 2 ) film, a silicon nitride (SiN) film, or an alumina (Al 2 O 3 ) film, or a multilayer-film including at least one of those films.
- Total thickness of the memory insulating film 111 and the polycrystalline Si film 112 is preferably set so that the memory hole H is not closed.
- the semiconductor films 103 , the memory insulating film 111 , and the polycrystalline Si film 112 form memory cell transistors. Furthermore, the semiconductor film 104 , the memory insulating film 111 , and the polycrystalline Si film 112 form select gate transistors. The polycrystalline Si film 112 functions as channel of those transistors.
- the polycrystalline Si film 112 is an example of a polycrystalline semiconductor film of the disclosure.
- the device of FIG. 1 further includes doped polycrystalline Si regions 113 and a buried insulator 114 .
- the doped polycrystalline Si regions 113 are formed in part of the polycrystalline Si film 112 , specifically, in positions surrounded by the semiconductor film 104 .
- the buried insulator 114 is buried in the memory hole H in which the memory insulating film 111 , the polycrystalline Si film 112 , and the doped polycrystalline Si regions 113 are formed.
- the buried insulator 114 is a SiN film. In the case where the memory hole H is closed with the memory insulating film 111 , the polycrystalline Si film 112 , and the doped polycrystalline Si regions 113 , the buried insulator 114 is unnecessary.
- the doped polycrystalline Si regions 113 in the polycrystalline Si film 112 are formed of extrinsic semiconductor, and the region other than the doped polycrystalline Si regions 113 is formed of intrinsic semiconductor.
- FIGS. 2A to 4B A method of manufacturing the semiconductor device of FIG. 1 will now be described with reference to FIGS. 2A to 4B .
- FIGS. 2A to 4B are side sectional views showing the method of manufacturing the semiconductor device of the first embodiment.
- the structure in which the memory hole H is opened in the electrode film 101 , the insulating films 102 , the semiconductor films 103 , and the semiconductor film 104 is formed.
- the electrode film 101 , the insulating films 102 , the semiconductor films 103 , and the semiconductor film 104 are stacked on the semiconductor substrate 100 of FIG. 1 .
- the memory insulating film 111 is formed on the entire surface of the semiconductor substrate 100 (not shown). As a result, the memory insulating film 111 is formed on the inner wall surface of the memory hole H.
- an amorphous Si film 121 having a thickness of 4 to 10 nm is deposited on the entire surface of the semiconductor substrate 100 (not shown) using a SiH 4 gas and/or a Si 2 H 6 gas. As a result, the amorphous Si film 121 is formed on the inner wall surface of the memory hole H via the memory insulating film 111 .
- the amorphous Si film 121 is an example of an amorphous semiconductor film of the disclosure.
- the amorphous Si film 121 on the semiconductor substrate 100 is annealed by irradiating the semiconductor substrate 100 with a microwave.
- the semiconductor substrate 100 is irradiated with the microwave of 5.80 GHz at power of 10 W/cm 2 to 10 kW/cm 2 .
- the substrate temperature is increased into 600° C. to 800° C. by the irradiation of the microwave.
- the microwave annealing is performed for two minutes to one hour. According to the annealing, the amorphous Si film 121 is changed into the polycrystalline Si film 112 .
- the buried insulator 114 , the polycrystalline Si film 112 , and the memory insulating film 111 are recessed by reactive ion etching (RIE).
- RIE reactive ion etching
- the polycrystalline Si film 112 is formed from the amorphous Si film 121 by the microwave annealing in the present embodiment.
- the furnace annealing (infrared annealing) and the microwave annealing will now be compared with reference to FIGS. 5A to 7 .
- FIGS. 5A to 5D are diagrams showing a mechanism of crystallization in the furnace annealing.
- FIG. 5A shows an amorphous Si film formed on a SiO 2 film.
- the crystallization by the furnace annealing is characterized by a low crystallization growth rate. Therefore, as shown in FIG. 5C , the frequency that a new crystal nucleus X 3 is generated is high during the growth of the crystal nuclei X 1 and X 2 which are generated at the beginning. Therefore, the diameters of the final crystal grains X 1 to X 3 become small.
- FIG. 5D the thickness of the polycrystalline Si film is shown by W, and the diameter of the crystal grain X 3 is indicated by D A .
- FIGS. 6A to 6D are diagrams showing a mechanism of crystallization in the microwave annealing.
- FIG. 6A shows an amorphous Si film formed on a SiO 2 film, similarly to FIG. 5A .
- the microwave annealing on the amorphous Si film is started, as shown in FIG. 6B , nuclei Y 1 and Y 2 of Si crystals are generated in the amorphous Si film.
- the crystal nuclei Y 1 and Y 2 grow as shown in FIG. 6C .
- the crystallization by the microwave annealing is characterized by a higher crystallization growth rate as compared with the crystallization by the furnace annealing. Therefore, the frequency that a new crystal nucleus is generated is low during the growth of the crystal nuclei Y 1 and Y 2 which are generated at the beginning (see FIG. 6C ). Therefore, the diameters of the final crystal grains Y 1 and Y 2 become large.
- FIG. 6D the thickness of the polycrystalline Si film is shown by W, and the diameter of the crystal grain Y 2 is indicated by D B .
- the final diameter D B of the crystal grain can be equal to or larger than twice the thickness W by the microwave annealing.
- the final diameter D B of the crystal gain can be equal or larger than twice the thickness W by the infrared annealing such as the furnace annealing.
- the final diameter D B of the crystal grain cannot be equal to or larger than twice the thickness W by the infrared annealing such as the furnace annealing. It also became clear that in the case where the polycrystalline Si film contains phosphorus of an amount at which the grain diameter D B becomes equal to or larger than twice the thickness W, the threshold voltage shifts largely, and the mobility becomes low due to impurity diffusion even if the crystal grain is large.
- the polycrystalline Si film 112 containing the crystal grain whose final diameter D B is equal to or larger than twice the thickness W is formed by the microwave annealing, and the polycrystalline Si film 112 containing such a crystal grain is used as a channel. This makes it possible to realize the channel having high carrier mobility, and therefore to provide a high performance semiconductor device.
- FIG. 7 is a graph showing Si growth rates (growth rates of Si crystals) in the cases where the amorphous Si films are annealed by the furnace annealing and the microwave annealing using the Si crystals as the nuclei.
- FIG. 7 shows the Si growth rate by the furnace annealing at 550° C., and the Si growth rate by the microwave annealing at 520° C.
- the crystallization growth rate in the microwave annealing is high even at a low temperature of 520° C., and is higher than that in the furnace annealing of 550° C.
- the temperature is the same, it is predicted that the crystallization growth rate in the microwave annealing is higher than that in the furnace annealing by ten times or more. Therefore, according to the microwave annealing, a crystal grain having a larger diameter can be formed as compared with the furnace annealing.
- a crystal grain having a larger diameter can be formed as compared with infrared annealing other than the furnace annealing, such as lamp annealing.
- the crystallization of the amorphous Si film can be performed at low temperature in short time (i.e., with high throughput). Therefore, deterioration in the characteristics of a peripheral transistor and the like can be suppressed, for example.
- the microwave annealing is therefore performed at a substrate temperature of 550° C. or higher (specifically, 600° C. to 800° C.).
- the reason to set the substrate temperature to 600° C. or higher, not 550° C. or higher, is because the amorphous Si film 121 of the present embodiment is as thin as 10 nm or less.
- the reason of setting the substrate temperature to 800° C. or less is to suppress the problem of the deterioration in characteristics of the peripheral transistor and the like.
- the diameters of the Si crystal grains forming the polycrystalline Si film 112 having a thickness of 10 nm were 30 nm to 250 nm.
- the diameters of the Si crystal grains obtained by the furnace annealing were about 10 nm. It was understood that the crystal grains having large diameters can be formed according to the present embodiment.
- the microwave is introduced by using a waveguide. Therefore, a value obtained by dividing an output of a microwave oscillator such as a magnetron or a traveling-wave tube by the cross-sectional area of the waveguide is microwave irradiation power. In the case of using plural microwave oscillators, the total power of the oscillators is the microwave irradiation power.
- the microwave will now be described more specifically.
- the microwave is specified as an electromagnetic wave having a frequency of 200 MHz to 3 THz (wavelength of 100 ⁇ m to 1 m).
- 2.45 GHz, 5.80 GHz and 24.125 GHz are designated as internationally reserved bands of the industry-science-medical (ISM) bands. Therefore, magnetrons for generating the microwaves of those frequencies are easily obtained. Therefore, it is desirable to perform the microwave annealing of the present embodiment by using the microwave of a frequency band whose center frequency is 2.45 GHz to 25.0 GHz.
- a dipole in amorphous Si rotates easier as the frequency in the internationally reserved bands becomes higher.
- the frequency is too high, there is a problem that phonon oscillation in the amorphous Si is induced, and the temperature of the amorphous Si rises.
- 5.80 GHz is the frequency suitable to crystallize silicon. Therefore, in the present embodiment, 5.80 GHz is used. If the microwave in a frequency band whose center frequency is around 5.80 GHz (for example, 3 GHz to 8 GHz) is used, Si crystals having large diameters can be also obtained.
- the Si film is used as the amorphous semiconductor film 121 in the present embodiment, a silicon germanium (SiGe) film may be used instead of the Si film.
- SiGe silicon germanium
- the lowest generation temperature of the crystal nucleus in the amorphous SiGe film decreases as the Ge composition ratio (the value X of Si 1-x Ge x ) increases. Therefore, in the case of using the amorphous SiGe film, the microwave annealing can be performed at substrate temperature of 600° C. or less (in the present embodiment, 550° C. or less).
- the microwave annealing is performed at the substrate temperature of 400° C. to 550° C., for example. In this way, effects similar to those of the case of performing the microwave annealing on the amorphous Si film at the substrate temperature of 550° C. to 800° C. can be obtained.
- the optimum substrate temperature depends on not only the Ge composition ratio but also the thickness of the amorphous SiGe film.
- the Ge composition ratio X may be any value satisfying the relation 0 ⁇ X ⁇ 1.
- the amorphous semiconductor film 121 may be also a Ge film.
- the polycrystalline semiconductor film 112 is formed from the amorphous semiconductor film 121 by the microwave annealing, and a transistor whose channel is the polycrystalline semiconductor film 112 is formed.
- a transistor whose channel is the polycrystalline semiconductor film 112 is formed.
- the semiconductor device can be manufactured at lower cost, and a crystal grain having a large diameter can be formed. Therefore, in the present embodiment, a channel having high channel mobility can be realized, and therefore the high performance semiconductor device can be provided.
- the present embodiment can be applied to a transistor using the polycrystalline semiconductor film 112 made of intrinsic semiconductor as a channel, and a transistor using the polycrystalline semiconductor film 112 made of extrinsic semiconductor as a channel.
- FIG. 8 is a side sectional view showing a structure of a semiconductor device of the second embodiment.
- the device of FIG. 8 includes a thin film transistor (TFT) for driving a liquid crystal display.
- TFT thin film transistor
- the device of FIG. 8 includes, as elements of the TFT, a glass substrate 200 , a polycrystalline SiGe film 201 formed on the glass substrate 200 , a gate electrode 203 formed on the polycrystalline SiGe film 201 via a gate insulator 202 , and source and drain regions 204 and 205 formed in the polycrystalline SiGe film 201 so as to sandwich the gate electrode 203 .
- the polycrystalline SiGe film 201 is an example of the polycrystalline semiconductor film of the disclosure, and functions as the channel of the TFT.
- the source and drain regions 204 and 205 in the polycrystalline SiGe film 201 are formed of extrinsic semiconductor, and the region other than the source and drain regions 204 and 205 in the polycrystalline SiGe film 201 is formed of intrinsic semiconductor.
- the device of FIG. 8 further includes an insulator 206 formed on the glass substrate 200 to cover the TFT.
- FIGS. 9A to 9D are side sectional views showing a method of manufacturing the semiconductor device of the second embodiment.
- an amorphous SiGe film 211 having a thickness of 50 to 100 nm is deposited on the entire surface of the glass substrate 200 using a SiH 4 gas and a GeH 4 gas at 450° C.
- the amorphous SiGe film 211 is an example of the amorphous semiconductor film of the disclosure.
- the amorphous SiGe film 211 on the glass substrate 200 is annealed by irradiating the glass substrate 200 with a microwave.
- the glass substrate 200 is irradiated with the microwave of 5.80 GHz at power of 10 W/cm 2 to 10 kW/cm 2 . Due to the irradiation of the microwave, the amorphous SiGe film 211 is heated and the glass substrate 200 is then warmed by thermal conduction, so that the substrate temperature is increased to a temperature between 450° C. and 550° C. At this temperature, the microwave annealing is performed for 15 minutes to two hours. The amorphous SiGe film 211 is changed into the polycrystalline SiGe film 201 by the annealing.
- a gate insulator material 212 as a material of the gate insulator 202 and a gate electrode material 213 as a material of the gate electrode 203 are successively formed on the polycrystalline SiGe film 201 .
- the gate electrode material 213 is etched to form the gate electrode 203 and the gate insulator 202 with the gate electrode material 213 and the gate insulator material 212 , respectively.
- the source and drain regions 204 and 205 are then formed in the polycrystalline SiGe film 201 so as to sandwich the gate electrode 203 .
- a TFT whose channel is the polycrystalline SiGe film 201 is formed.
- the insulator 206 covering the TFT and the like is then formed. In this way, the semiconductor device shown in FIG. 8 is manufactured.
- the diameters of the SiGe crystal grains forming the polycrystalline SiGe film 201 became 200 nm to 1 ⁇ m.
- the diameters of the SiGe crystal grains obtained by the furnace annealing were about 50 nm to 100 nm. It was understood that the crystal grains having large diameters can be formed according to the present embodiment.
- the polycrystalline semiconductor film 201 is formed from the amorphous semiconductor film 211 by the microwave annealing, and a transistor (TFT) whose channel is the polycrystalline semiconductor film 201 is formed, similarly to the first embodiment.
- TFT transistor
- the semiconductor device can be manufactured at lower cost, and crystal grains having large diameters can be formed. Therefore, in the present embodiment, a channel having high channel mobility can be realized, and therefore the high performance semiconductor device can be provided.
- the present embodiment can be applied to a transistor using the polycrystalline semiconductor film 201 made of intrinsic semiconductor as a channel, and a transistor using the polycrystalline semiconductor film 201 made of extrinsic semiconductor as a channel.
- first annealing and subsequent second annealing are performed as the microwave annealing of FIG. 3B .
- the second annealing is performed at the substrate temperature lower than that of the first annealing at the same microwave power.
- the semiconductor substrate 100 is irradiated with the microwave of 5.80 GHz at power of 10 W/cm 2 to 10 kW/cm 2 .
- the substrate temperature is increased to a temperature between 550° C. and 800° C. (for example, between 600° C. and 650° C.) by the irradiation of the microwave.
- the microwave annealing is performed for one minute to five minutes.
- the temperature is an example of first substrate temperature.
- the semiconductor substrate 100 is irradiated with the microwave of 5.80 GHz at power of 10 W/cm 2 to 10 kW/cm 2 .
- the substrate temperature is decreased into 300° C. to 550° C., and the microwave annealing is performed for ten to thirty minutes at this temperature.
- the polycrystalline Si film 112 is formed from the amorphous Si film 121 .
- the temperature is an example of second substrate temperature.
- FIGS. 10A to 10D are diagrams for explaining the methods of decreasing the substrate temperature in the third embodiment.
- a wafer semiconductor substrate
- reference numeral 300 a wafer (semiconductor substrate) is shown by reference numeral 300 .
- FIGS. 10A and 10B show a method in which the wafer 300 supported by a plurality of pins 301 is made to approach a quartz susceptor 302 .
- FIG. 10C shows a method of directly mounting the wafer 300 on the quartz susceptor 302 .
- FIG. 10D shows a method of spraying a coolant gas (for example, He gas) 303 to the wafer 300 .
- a susceptor 304 in FIG. 10D may be a susceptor other than the quartz susceptor 302 .
- Other examples of the coolant gas 303 include an N 2 gas, a Ne gas, an Ar gas, and a Xe gas.
- the diameters of the Si crystal grains forming the polycrystalline Si film 112 had values between 50 and 300 nm. It was understood that the crystal grains having diameters larger than those obtained by the method of the first embodiment can be formed by the method of the third embodiment.
- the switching from the first annealing to the second annealing can suppress the generation of the crystal nuclei after the switching.
- the first annealing it is preferable to carry out the first annealing at a temperature equal to or higher than the lowest generation temperature of the crystal nucleus (550° C.) only for time in which the crystal nuclei of the necessary number are generated.
- the time is too long, the crystal nuclei more than the necessary number are generated, and the diameter of each crystal grain becomes small.
- crystallization stops before the amorphous Si film 121 completely changes into the polycrystalline Si film 112 .
- the generation of the crystal nuclei more than the necessary number is avoided by setting the time of carrying out the first annealing to one minute to five minutes.
- the second annealing it is preferable to carry out the second annealing at a temperature equal to or lower than the lowest generation temperature of the crystal nucleus (550° C.) only for time necessary for the amorphous Si film 121 to completely change into the polycrystalline Si film 112 .
- the second annealing generation of new crystal nuclei is suppressed, and the crystal growth of the crystal nuclei generated in the first annealing progresses.
- the second annealing is executed for ten to thirty minutes. As described above, in the present embodiment, the second annealing is performed for longer time than the first annealing.
- the Si film is used as the amorphous semiconductor film 121 in the present embodiment, a SiGe film may be used instead of the Si film.
- the lowest generation temperature of the crystal nucleus in the amorphous SiGe film decreases as the Ge composition ratio increases. Therefore, in the case of using the amorphous SiGe film, the first annealing can be performed at the substrate temperature of 600° C. or less (in the present embodiment, 550° C. or less).
- the lowest generation temperature of the crystal nucleus is about 400° C. Therefore, in this case, the first annealing is performed at the substrate temperature of 400° C. to 550° C. for ten minutes, and the second annealing is performed at the substrate temperature of 350° C. to 400° C. for one to two hours, for example. In this way, crystal grains having diameters larger than those in the case of the first embodiment can be formed.
- the optimum substrate temperature depends on not only the Ge composition ratio but also the thickness of the amorphous SiGe film.
- the Ge composition ratio X may be any value satisfying the relation 0 ⁇ X ⁇ 1.
- the amorphous semiconductor film 121 may be also a Ge film.
- the method of the third embodiment can be applied not only to the BiCS flash memory in the first embodiment but also to the TFT of the second embodiment.
- the first annealing and the subsequent second annealing are performed as the microwave annealing.
- the second annealing is performed at the substrate temperature lower than that in the first annealing. In this way, a crystal grain having a diameter larger than that in the cases of the first and second embodiments can be formed.
Landscapes
- Recrystallisation Techniques (AREA)
- Thin Film Transistor (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
Abstract
Description
Claims (14)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2011-100498 | 2011-04-28 | ||
| JP2011100498A JP2012234864A (en) | 2011-04-28 | 2011-04-28 | Semiconductor device and manufacturing method thereof |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20120273790A1 US20120273790A1 (en) | 2012-11-01 |
| US8828853B2 true US8828853B2 (en) | 2014-09-09 |
Family
ID=47067221
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/415,232 Active US8828853B2 (en) | 2011-04-28 | 2012-03-08 | Semiconductor device and method of manufacturing the same |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US8828853B2 (en) |
| JP (1) | JP2012234864A (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9536894B2 (en) | 2014-08-04 | 2017-01-03 | Kabushiki Kaisha Toshiba | Non-volatile memory device |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2014033003A (en) * | 2012-08-01 | 2014-02-20 | Tokyo Electron Ltd | Workpiece processing method |
| JP5685615B2 (en) * | 2013-03-25 | 2015-03-18 | 東京エレクトロン株式会社 | Microwave heat treatment method |
| KR20150070819A (en) * | 2013-12-17 | 2015-06-25 | 에스케이하이닉스 주식회사 | Semiconductor memory device and method of manufacturing the same |
| US9960178B2 (en) | 2015-03-13 | 2018-05-01 | Toshiba Memory Corporation | Semiconductor memory device and method for manufacturing same |
| JP6446563B2 (en) * | 2015-09-30 | 2018-12-26 | 株式会社Kokusai Electric | Semiconductor device manufacturing method, substrate processing apparatus, and program |
| KR102629466B1 (en) * | 2016-09-21 | 2024-01-26 | 에스케이하이닉스 주식회사 | Manufacturing method of semiconductor device |
| JP7013293B2 (en) * | 2018-03-19 | 2022-01-31 | キオクシア株式会社 | Semiconductor storage device |
| JP7321032B2 (en) | 2019-08-20 | 2023-08-04 | 東京エレクトロン株式会社 | Heat treatment method and heat treatment apparatus |
| JP2024056365A (en) * | 2022-10-11 | 2024-04-23 | 住友電気工業株式会社 | Optical Sensor |
Citations (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH07335545A (en) * | 1994-06-14 | 1995-12-22 | Sanyo Electric Co Ltd | Method for manufacturing semiconductor thin film |
| US6133076A (en) * | 1999-08-24 | 2000-10-17 | Semiconductor Energy Laboratory Co., Ltd. | Manufacturing method of semiconductor |
| US20070105352A1 (en) * | 2003-10-07 | 2007-05-10 | Shuo Gu | Uniform seeding to control grain and defect density of crystallized silicon for use in sub-micron thin film transistors |
| US20090194821A1 (en) * | 2008-01-31 | 2009-08-06 | Akio Kaneko | Semiconductor device and method of fabricating the same |
| US20100213538A1 (en) * | 2009-02-25 | 2010-08-26 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and method of manufacturing the same |
| US20100224870A1 (en) * | 2007-12-13 | 2010-09-09 | Canon Kabushiki Kaisha | Field effect transistor |
| US20110111580A1 (en) | 2009-09-11 | 2011-05-12 | Tomonori Aoyama | Method of fabricating a semiconductor device |
| US20110215333A1 (en) | 2010-03-03 | 2011-09-08 | Tomonori Aoyama | Semiconductor device and method for manufacturing semiconductor device |
| US20120025200A1 (en) | 2010-07-30 | 2012-02-02 | Tomonori Aoyama | Semiconductor device and method for manufacturing the same |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0738118A (en) * | 1992-12-22 | 1995-02-07 | Korea Electron Telecommun | Method of manufacturing thin film transistor |
| JP3422435B2 (en) * | 1994-07-06 | 2003-06-30 | シャープ株式会社 | Method for manufacturing crystalline silicon film, crystalline silicon film, semiconductor device, and active matrix substrate |
| JP3621154B2 (en) * | 1995-05-19 | 2005-02-16 | 株式会社半導体エネルギー研究所 | Method for manufacturing active matrix display device |
| JP4081580B2 (en) * | 2005-06-22 | 2008-04-30 | 株式会社半導体エネルギー研究所 | Method for manufacturing display device |
-
2011
- 2011-04-28 JP JP2011100498A patent/JP2012234864A/en active Pending
-
2012
- 2012-03-08 US US13/415,232 patent/US8828853B2/en active Active
Patent Citations (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH07335545A (en) * | 1994-06-14 | 1995-12-22 | Sanyo Electric Co Ltd | Method for manufacturing semiconductor thin film |
| US6133076A (en) * | 1999-08-24 | 2000-10-17 | Semiconductor Energy Laboratory Co., Ltd. | Manufacturing method of semiconductor |
| US20070105352A1 (en) * | 2003-10-07 | 2007-05-10 | Shuo Gu | Uniform seeding to control grain and defect density of crystallized silicon for use in sub-micron thin film transistors |
| US20100224870A1 (en) * | 2007-12-13 | 2010-09-09 | Canon Kabushiki Kaisha | Field effect transistor |
| US20090194821A1 (en) * | 2008-01-31 | 2009-08-06 | Akio Kaneko | Semiconductor device and method of fabricating the same |
| US20100213538A1 (en) * | 2009-02-25 | 2010-08-26 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device and method of manufacturing the same |
| US20110111580A1 (en) | 2009-09-11 | 2011-05-12 | Tomonori Aoyama | Method of fabricating a semiconductor device |
| US20110215333A1 (en) | 2010-03-03 | 2011-09-08 | Tomonori Aoyama | Semiconductor device and method for manufacturing semiconductor device |
| US20120025200A1 (en) | 2010-07-30 | 2012-02-02 | Tomonori Aoyama | Semiconductor device and method for manufacturing the same |
Non-Patent Citations (6)
| Title |
|---|
| Katsumata, R. et al., "Pipe-shaped BiCS Flash Memory with 16 Stacked Layers and Multi-Level-Cell Operation for Ultra High Density Storage Devices," 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 136-137, (2009). |
| Lee et al., Low-Temperature Crystallization of Amorphous Silicon Thin Films by Microwave Heating, Mat. Res. Soc. Symp. Proc., Materials Research Society, vol. 471 (1997), pp. 173-178. * |
| Lee et al., Low-Temperature Crystallization of Amorphous Silicon Thin Films by Microwave Heating, Mat. Res. Soc. Symp. Proc., vol. 471, Materials Research Society (1997), pp. 173-178. * |
| Machine translation, Sano, JP H7-335545, translation date: Aug. 5, 2013, JPO & Japio, all pages. * |
| Subramanian, V. et al., "A Novel Technique for 3-D Integration: Ge-seeded Laterally Crystallized TFT's," 1997 symposium on VLSI Technology Digest of Technical Papers, pp. 97-98 (1997). |
| Subramanian, V. et al., "High-Performance Germanium-Seeded Laterally Crystallized TFT's for Vertical Device Integration," IEEE Transaction on Electron Device, vol. 45, No. 9, pp. 1934-1939 (1998). |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9536894B2 (en) | 2014-08-04 | 2017-01-03 | Kabushiki Kaisha Toshiba | Non-volatile memory device |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2012234864A (en) | 2012-11-29 |
| US20120273790A1 (en) | 2012-11-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8828853B2 (en) | Semiconductor device and method of manufacturing the same | |
| US6867074B2 (en) | Method of fabricating a polysilicon layer | |
| US8759205B2 (en) | Semiconductor device and method for manufacturing semiconductor device | |
| US7192818B1 (en) | Polysilicon thin film fabrication method | |
| JP4445524B2 (en) | Manufacturing method of semiconductor memory device | |
| US12139814B2 (en) | Boron nitride layer, apparatus including the same, and method of fabricating the boron nitride layer | |
| JP5537102B2 (en) | Manufacturing method of semiconductor device | |
| JP2015173230A (en) | Semiconductor device and manufacturing method of semiconductor device | |
| JP5865806B2 (en) | Semiconductor device manufacturing method and semiconductor manufacturing apparatus | |
| WO2004079826A1 (en) | Method for manufacturing thin film transistor, display, and electronic device | |
| KR100274494B1 (en) | Thin film semiconductor device, manufacturing method of thin film semiconductor device, liquid crystal display device, manufacturing method of liquid crystal display device, electronic device, manufacturing method of electronic device and thin film deposition method | |
| CN100356583C (en) | Method for manufacturing thin film semiconductor device | |
| US7235466B2 (en) | Method of fabricating a polysilicon layer | |
| JP6434862B2 (en) | Manufacturing method of semiconductor device | |
| CN100573831C (en) | Semiconductor device and method for manufacturing low-temperature polycrystalline silicon layer | |
| JP2009071163A (en) | Semiconductor manufacturing method, semiconductor manufacturing apparatus, and display device | |
| US20070155067A1 (en) | Method of fabricating polycrystalline silicon film and method of fabricating thin film transistor using the same | |
| US7268026B2 (en) | Method for manufacturing both a semiconductor crystalline film and semiconductor device | |
| US4678538A (en) | Process for the production of an insulating support on an oriented monocrystalline silicon film with localized defects | |
| KR20020027775A (en) | Metal induced crystallization method of P-doped amorphous silicon | |
| JP2006203250A (en) | Manufacturing method of three-dimensional semiconductor device | |
| JPH0580159B2 (en) | ||
| KR20110009872A (en) | Apparatus and method for converting thin film properties using electron beam irradiation | |
| US20250142826A1 (en) | Method for manufacturing three-dimensional nand flash memory array | |
| JP2001102555A (en) | Semiconductor device, thin film transistor, and manufacturing method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AOYAMA, TOMONORI;MIYANO, KIYOTAKA;SIGNING DATES FROM 20120220 TO 20120221;REEL/FRAME:027834/0762 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: TOSHIBA MEMORY CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KABUSHIKI KAISHA TOSHIBA;REEL/FRAME:043709/0035 Effective date: 20170706 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: K.K. PANGEA, JAPAN Free format text: MERGER;ASSIGNOR:TOSHIBA MEMORY CORPORATION;REEL/FRAME:055659/0471 Effective date: 20180801 Owner name: KIOXIA CORPORATION, JAPAN Free format text: CHANGE OF NAME AND ADDRESS;ASSIGNOR:TOSHIBA MEMORY CORPORATION;REEL/FRAME:055669/0001 Effective date: 20191001 Owner name: TOSHIBA MEMORY CORPORATION, JAPAN Free format text: CHANGE OF NAME AND ADDRESS;ASSIGNOR:K.K. PANGEA;REEL/FRAME:055669/0401 Effective date: 20180801 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |