US8742578B2 - Solder volume compensation with C4 process - Google Patents

Solder volume compensation with C4 process Download PDF

Info

Publication number
US8742578B2
US8742578B2 US13/552,792 US201213552792A US8742578B2 US 8742578 B2 US8742578 B2 US 8742578B2 US 201213552792 A US201213552792 A US 201213552792A US 8742578 B2 US8742578 B2 US 8742578B2
Authority
US
United States
Prior art keywords
solder
chip
volume
diameter
height
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US13/552,792
Other versions
US20140021607A1 (en
Inventor
Charles L. Arvin
Eric D. Perfecto
Wolfgang Sauter
Jennifer D. Schuler
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries US Inc
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US13/552,792 priority Critical patent/US8742578B2/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PERFECTO, ERIC D., ARVIN, CHARLES L., SAUTER, WOLFGANG, SCHULER, JENNIFER D.
Publication of US20140021607A1 publication Critical patent/US20140021607A1/en
Application granted granted Critical
Publication of US8742578B2 publication Critical patent/US8742578B2/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLC reassignment GLOBALFOUNDRIES U.S. 2 LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Assigned to WILMINGTON TRUST, NATIONAL ASSOCIATION reassignment WILMINGTON TRUST, NATIONAL ASSOCIATION SECURITY AGREEMENT Assignors: GLOBALFOUNDRIES INC.
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES INC.
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05571Disposition the external layer being disposed in a recess of the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05647Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05655Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05666Titanium [Ti] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/1147Manufacturing methods using a lift-off mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/118Post-treatment of the bump connector
    • H01L2224/11848Thermal treatments, e.g. annealing, controlled cooling
    • H01L2224/11849Reflowing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13139Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • H01L2224/1401Structure
    • H01L2224/1403Bump connectors having different sizes, e.g. different diameters, heights or widths
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • H01L2224/141Disposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16237Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area disposed in a recess of the surface of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81193Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed on both the semiconductor or solid-state body and another item or body to be connected to the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8138Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/81399Material
    • H01L2224/814Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/81438Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/81439Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • H01L2224/81815Reflow soldering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/94Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/17Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details

Definitions

  • the disclosure relates generally to semiconductor chip packages, and more particularly to controlled collapse chip connections (C4s) having solder semiconductor chip side solder volume compensation, for joining a semiconductor chip package substrate and a semiconductor chip.
  • C4s controlled collapse chip connections
  • a semiconductor chip also commonly referred to as an integrated circuit (IC) chip or a die is typically assembled into a semiconductor chip package that is soldered to a printed circuit board.
  • IC integrated circuit
  • One type of semiconductor chip package is a flip chip, also known as a C4 package.
  • the semiconductor chip package typically includes the IC chip, which contains a number of round solder bumps that are attached to a top surface of the chip.
  • the IC chip via the solder bumps, is soldered to solder pads located along a surface of a package substrate, forming a metallurgical joint between the chip and the substrate referred to as a C4.
  • C4s carry electrical current between the semiconductor chip and the substrate.
  • the final metallurgical composition of a C4 is the combined result of the volumes and compositions of the solder bump on the IC chip and the solder pads on the package substrate. As the pitch is reduced, the solder bump dimensions on the IC chip are reduced. The package substrate solder pads typically account for about one third of the total solder volume of the final C4; the other two thirds comes from the solder bumps on the IC chip itself. For finer and finer pitch, such as required by 14 nm technology and beyond, the volume balance tends to shift from about a 2:1 ratio to about a 1:1 ratio of solder on the IC chip to solder on the package side.
  • CTE coefficient of thermal expansion
  • One method of compensating for the differences in CTE has been to compensate for the differing CTEs with adjusted solder volumes on the package side.
  • the locations and volume of package solder pads are adjusted to improve chip join yields. Since the solder composition on the package side is typically standardized, compensating for differences in CTE with package side solder adjustments produces the undesirable effect of increasing the variability in solder volume in the resulting C4, and therefore the final metallurgical composition of the C4. This has implications for the strength and stiffness of the chip joint, among other attributes.
  • aspects of the invention provide an IC chip, an IC chip package, and a method of fabricating the same, which do not require package-side solder volume compensation.
  • a first aspect of the disclosure provides an integrated circuit (IC) chip comprising: integrated circuit (IC) chip comprising a wafer and a plurality of solder structures disposed above the wafer.
  • a ball limiting metallurgy (BLM) layer may be disposed between each of the plurality of solder structures and the wafer, wherein at least one of the plurality of solder structures has a first diameter and a first height, and at least one distinct one of the plurality of solder structures has a second diameter and a second height.
  • a second aspect of the disclosure provides an integrated circuit (IC) chip package comprising: a wafer and a plurality of controlled collapse chip connections (C4s) disposed above the wafer. At least one of the plurality of C4s has a first volume, and at least one distinct one of the plurality of C4s has a second volume.
  • a ball limiting metallurgy (BLM) layer is disposed between each of the plurality of C4s and the wafer; and a package substrate disposed above the plurality of C4s, and connected to the wafer by the plurality of C4s.
  • a third aspect of the disclosure provides a method comprising: providing an integrated circuit (IC) chip; depositing a ball limiting metallurgy (BLM) layer over a surface of the IC chip; depositing a resist layer over the BLM layer; and patterning the resist layer to create a plurality of openings in the resist layer. At least one opening in the plurality of openings has a first diameter, and at least one distinct opening in the plurality of openings has a second diameter.
  • IC integrated circuit
  • BLM ball limiting metallurgy
  • a solder structure is deposited in each of the plurality of openings in the resist layer, wherein the at least one solder structure deposited in the at least one opening having the first diameter, and the at least one solder structure deposited in the at least one opening having the second diameter are deposited to a same height.
  • the resist layer is then stripped, an exposed portion of the BLM layer is etched, and the plurality of solder structures are reflowed.
  • FIGS. 1-5 show steps in a method of forming a IC chip having solder structures in accordance with an embodiment of the disclosure.
  • FIGS. 6-7 show steps in a method of packaging an IC chip using controlled collapse chip connections (C4s) in accordance with an embodiment of the disclosure.
  • FIG. 8 shows an IC chip having solder structures in accordance with an embodiment of the disclosure.
  • FIG. 9 shows a portion of an IC chip package in accordance with an embodiment of the disclosure.
  • aspects of the invention provide an IC chip including solder structures having varied solder volumes, an IC chip package in which these solder structures form controlled collapse chip connections (C4s), and a method for forming C4s having varied solder volumes.
  • C4s controlled collapse chip connections
  • FIGS. 1-8 a method of fabricating an integrated circuit (IC) chip 1 including solder structures on an upper surface thereof, and further of forming an IC chip package, are provided.
  • IC integrated circuit
  • IC chip 1 may include a number of electronic circuits manufactured by lithographic processes or patterned diffusion of trace elements into the surface of a wafer 10 in a conventional manner.
  • IC chip 1 may further include a polyimide passivation layer 20 deposited over wafer 10 .
  • a ball limiting metallurgy (BLM) layer 30 may be deposited on an upper surface of IC chip 1 , which may in various embodiments comprise TiW or Ti, nickel, copper, or other metals In some embodiments, BLM layer 30 may comprise two or more layers, having differing compositions.
  • a resist layer 40 may be deposited over BLM layer 30 . Resist layer 40 may then be patterned to create a plurality of openings 52 , 54 , 56 . . . n in resist layer 40 . Openings 52 , 54 , 56 . . . n may be substantially round. As shown in FIG. 2 , first opening 52 has a first diameter, and second opening 54 has a second diameter. First diameter 52 is greater than the second diameter 54 . In some embodiments, a third opening 56 may have a third diameter 26 , which may be smaller than both of first diameter 22 and second diameter 24 .
  • solder structures 12 , 14 , 16 . . . n are deposited in each of the plurality of openings 52 , 54 , 56 . . . n ( FIG. 2 ) in resist layer 40 .
  • At least one solder structure 12 is deposited in opening 52 having the first diameter 22
  • at least one solder structure 14 is deposited in an opening 14 having second diameter 24 .
  • a solder structure 16 may be deposited therein.
  • solder structures 12 , 14 , 16 . . . n are deposited to a same depth, such that each of solder structures 12 , 14 , 16 . . . n has the same height 18 upon completion of deposition.
  • Solder structures 12 , 14 , 16 . . . n may be arranged in a plurality of rows on wafer 10 as shown in FIG. 8 .
  • openings 52 ( FIG. 2 ) having the larger first diameter 22 ( FIGS. 2-3 ) for forming solder structures 12 are disposed on a number of outer rows in the plurality of rows.
  • Openings 54 ( FIG. 2 ) having second diameter 24 ( FIGS. 2-3 ) for forming solder structures 14 may be disposed on an interior of IC chip 10
  • openings 56 having third diameter 26 ( FIGS. 2-3 ) for forming solder structures 16 may be disposed near a core of the IC chip. Varying quantities of each size solder structure may be employed in accordance with the size requirements for the eventual C4 in the IC chip package.
  • Resist layer 40 is then stripped, and the exposed portions of BLM layer 30 are etched, such that BLM layer 30 only remains beneath solder structures 12 , 14 , 16 . . . n.
  • Solder structures 12 , 14 , 16 . . . n are then reflowed as shown in FIG. 5 , resulting in solder structures 12 , 14 , 16 . . . n that are substantially spherical, or have a substantially spherical upper surface.
  • solder structures 12 , 14 , 16 . . . n which previously had the same height 18 regardless of diameter 22 , 24 , 26 ( FIGS. 3-4 ), take on a new shape and dimension ( FIG. 5 ). Because first solder structure 12 has a larger diameter 22 and the same height 18 relative to second and third solder structures 14 , 16 , it has a greater solder volume. When this greater solder volume is reflowed and assumes a spherical or semi-spherical shape, it has a height 21 which is taller than the height 23 of second solder structure 14 . Similarly, second solder structure 14 , which has a larger diameter 24 and the same height 18 as compared to third solder structure 16 , achieves a reflowed height 23 that is greater than the reflowed height of third solder structure 16 , which has height 25 .
  • Package 60 substrate which includes a plurality of solder pads 62 disposed on a surface of the package substrate 60 , is placed on an upper surface of the plurality of solder structures 12 , 14 , 16 . . . n (solder structure 12 shown in FIG. 6 ).
  • Each of the plurality of solder pads 62 is substantially uniform in volume of solder and in metallurgical properties. In particular, each solder pad 62 may comprise about 3% silver.
  • Solder pads 62 are arranged on the surface of package 60 such that when package 60 is placed in contact with IC chip 1 , solder structures 12 , 14 , 16 . . . n on IC chip 1 contact solder pads 62 on package 60 ( FIGS. 7 , 9 ).
  • Solder structures 12 , 14 , 16 . . . n and solder pads 62 are then reflowed to form a plurality of controlled collapse chip connections (C4s) 72 , 74 , 76 . . . n, which join the IC chip to package 60 substrate.
  • C4s 72 , 74 , 76 . . . n have metallurgical properties that are the result of the compositions of both the solder pad 62 and the solder structure 12 , 14 , 16 . . . n which were reflowed to form the C4. Accordingly, the metallurgical properties and the size, including height and volume, of C4s 72 , 74 , 76 . . .
  • C4 72 may have a different percentage of Ag content than C4 74 or C4 76 .
  • each of the resulting C4s 72 , 74 , 76 . . . n contains about 1.6% silver or less.
  • an IC chip and IC chip package are provided in accordance with embodiments of the invention.
  • an integrated circuit (IC) chip 1 includes a wafer 10 , and a plurality of solder structures 12 , 14 , 16 . . . n disposed above the wafer.
  • a ball limiting metallurgy (BLM) layer 30 may be disposed between each of the plurality of solder structures 12 , 14 , 16 . . . n ( 12 shown in FIG. 6 ) and wafer 10 .
  • BLM layer 30 may include more than one layer as described above.
  • At least one solder structure 12 disposed on wafer 10 has a first diameter 22 and a first height 21
  • at least one other solder structure 14 has a second diameter 24 and a second height 23
  • First diameter 22 is greater than second diameter 24
  • first height 21 is greater, or taller than, second height 23
  • the volume of the solder structure 12 having first diameter 22 and first height 21 is greater than the volume of the second solder structure 14 having second diameter 24 and second height 23
  • at least a third solder structure 16 may have a third diameter 26 and a third height 25 .
  • Third diameter 26 is smaller than both of first diameter 22 and second diameter 24 .
  • third height 25 is smaller or shorter than both of first height 21 and second height 23 , resulting in a smaller volume for third solder structure 16 than either of first or second solder structures 12 , 14 .
  • each of the solder structures 12 , 14 , 16 . . . n on wafer 10 may be substantially spherical, or have a substantially spherical upper surface following reflowing.
  • solder structure 12 which may have the largest volume, may be disposed near a periphery of an IC chip of wafer 10 , and solder structure 14 , having a smaller volume, may be disposed on an interior of IC chip 1 .
  • these structure(s) may be disposed nearest to the core of IC chip 1 , relative to larger solder structures 12 , 14 .
  • Various quantities and arrangements of solder structures 12 , 14 , 16 . . . n may be used depending on the requirements of the chip package, described further below.
  • an IC chip package 100 is further provided, including the above-described IC chip 1 .
  • Solder structures 12 , 14 , 16 . . . n ( FIGS. 5-6 ) are incorporated into controlled collapse chip connections (C4s) 72 , 74 , 76 . . . n disposed above wafer 1 ( FIG. 9 ), and connecting wafer 10 to a package substrate 60 disposed above the plurality of C4s.
  • a first C4 72 has a first volume
  • a second C4 74 may have a second volume.
  • Some embodiments may further include a third C4 76 having a third volume. In order of descending volumes, first volume is larger than second volume, is larger than third volume.
  • the volumes of each C4 are equal to the combined volumes of the solder structure 12 , 14 , 16 . . . n and the solder pad 62 which were reflowed to form the particular C4. Because solder pads 62 on package substrate 60 may be substantially consistent in volume and metallurgical composition throughout package 60 , the silver content of each of the final C4s is a function of the volume and the silver content of each solder structure 12 , 14 , 16 . . .
  • each solder volume of each solder pad 62 may be about 200,000 cubic micrometers ( ⁇ m 3 ) or 140,000 ⁇ m 3 , and a silver content each solder pad is about 3%.
  • each of the plurality of C4s 72 , 74 , 76 . . . n contains about 1.6% silver or less.
  • the terms “first,” “second,” and the like do not denote any order, quantity, or importance, but rather are used to distinguish one element from another, and the terms “a” and “an” herein do not denote a limitation of quantity, but rather denote the presence of at least one of the referenced item.
  • the modifier “about” used in connection with a quantity is inclusive of the stated value and has the meaning dictated by the context (e.g., includes the degree of error associated with measurement of the particular quantity).
  • the suffix “(s)” as used herein is intended to include both the singular and the plural of the term that it modifies, thereby including one or more of that term (e.g., the metal(s) includes one or more metals).
  • Ranges disclosed herein are inclusive and independently combinable (e.g., ranges of “up to about 25 mm, or, more specifically, about 5 mm to about 20 mm,” is inclusive of the endpoints and all intermediate values of the ranges of “about 5 mm to about 25 mm,” etc.).

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Wire Bonding (AREA)

Abstract

An integrated circuit (IC) chip including solder structures for connection to a package substrate, an IC chip package, and a method of forming the same are disclosed. In an embodiment, an IC chip is provided comprising a wafer having a plurality of solder structures disposed above the wafer. A ball limiting metallurgy (BLM) layer is disposed between each of the plurality of solder structures and the wafer. At least one of the plurality of solder structures has a first diameter and a first height, and at least one other solder structure has a second diameter and a second height. The differing heights and volumes of solder structures facilitate solder volume compensation for chip join improvement on the IC chip side rather than the package side.

Description

FIELD
The disclosure relates generally to semiconductor chip packages, and more particularly to controlled collapse chip connections (C4s) having solder semiconductor chip side solder volume compensation, for joining a semiconductor chip package substrate and a semiconductor chip.
BACKGROUND
A semiconductor chip, also commonly referred to as an integrated circuit (IC) chip or a die is typically assembled into a semiconductor chip package that is soldered to a printed circuit board. One type of semiconductor chip package is a flip chip, also known as a C4 package. The semiconductor chip package typically includes the IC chip, which contains a number of round solder bumps that are attached to a top surface of the chip. The IC chip, via the solder bumps, is soldered to solder pads located along a surface of a package substrate, forming a metallurgical joint between the chip and the substrate referred to as a C4. C4s carry electrical current between the semiconductor chip and the substrate.
The final metallurgical composition of a C4 is the combined result of the volumes and compositions of the solder bump on the IC chip and the solder pads on the package substrate. As the pitch is reduced, the solder bump dimensions on the IC chip are reduced. The package substrate solder pads typically account for about one third of the total solder volume of the final C4; the other two thirds comes from the solder bumps on the IC chip itself. For finer and finer pitch, such as required by 14 nm technology and beyond, the volume balance tends to shift from about a 2:1 ratio to about a 1:1 ratio of solder on the IC chip to solder on the package side. Thus, at fine pitches, it becomes advantageous to control package side solder volume in order to satisfactorily control the metallurgical composition of the final C4. The size reduction of the solder pads on the package substrate is limited, however, by the manufacturing constraints of the package manufacturing processes, which are coarser than manufacturing processes on the IC chip side.
Another factor in chip packing fabrication is the coefficient of thermal expansion (CTE) of the package substrate and the IC chip. The package substrate is typically constructed from a composite material which has a higher CTE than the CTE for the semiconductor chip. As a result, the IC chip expands relatively slowly in comparison to the package substrate, which expands relatively quickly under heat during chip join processes.
One method of compensating for the differences in CTE has been to compensate for the differing CTEs with adjusted solder volumes on the package side. In this process, the locations and volume of package solder pads are adjusted to improve chip join yields. Since the solder composition on the package side is typically standardized, compensating for differences in CTE with package side solder adjustments produces the undesirable effect of increasing the variability in solder volume in the resulting C4, and therefore the final metallurgical composition of the C4. This has implications for the strength and stiffness of the chip joint, among other attributes.
BRIEF DESCRIPTION
Aspects of the invention provide an IC chip, an IC chip package, and a method of fabricating the same, which do not require package-side solder volume compensation.
A first aspect of the disclosure provides an integrated circuit (IC) chip comprising: integrated circuit (IC) chip comprising a wafer and a plurality of solder structures disposed above the wafer. A ball limiting metallurgy (BLM) layer may be disposed between each of the plurality of solder structures and the wafer, wherein at least one of the plurality of solder structures has a first diameter and a first height, and at least one distinct one of the plurality of solder structures has a second diameter and a second height.
A second aspect of the disclosure provides an integrated circuit (IC) chip package comprising: a wafer and a plurality of controlled collapse chip connections (C4s) disposed above the wafer. At least one of the plurality of C4s has a first volume, and at least one distinct one of the plurality of C4s has a second volume. A ball limiting metallurgy (BLM) layer is disposed between each of the plurality of C4s and the wafer; and a package substrate disposed above the plurality of C4s, and connected to the wafer by the plurality of C4s.
A third aspect of the disclosure provides a method comprising: providing an integrated circuit (IC) chip; depositing a ball limiting metallurgy (BLM) layer over a surface of the IC chip; depositing a resist layer over the BLM layer; and patterning the resist layer to create a plurality of openings in the resist layer. At least one opening in the plurality of openings has a first diameter, and at least one distinct opening in the plurality of openings has a second diameter. Following the patterning of the resist layer, a solder structure is deposited in each of the plurality of openings in the resist layer, wherein the at least one solder structure deposited in the at least one opening having the first diameter, and the at least one solder structure deposited in the at least one opening having the second diameter are deposited to a same height. The resist layer is then stripped, an exposed portion of the BLM layer is etched, and the plurality of solder structures are reflowed.
These and other aspects, advantages and salient features of the invention will become apparent from the following detailed description, which, when taken in conjunction with the annexed drawings, where like parts are designated by like reference characters throughout the drawings, disclose embodiments of the invention.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1-5 show steps in a method of forming a IC chip having solder structures in accordance with an embodiment of the disclosure.
FIGS. 6-7 show steps in a method of packaging an IC chip using controlled collapse chip connections (C4s) in accordance with an embodiment of the disclosure.
FIG. 8 shows an IC chip having solder structures in accordance with an embodiment of the disclosure.
FIG. 9 shows a portion of an IC chip package in accordance with an embodiment of the disclosure.
DETAILED DESCRIPTION
As indicated above, aspects of the invention provide an IC chip including solder structures having varied solder volumes, an IC chip package in which these solder structures form controlled collapse chip connections (C4s), and a method for forming C4s having varied solder volumes.
Turning to the figures, with reference to FIGS. 1-8, a method of fabricating an integrated circuit (IC) chip 1 including solder structures on an upper surface thereof, and further of forming an IC chip package, are provided.
As shown in FIG. 1, an IC chip 1 is provided. IC chip 1 may include a number of electronic circuits manufactured by lithographic processes or patterned diffusion of trace elements into the surface of a wafer 10 in a conventional manner. IC chip 1 may further include a polyimide passivation layer 20 deposited over wafer 10. A ball limiting metallurgy (BLM) layer 30 may be deposited on an upper surface of IC chip 1, which may in various embodiments comprise TiW or Ti, nickel, copper, or other metals In some embodiments, BLM layer 30 may comprise two or more layers, having differing compositions.
As shown in FIG. 2, a resist layer 40 may be deposited over BLM layer 30. Resist layer 40 may then be patterned to create a plurality of openings 52, 54, 56 . . . n in resist layer 40. Openings 52, 54, 56 . . . n may be substantially round. As shown in FIG. 2, first opening 52 has a first diameter, and second opening 54 has a second diameter. First diameter 52 is greater than the second diameter 54. In some embodiments, a third opening 56 may have a third diameter 26, which may be smaller than both of first diameter 22 and second diameter 24.
As shown in FIG. 3, solder structures 12, 14, 16 . . . n are deposited in each of the plurality of openings 52, 54, 56 . . . n (FIG. 2) in resist layer 40. At least one solder structure 12 is deposited in opening 52 having the first diameter 22, and at least one solder structure 14 is deposited in an opening 14 having second diameter 24. In embodiments including a third opening 56 having a third diameter 26, a solder structure 16 may be deposited therein. In any event, solder structures 12, 14, 16 . . . n are deposited to a same depth, such that each of solder structures 12, 14, 16 . . . n has the same height 18 upon completion of deposition.
Solder structures 12, 14, 16 . . . n may be arranged in a plurality of rows on wafer 10 as shown in FIG. 8. In some embodiments, openings 52 (FIG. 2) having the larger first diameter 22 (FIGS. 2-3) for forming solder structures 12 are disposed on a number of outer rows in the plurality of rows. Openings 54 (FIG. 2) having second diameter 24 (FIGS. 2-3) for forming solder structures 14 may be disposed on an interior of IC chip 10, and openings 56 having third diameter 26 (FIGS. 2-3) for forming solder structures 16 may be disposed near a core of the IC chip. Varying quantities of each size solder structure may be employed in accordance with the size requirements for the eventual C4 in the IC chip package.
Resist layer 40 is then stripped, and the exposed portions of BLM layer 30 are etched, such that BLM layer 30 only remains beneath solder structures 12, 14, 16 . . . n. Solder structures 12, 14, 16 . . . n are then reflowed as shown in FIG. 5, resulting in solder structures 12, 14, 16 . . . n that are substantially spherical, or have a substantially spherical upper surface.
After reflowing, solder structures 12, 14, 16 . . . n, which previously had the same height 18 regardless of diameter 22, 24, 26 (FIGS. 3-4), take on a new shape and dimension (FIG. 5). Because first solder structure 12 has a larger diameter 22 and the same height 18 relative to second and third solder structures 14, 16, it has a greater solder volume. When this greater solder volume is reflowed and assumes a spherical or semi-spherical shape, it has a height 21 which is taller than the height 23 of second solder structure 14. Similarly, second solder structure 14, which has a larger diameter 24 and the same height 18 as compared to third solder structure 16, achieves a reflowed height 23 that is greater than the reflowed height of third solder structure 16, which has height 25.
As shown in FIGS. 6-7, following reflowing, IC chip 1 is joined to package substrate. Package 60 substrate, which includes a plurality of solder pads 62 disposed on a surface of the package substrate 60, is placed on an upper surface of the plurality of solder structures 12, 14, 16 . . . n (solder structure 12 shown in FIG. 6). Each of the plurality of solder pads 62 is substantially uniform in volume of solder and in metallurgical properties. In particular, each solder pad 62 may comprise about 3% silver. Solder pads 62 are arranged on the surface of package 60 such that when package 60 is placed in contact with IC chip 1, solder structures 12, 14, 16 . . . n on IC chip 1 contact solder pads 62 on package 60 (FIGS. 7, 9).
Solder structures 12, 14, 16 . . . n and solder pads 62 are then reflowed to form a plurality of controlled collapse chip connections (C4s) 72, 74, 76 . . . n, which join the IC chip to package 60 substrate. The resulting C4s 72, 74, 76 . . . n have metallurgical properties that are the result of the compositions of both the solder pad 62 and the solder structure 12, 14, 16 . . . n which were reflowed to form the C4. Accordingly, the metallurgical properties and the size, including height and volume, of C4s 72, 74, 76 . . . n vary as a function of the silver content of solder structure 12, 14, 16 . . . n, and the volume of solder structure 12, 14, 16 . . . n. Many embodiments include solder pads 62 which are standardized in volume and Ag content. Therefore, the silver content and other metallurgical properties of the C4s 72, 74, 76 . . . n are substantially dependent on the silver content and the solder volume of the solder structures 12, 14, 16 . . . n on the IC chip 1. For example, C4 72 may have a different percentage of Ag content than C4 74 or C4 76. In various embodiments, despite variations in Ag content between C4s, each of the resulting C4s 72, 74, 76 . . . n contains about 1.6% silver or less.
In addition to the foregoing method, an IC chip and IC chip package are provided in accordance with embodiments of the invention.
With reference to FIG. 6, an integrated circuit (IC) chip 1 is provided. IC chip 1 includes a wafer 10, and a plurality of solder structures 12, 14, 16 . . . n disposed above the wafer. A ball limiting metallurgy (BLM) layer 30 may be disposed between each of the plurality of solder structures 12, 14, 16 . . . n (12 shown in FIG. 6) and wafer 10. BLM layer 30 may include more than one layer as described above.
With reference to FIG. 5, at least one solder structure 12 disposed on wafer 10 has a first diameter 22 and a first height 21, and at least one other solder structure 14 has a second diameter 24 and a second height 23. First diameter 22 is greater than second diameter 24, and similarly, first height 21 is greater, or taller than, second height 23. Accordingly, the volume of the solder structure 12 having first diameter 22 and first height 21 is greater than the volume of the second solder structure 14 having second diameter 24 and second height 23. In some embodiments, at least a third solder structure 16 may have a third diameter 26 and a third height 25. Third diameter 26 is smaller than both of first diameter 22 and second diameter 24. Likewise, third height 25 is smaller or shorter than both of first height 21 and second height 23, resulting in a smaller volume for third solder structure 16 than either of first or second solder structures 12, 14. Regardless of size, each of the solder structures 12, 14, 16 . . . n on wafer 10 may be substantially spherical, or have a substantially spherical upper surface following reflowing.
As shown in FIG. 8, solder structure 12, which may have the largest volume, may be disposed near a periphery of an IC chip of wafer 10, and solder structure 14, having a smaller volume, may be disposed on an interior of IC chip 1. In embodiments that include a still smaller solder structure 16, these structure(s) may be disposed nearest to the core of IC chip 1, relative to larger solder structures 12, 14. Various quantities and arrangements of solder structures 12, 14, 16 . . . n may be used depending on the requirements of the chip package, described further below.
As shown in FIG. 9, an IC chip package 100 is further provided, including the above-described IC chip 1. Solder structures 12, 14, 16 . . . n (FIGS. 5-6) are incorporated into controlled collapse chip connections (C4s) 72, 74, 76 . . . n disposed above wafer 1 (FIG. 9), and connecting wafer 10 to a package substrate 60 disposed above the plurality of C4s.
A first C4 72 has a first volume, and a second C4 74 may have a second volume. Some embodiments may further include a third C4 76 having a third volume. In order of descending volumes, first volume is larger than second volume, is larger than third volume. The volumes of each C4 are equal to the combined volumes of the solder structure 12, 14, 16 . . . n and the solder pad 62 which were reflowed to form the particular C4. Because solder pads 62 on package substrate 60 may be substantially consistent in volume and metallurgical composition throughout package 60, the silver content of each of the final C4s is a function of the volume and the silver content of each solder structure 12, 14, 16 . . . n on IC chip 1, and the volume and the silver content of each solder pad 62. In various embodiments, the solder volume of each solder pad 62 may be about 200,000 cubic micrometers (μm3) or 140,000 μm3, and a silver content each solder pad is about 3%. In one embodiment, each of the plurality of C4s 72, 74, 76 . . . n contains about 1.6% silver or less.
As used herein, the terms “first,” “second,” and the like, do not denote any order, quantity, or importance, but rather are used to distinguish one element from another, and the terms “a” and “an” herein do not denote a limitation of quantity, but rather denote the presence of at least one of the referenced item. The modifier “about” used in connection with a quantity is inclusive of the stated value and has the meaning dictated by the context (e.g., includes the degree of error associated with measurement of the particular quantity). The suffix “(s)” as used herein is intended to include both the singular and the plural of the term that it modifies, thereby including one or more of that term (e.g., the metal(s) includes one or more metals). Ranges disclosed herein are inclusive and independently combinable (e.g., ranges of “up to about 25 mm, or, more specifically, about 5 mm to about 20 mm,” is inclusive of the endpoints and all intermediate values of the ranges of “about 5 mm to about 25 mm,” etc.).
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.

Claims (10)

What is claimed is:
1. An integrated circuit (IC) chip comprising:
a wafer;
a plurality of solder structures disposed above the wafer; and
a ball limiting metallurgy (BLM) layer disposed between each of the plurality of solder structures and the wafer,
wherein at least one of the plurality of solder structures has a first diameter and a first height, and at least one distinct one of the plurality of solder structures has a second diameter and a second height, the first diameter and the first height being greater, respectively, than the second diameter and the second height,
wherein the solder structure having the first diameter and the first height includes more silver than the solder structure having the second diameter and the second height.
2. The IC chip of claim 1, wherein each of the plurality of solder structures are substantially spherical.
3. The IC chip of claim 1, wherein the at least one of the plurality of solder structures having the first height and the first diameter is disposed near a periphery of the IC chip, and
wherein the at least one of the plurality of solder structures having the second height and the second diameter is disposed near an interior of the IC chip.
4. The IC chip of claim 1, wherein at least one further distinct one of the plurality of solder structures has a third diameter and a third height, wherein the third diameter is smaller than the first diameter and the second diameter, and the third height is smaller than the first height and the second height.
5. An integrated circuit (IC) chip package comprising:
a wafer;
a plurality of controlled collapse chip connections (C4s) disposed above the wafer,
wherein at least one of the plurality of C4s has a first volume, and at least one distinct one of the plurality of C4s has a second volume, the first volume being greater than the second volume;
a ball limiting metallurgy (BLM) layer disposed between each of the plurality of C4s and the wafer; and
a package substrate disposed above the plurality of C4s, and connected to the wafer by the plurality of C4s,
wherein a silver content of each of the plurality of C4s is a function of a volume and a silver content of each of a solder structure on the IC chip and a solder pad on the package substrate,
wherein the silver content and the volume of the solder pad are substantially the same for each of the plurality of C4s, and
wherein the C4 having the first volume and the C4 having the second volume do not have the same silver content.
6. The IC chip package of claim 5, wherein each of the plurality of C4s contains about 1.6% silver or less.
7. The IC chip package of claim 5,
wherein the volume of the solder pad is about 140,000 μm3, and
the silver content of the solder pad is about 3%.
8. The IC chip package of claim 5, wherein the at least one solder structure having the first volume is disposed near a periphery of the IC chip, and
wherein the at least one distinct solder structure having the second volume is disposed near an interior of the IC chip.
9. The IC chip package of claim 5, wherein at least one further distinct one of the plurality of solder structures has a third volume, wherein the third volume is smaller than the first volume and the second volume.
10. The IC chip package of claim 9, wherein the at least one distinct solder structure having the third volume is disposed at an interior-most position relative to the at least one distinct solder structure having the first volume and the at least one distinct solder structure having the second volume.
US13/552,792 2012-07-19 2012-07-19 Solder volume compensation with C4 process Active US8742578B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/552,792 US8742578B2 (en) 2012-07-19 2012-07-19 Solder volume compensation with C4 process

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/552,792 US8742578B2 (en) 2012-07-19 2012-07-19 Solder volume compensation with C4 process

Publications (2)

Publication Number Publication Date
US20140021607A1 US20140021607A1 (en) 2014-01-23
US8742578B2 true US8742578B2 (en) 2014-06-03

Family

ID=49945878

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/552,792 Active US8742578B2 (en) 2012-07-19 2012-07-19 Solder volume compensation with C4 process

Country Status (1)

Country Link
US (1) US8742578B2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9799618B1 (en) 2016-10-12 2017-10-24 International Business Machines Corporation Mixed UBM and mixed pitch on a single die
US10727192B2 (en) 2017-04-27 2020-07-28 International Business Machines Corporation Multiple sized bump bonds
US11171006B2 (en) 2019-12-04 2021-11-09 International Business Machines Corporation Simultaneous plating of varying size features on semiconductor substrate
US11239167B2 (en) 2019-12-04 2022-02-01 International Business Machines Corporation Cu—Cu bonding for interconnects on bridge chip attached to chips and packaging substrate

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP6143104B2 (en) * 2012-12-05 2017-06-07 株式会社村田製作所 Bumped electronic component and method for manufacturing bumped electronic component
US9842818B2 (en) 2016-03-28 2017-12-12 Intel Corporation Variable ball height on ball grid array packages by solder paste transfer
US10304799B2 (en) 2016-12-28 2019-05-28 Intel Corporation Land grid array package extension
CN109637990B (en) * 2018-11-16 2020-12-08 北京时代民芯科技有限公司 Method for preparing wafer with bumps with different diameters

Citations (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3361592A (en) 1964-03-16 1968-01-02 Hughes Aircraft Co Semiconductor device manufacture
US4187599A (en) 1975-04-14 1980-02-12 Motorola, Inc. Semiconductor device having a tin metallization system and package containing same
US5410184A (en) * 1993-10-04 1995-04-25 Motorola Microelectronic package comprising tin-copper solder bump interconnections, and method for forming same
US6133134A (en) 1997-12-02 2000-10-17 Intel Corporation Ball grid array integrated circuit package
US6549413B2 (en) 2001-02-27 2003-04-15 Chippac, Inc. Tape ball grid array semiconductor package structure and assembly process
US20030134233A1 (en) 2002-01-16 2003-07-17 Taiwan Semiconductor Manufacturing Co., Ltd. Method of forming a solder ball using a thermally stable resinous protective layer
US20040251560A1 (en) 2001-11-16 2004-12-16 Tdk Corporation Packaging substrate and manufacturing method thereof, integrated circuit device and manufacturing method thereof, and saw device
US20050020050A1 (en) 2003-07-25 2005-01-27 Ming-Lung Huang [bumping process]
US20050085062A1 (en) 2003-10-15 2005-04-21 Semitool, Inc. Processes and tools for forming lead-free alloy solder precursors
US7241641B2 (en) 2003-12-17 2007-07-10 Tru-Si Technologies, Inc. Attachment of integrated circuit structures and other substrates to substrates with vias
US7459386B2 (en) 2004-11-16 2008-12-02 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming solder bumps of increased height
US20090102062A1 (en) 2007-10-22 2009-04-23 Shinko Electric Industries Co., Ltd. Wiring substrate and method of manufacturing the same, and semiconductor device
US7560308B2 (en) 2005-03-30 2009-07-14 Brother Kogyo Kabushiki Kaisha Method for manufacturing bonded substrates and substrates for use in the bonded substrates
US7723158B2 (en) 2005-10-25 2010-05-25 Infineon Technologies Ag Method for producing and cleaning surface-mountable bases with external contacts
US7829380B2 (en) 2006-10-31 2010-11-09 Qimonda Ag Solder pillar bumping and a method of making the same
US20100314756A1 (en) 2009-06-16 2010-12-16 Mirng-Ji Lii Interconnect Structures Having Lead-Free Solder Bumps
US7951699B2 (en) 2005-12-15 2011-05-31 Renesas Electronics Corporation Method of manufacturing semiconductor device
US20110189848A1 (en) 2008-10-21 2011-08-04 Ingo Ewert Method to form solder deposits on substrates
US20130087910A1 (en) * 2011-10-10 2013-04-11 Texas Instruments Incorporated Semiconductor device having multiple bump heights and multiple bump diameters
US20130119532A1 (en) * 2011-11-11 2013-05-16 Taiwan Semiconductor Manufacturing Company, Ltd. Bumps for Chip Scale Packaging

Patent Citations (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3361592A (en) 1964-03-16 1968-01-02 Hughes Aircraft Co Semiconductor device manufacture
US4187599A (en) 1975-04-14 1980-02-12 Motorola, Inc. Semiconductor device having a tin metallization system and package containing same
US5410184A (en) * 1993-10-04 1995-04-25 Motorola Microelectronic package comprising tin-copper solder bump interconnections, and method for forming same
US6133134A (en) 1997-12-02 2000-10-17 Intel Corporation Ball grid array integrated circuit package
US6549413B2 (en) 2001-02-27 2003-04-15 Chippac, Inc. Tape ball grid array semiconductor package structure and assembly process
US20040251560A1 (en) 2001-11-16 2004-12-16 Tdk Corporation Packaging substrate and manufacturing method thereof, integrated circuit device and manufacturing method thereof, and saw device
US20030134233A1 (en) 2002-01-16 2003-07-17 Taiwan Semiconductor Manufacturing Co., Ltd. Method of forming a solder ball using a thermally stable resinous protective layer
US20050020050A1 (en) 2003-07-25 2005-01-27 Ming-Lung Huang [bumping process]
US20050085062A1 (en) 2003-10-15 2005-04-21 Semitool, Inc. Processes and tools for forming lead-free alloy solder precursors
US7241641B2 (en) 2003-12-17 2007-07-10 Tru-Si Technologies, Inc. Attachment of integrated circuit structures and other substrates to substrates with vias
US7459386B2 (en) 2004-11-16 2008-12-02 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming solder bumps of increased height
US7560308B2 (en) 2005-03-30 2009-07-14 Brother Kogyo Kabushiki Kaisha Method for manufacturing bonded substrates and substrates for use in the bonded substrates
US7723158B2 (en) 2005-10-25 2010-05-25 Infineon Technologies Ag Method for producing and cleaning surface-mountable bases with external contacts
US7951699B2 (en) 2005-12-15 2011-05-31 Renesas Electronics Corporation Method of manufacturing semiconductor device
US7829380B2 (en) 2006-10-31 2010-11-09 Qimonda Ag Solder pillar bumping and a method of making the same
US20090102062A1 (en) 2007-10-22 2009-04-23 Shinko Electric Industries Co., Ltd. Wiring substrate and method of manufacturing the same, and semiconductor device
US20110189848A1 (en) 2008-10-21 2011-08-04 Ingo Ewert Method to form solder deposits on substrates
US20100314756A1 (en) 2009-06-16 2010-12-16 Mirng-Ji Lii Interconnect Structures Having Lead-Free Solder Bumps
US20130087910A1 (en) * 2011-10-10 2013-04-11 Texas Instruments Incorporated Semiconductor device having multiple bump heights and multiple bump diameters
US20130119532A1 (en) * 2011-11-11 2013-05-16 Taiwan Semiconductor Manufacturing Company, Ltd. Bumps for Chip Scale Packaging

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Anonymous, "Method for fine and ultra-fine mixed-pitch C4 substrate bumping using electroplating," Jul. 2006, 5 pages, Disclosure No. IPCOM000138230D, http://www.ip.com/pubview/IPCOM000138230D.
Nguyen, Office Action Communication for U.S. Appl. No. 13/552,788 dated Sep. 27, 2013, 22 pages.

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9799618B1 (en) 2016-10-12 2017-10-24 International Business Machines Corporation Mixed UBM and mixed pitch on a single die
US10818623B2 (en) 2016-10-12 2020-10-27 International Business Machines Corporation Mixed UBM and mixed pitch on a single die
US11270964B2 (en) 2016-10-12 2022-03-08 International Business Machines Corporation Mixed UBM and mixed pitch on a single die
US10727192B2 (en) 2017-04-27 2020-07-28 International Business Machines Corporation Multiple sized bump bonds
US11171006B2 (en) 2019-12-04 2021-11-09 International Business Machines Corporation Simultaneous plating of varying size features on semiconductor substrate
US11239167B2 (en) 2019-12-04 2022-02-01 International Business Machines Corporation Cu—Cu bonding for interconnects on bridge chip attached to chips and packaging substrate

Also Published As

Publication number Publication date
US20140021607A1 (en) 2014-01-23

Similar Documents

Publication Publication Date Title
US8742578B2 (en) Solder volume compensation with C4 process
US6784087B2 (en) Method of fabricating cylindrical bonding structure
JP5629580B2 (en) Flip chip interconnect with double posts
US8952271B2 (en) Circuit board, semiconductor device, and method of manufacturing semiconductor device
US20050017376A1 (en) IC chip with improved pillar bumps
US6348399B1 (en) Method of making chip scale package
US9935044B2 (en) Semiconductor packaging and manufacturing method thereof
US20050006759A1 (en) [wafer structure and bumping process thereof]
US9147661B1 (en) Solder bump structure with enhanced high temperature aging reliability and method for manufacturing same
US7956472B2 (en) Packaging substrate having electrical connection structure and method for fabricating the same
US7427558B2 (en) Method of forming solder ball, and fabricating method and structure of semiconductor package using the same
US20100007015A1 (en) Integrated circuit device with improved underfill coverage
TW592013B (en) Solder bump structure and the method for forming the same
US20080036079A1 (en) Conductive connection structure formed on the surface of circuit board and manufacturing method thereof
US20200303334A1 (en) Semiconductor device and semiconductor package
US6536653B2 (en) One-step bumping/bonding method for forming semiconductor packages
US9559076B2 (en) Package having substrate with embedded metal trace overlapped by landing pad
JP6495130B2 (en) Semiconductor device and manufacturing method thereof
KR100857365B1 (en) Bump structure for semiconductor device
CN101661890A (en) Flip-chip packaging method and structure
US20100068466A1 (en) Methods and arrangements for forming solder joint connections
US20090065931A1 (en) Packaged integrated circuit and method of forming thereof
JP2017183571A (en) Manufacturing method of semiconductor device
US20100089612A1 (en) Electrical connection element of packaging substrate

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ARVIN, CHARLES L.;PERFECTO, ERIC D.;SAUTER, WOLFGANG;AND OTHERS;SIGNING DATES FROM 20120711 TO 20120718;REEL/FRAME:028636/0972

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date: 20150629

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date: 20150910

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551)

Year of fee payment: 4

AS Assignment

Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE

Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001

Effective date: 20181127

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001

Effective date: 20201022

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001

Effective date: 20201117

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8