US8510624B2 - Data processing system with concatenated encoding and decoding structure - Google Patents

Data processing system with concatenated encoding and decoding structure Download PDF

Info

Publication number
US8510624B2
US8510624B2 US12/687,666 US68766610A US8510624B2 US 8510624 B2 US8510624 B2 US 8510624B2 US 68766610 A US68766610 A US 68766610A US 8510624 B2 US8510624 B2 US 8510624B2
Authority
US
United States
Prior art keywords
codewords
encoder
data
message
codeword
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US12/687,666
Other versions
US20100235711A1 (en
Inventor
Jaehong Kim
Junjin Kong
Yong June Kim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KIM, JAEHONG, KIM, YONG JUNE, KONG, JUNJIN
Publication of US20100235711A1 publication Critical patent/US20100235711A1/en
Application granted granted Critical
Publication of US8510624B2 publication Critical patent/US8510624B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/08Error detection or correction by redundancy in data representation, e.g. by using checking codes
    • G06F11/10Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/27Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques
    • H03M13/2703Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques the interleaver involving at least two directions
    • H03M13/2707Simple row-column interleaver, i.e. pure block interleaving
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/27Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques
    • H03M13/2703Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques the interleaver involving at least two directions
    • H03M13/271Row-column interleaver with permutations, e.g. block interleaving with inter-row, inter-column, intra-row or intra-column permutations
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/29Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes
    • H03M13/2906Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes using block codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/29Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes
    • H03M13/2906Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes using block codes
    • H03M13/2909Product codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/29Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes
    • H03M13/2906Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes using block codes
    • H03M13/2927Decoding strategies
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/03Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
    • H03M13/05Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits
    • H03M13/11Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits using multiple parity bits
    • H03M13/1102Codes on graphs and decoding on graphs, e.g. low-density parity check [LDPC] codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/03Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
    • H03M13/05Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits
    • H03M13/13Linear codes
    • H03M13/15Cyclic codes, i.e. cyclic shifts of codewords produce other codewords, e.g. codes defined by a generator polynomial, Bose-Chaudhuri-Hocquenghem [BCH] codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/03Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
    • H03M13/05Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits
    • H03M13/13Linear codes
    • H03M13/15Cyclic codes, i.e. cyclic shifts of codewords produce other codewords, e.g. codes defined by a generator polynomial, Bose-Chaudhuri-Hocquenghem [BCH] codes
    • H03M13/151Cyclic codes, i.e. cyclic shifts of codewords produce other codewords, e.g. codes defined by a generator polynomial, Bose-Chaudhuri-Hocquenghem [BCH] codes using error location or error correction polynomials
    • H03M13/1515Reed-Solomon codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/03Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
    • H03M13/05Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using block codes, i.e. a predetermined number of check bits joined to a predetermined number of information bits
    • H03M13/13Linear codes
    • H03M13/15Cyclic codes, i.e. cyclic shifts of codewords produce other codewords, e.g. codes defined by a generator polynomial, Bose-Chaudhuri-Hocquenghem [BCH] codes
    • H03M13/151Cyclic codes, i.e. cyclic shifts of codewords produce other codewords, e.g. codes defined by a generator polynomial, Bose-Chaudhuri-Hocquenghem [BCH] codes using error location or error correction polynomials
    • H03M13/152Bose-Chaudhuri-Hocquenghem [BCH] codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/03Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
    • H03M13/23Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using convolutional codes, e.g. unit memory codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/29Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes
    • H03M13/2957Turbo codes and decoding

Definitions

  • the present invention relates to data processing systems, and more particularly, the present invention relates to error control code structures for use in data processing systems.
  • error detection codes When digital information is transferred, recorded or reproduced, in some instances errors can occur in portions of the digital information, due for example to the effects of alpha rays or other cosmic rays, to defects or noise in the transmission channel, and so on.
  • error control codes There are known technologies that employ error detecting code or error correction code in order to detect such errors and correct any detected errors. In principle, there is no difference between error detecting codes and error correction codes, and they may be referred to collectively as error control codes. Similarly, the use of error detection and error correction may be referred to collectively as error control.
  • m-bit error control information redundant bits
  • k-bit digital information information bits
  • the (k+m) bit codeword is then transmitted across a communication channel.
  • error detection or error correction is performed using the redundant bits contained in the codeword.
  • the process of generating the codeword is termed “encoding”, while the process of error detection and/or error correction based on the codeword is termed “decoding.”
  • a data processing system includes a channel configured to receive data and an encoder configured to encode data being transferred to the channel.
  • the encoder includes an outer encoder configured to generate an outer codeword by encoding the data being transferred to the channel and an inner encoder configured to generate a plurality of inner codewords by encoding the outer codeword.
  • a data processing system includes a channel configured to receive data and an error control unit configured to encode data being transferred to the channel and to decode data received from the channel.
  • the error control unit is configured to generate a plurality of inner codewords, to be transferred to the channel, based on one message and to generate one message based on a plurality of inner codewords received from the memory channel.
  • a data processing system includes a channel configured to receive data and an encoder configured to encode data being transferred to the channel.
  • the encoder includes an outer encoder configured to generate a plurality of outer codewords by encoding the data being transferred to the channel and an inner encoder configured to generate a plurality of inner codewords by encoding the plurality of outer codewords.
  • the number of the plurality of outer codewords may be less than the number of the plurality of inner codewords.
  • the encoder includes an outer encoder configured to generate a plurality of outer codewords by encoding the data being transferred to the channel and an inner encoder configured to generate an inner codeword by encoding the plurality of outer codewords.
  • FIG. 1 is a block diagram showing a data processing system according to some embodiments.
  • FIG. 2 is a flowchart illustrating encoding operations of a concatenated encoder according to some embodiments.
  • FIG. 3 illustrates error control code structures according to an operation of a concatenated encoder.
  • FIG. 4 is a flowchart illustrating decoding operations of a concatenated decoder according to some embodiments.
  • FIG. 5 illustrates error control code structures according to an operation of a concatenated decoder.
  • FIGS. 6 to 8 are diagrams that illustrate encoding operations of a concatenated encoder according to further embodiments.
  • FIG. 9 is a block diagram showing a data processing system according to some embodiments.
  • FIG. 10 is a block diagram showing a data processing system according to further embodiments.
  • FIG. 11 is a block diagram showing a computing system including a storage media and a controller as illustrated in FIG. 9 .
  • first, second, third etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the inventive concept.
  • spatially relative terms such as “beneath”, “below”, “lower”, “under”, “above”, “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” or “under” other elements or features would then be oriented “above” the other elements or features. Thus, the terms “below” and “under” can encompass both an orientation of above and below.
  • the device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
  • a layer when referred to as being “between” two layers, it can be the only layer between the two layers, or one or more intervening layers may also be present.
  • An error control code structure will be described in the context of a data processing system, such as a data storage system or a memory system.
  • a data processing system such as a data storage system or a memory system.
  • an error control code structure according to some embodiments is not limited to use in a data processing system.
  • an error control code structure according to some embodiments can be applied to systems including various channels such as a wireless channel, a wireline channel, a memory channel, a storage channel, an optical channel, and the like. Error control code structures according to various embodiments will be more fully described with reference to the accompanying drawings.
  • FIG. 1 is a block diagram showing a data processing system according to some embodiments.
  • a data processing system may be configured to encode information (i.e., a data or message) using a concatenated code structure.
  • Codes of the concatenated code structure may include error correction codes which are obtained by concatenating an inner code and an outer code.
  • concatenated codes may be formed of two or more different codes.
  • an error control code structure according to some embodiments will be more fully in the context of concatenated codes that are formed of two different codes, that is, an inner code and an outer code.
  • a concatenated encoder 100 may be configured to receive information from a host and to encode the input information according to a concatenated code structure.
  • the concatenated encoder 100 may include an outer encoder 120 and an inner encoder 140 .
  • the outer encoder 120 may encode the input information according to a first coding technique to generate an outer codeword.
  • the inner encoder 140 may encode an output (that is, an outer codeword) of the outer encoder 120 according to a second coding technique to generate an inner codeword.
  • the inner codeword encoded by the inner encoder 140 may be transferred to a channel 200 .
  • Error control codes may generally be classified as block codes or tree codes.
  • Block codes may include, for example, a BCH (Bose, Chaudhuri, Hocque-nghem) code, an RS (Reed-Solomon) code, an LDPC (Low-Density Parity-Check) code, and the like.
  • Tree codes may include, for example, a convolutional code, a turbo code, and the like.
  • Each of the first and second coding techniques may employ a block code or a tree code. The first coding technique may differ from the second coding technique.
  • Encoded information (for example, an inner codeword) issuing from the concatenated encoder 100 may be transported through the channel 200 to a concatenated decoder 300 .
  • the channel 200 may include a wireless channel, a wireline channel, a memory channel, a storage channel, an optical channel, and the like.
  • the concatenated decoder 300 may include an inner decoder 320 and an outer decoder 340 .
  • the concatenated decoder 300 may be configured to receive data (that is, encoded data) transferred through the channel 200 and to decode the received data.
  • the inner decoder 320 may be configured to decode input information (that is, encoded data) according to the coding technique that is used by the inner encoder 140 .
  • the outer decoder 340 may be configured to decode an output of the inner decoder 320 according to the coding technique that is used by the outer encoder 120 and to send the decoded information to the host.
  • the concatenated code structure with outer and inner codes may be employed to improve the bit error rate (BER) performance of an error control code (ECC) and to make up for the weakness of a single code.
  • BER bit error rate
  • ECC error control code
  • FIG. 2 is a flowchart illustrating encoding operations of a concatenated encoder according to some embodiments
  • FIG. 3 illustrates error control code structures according to an operation of a concatenated encoder. Operation of a concatenated encoder according to some embodiments will be more fully described below with reference to the accompanying drawings.
  • a concatenated encoder 100 may receive information (for example, message data) from an external device, such as a host.
  • the input information, that is, message data may be provided to an outer encoder 120 .
  • the outer encoder 120 may generate error control code parity data (hereinafter, referred to as ECC parity data) based on the input information, that is, message data.
  • the outer encoder 120 may produce the ECC parity data based on a coding technique which uses any one of block codes, such as the BCH code, the RS code, the LDPC code, and the like, and tree codes, such as the convolutional code, the turbo code, and the like.
  • the outer encoder 120 may output a first codeword CO 1 as illustrated in FIG. 3( b ).
  • the first codeword CO 1 means a message MO 1 to which ECC parity data PO 1 is appended.
  • an inner encoder 140 may generate a second plurality of codewords based on the first codeword CO 1 being an outer codeword. As illustrated in FIG. 3( c ), the inner encoder 140 may divide a message MO 1 and an ECC parity PO 1 of the first codeword CO 1 into N portions, respectively. For example, as shown in FIG. 3( c ), the inner encoder 140 may divide the message M 01 of the outer codeword CO 1 into four divided message portions mol 1 to mol 4 and may divide the ECC parity PO 1 into four divided ECC parity portions pol 1 to pol 4 .
  • the inner encoder 140 may generate the second codewords CI 1 to CI 4 using the divided message portions and the divided ECC parity portions. For example, the inner encoder 140 may generate an ECC parity pil 1 of the second codeword CI 1 using the divided message portion mol 1 and the divided ECC parity portion pol 1 .
  • the divided message portion mol 1 , the divided parity portion pol 1 , and the ECC parity pil 1 may constitute the second codeword CI 1 . That is, the inner encoder 140 may produce the second codeword CI 1 using the divided message portion mol 1 and the divided ECC parity portion pol 1 .
  • the remaining codewords CI 2 , CI 3 , and CI 4 may be constructed in a similar manner as described above.
  • the inner encoder 140 may be configured to generate a plurality of, for example, four, inner codewords CI 1 ⁇ CI 4 using one outer codeword CO 1 . It is well understood that a division rate of the outer codeword CO 1 is not limited to four. For example, it is possible to divide a message MO 1 and an ECC parity PO 1 of the first codeword CO 1 into three or less portions or into five or more portions, respectively.
  • the second codewords CI 1 ⁇ CI 4 may be sent to a channel 200 .
  • the channel 200 may be a channel formed to store data from the concatenated encoder 100 permanently or temporarily, for example.
  • the inner encoder 140 may produce ECC parity data based on a coding technique which uses a block code, such as the BCH code, the RS code, the LDPC code, and the like, and/or tree codes, such as the convolutional code, the turbo code, and the like. Furthermore, the inner encoder 140 may produce ECC parity data using a different coding technique from the outer encoder 120 .
  • a coding technique which uses a block code, such as the BCH code, the RS code, the LDPC code, and the like, and/or tree codes, such as the convolutional code, the turbo code, and the like.
  • the inner encoder 140 may produce ECC parity data using a different coding technique from the outer encoder 120 .
  • FIG. 4 is a flowchart that illustrates decoding operations of a concatenated decoder according to some embodiments
  • FIG. 5 illustrates error control code structures according to an operation of a concatenated decoder. Operations of a concatenated decoder according to some embodiments will be more fully described with reference to the accompanying drawings.
  • step S 200 data including inner codewords CI 1 ′ ⁇ CI 4 ′ may be provided to an inner decoder 320 from a channel 200 .
  • One or more of the inner codewords may include an error due to noise or other disturbance introduced in the channel 200 .
  • the inner decoder 320 may decode the input data. For example, the inner decoder 320 may detect and correct errors of message portions in the inner codewords CI 1 ′ ⁇ CI 4 ′ based on ECC parity data of the inner codewords CI 1 ′ ⁇ CI 4 ′. This operation may be referred to as an inner decoding operation.
  • the inner decoder 320 may detect and correct errors of a message portion MI 1 ′ in the inner codeword CI 1 ′ based on ECC parity data PI 1 ′ of the inner codeword CI 1 ′. As the decoding result, the inner decoder 320 may output error-corrected data (mol 1 ′, pol 1 ′) as illustrated in FIG. 5( b ). Errors of message portions in remaining inner codewords CI 2 ′ ⁇ CI 4 ′ may be detected and corrected in a similar manner as the inner codeword CI 1 .
  • the inner decoder 320 may reconstruct an estimated outer codeword CO 1 ′ based on message portions and ECC parity portions in the decoded inner codewords. Specifically, the inner decoder 320 may collect decoded message portions mol 1 ′, mol 2 ′, mol 3 ′, and mol 4 ′ to construct a message MO 1 ′ of an estimated outer codeword CO 1 ′. Further, the inner decoder 320 may collect ECC parity portions pol 1 ′, pol 2 ′, pol 3 ′, and pol 4 ′ to construct an ECC parity PO 1 ′ of the estimated outer codeword CO 1 ′. The inner decoder 320 may output the estimated outer codeword CO 1 ′ as an input of an outer decoder 340 .
  • the outer decoder 340 may decode the estimated outer codeword CO 1 ′ to output decoded information. For example, the outer decoder 340 may detect and correct errors of a message MO 1 ′ in the estimated outer codeword CO 1 ′ based on the ECC parity data PO 1 ′ of the estimated outer codeword CO 1 ′. This operation may be referred to as an outer decoding operation. Afterwards, in step S 240 , the outer decoder 340 may send the message MO 1 ′ of the estimated outer codeword CO 1 ′ to an external device (for example, a host) as decoded information.
  • an external device for example, a host
  • the outer decoder 340 may be configured to construct a message MO 1 ′ of an estimated outer codeword CO 1 ′ by collecting decoded message portions mol 1 ′, mol 2 ′, mol 3 ′, and mol 4 ′ and to construct an ECC parity PO 1 ′ of the estimated outer codeword CO 1 ′ by collecting ECC parity portions pol 1 ′, pol 2 ′, pol 3 ′, and pol 4 ′.
  • a data shuffler between the inner decoder 320 and the outer decoder 340 which is configured to construct a message MO 1 ′ of an estimated outer codeword CO 1 ′ by collecting decoded message portions mol 1 ′, mol 2 ′, mol 3 ′, and mol 4 ′ and to construct an ECC parity PO 1 ′ of the estimated outer codeword CO 1 ′ by collecting ECC parity portions pol 1 ′, pol 2 ′, pol 3 ′, and pol 4 ′.
  • FIG. 6 is a diagram illustrating encoding operations of a concatenated encoder according to further embodiments. Below, encoding operations of a concatenated encoder according to further embodiments will be more fully described with reference to the accompanying drawings.
  • a concatenated encoder 100 may receive information (message data) from an external device (for example, a host).
  • the input information that is, message data
  • the outer encoder 120 may produce ECC parity data based on the message data.
  • the outer encoder 120 may generate the ECC parity data according to a coding technique which uses block codes, such as the BCH code, the RS code, the LDPC code, and the like and/or tree codes, such as the convolutional code, the turbo code, and the like. Accordingly, the outer encoder 120 may output the first codeword CO 1 as illustrated in FIG. 6( b ).
  • the first codeword CO 1 may be formed of message data MO 1 and ECC data PO 1 .
  • an inner encoder 140 may produce a plurality of second codewords based on the first codeword CO 1 being an outer codeword. Specifically, as illustrated in FIG. 6( c ), the inner encoder 140 may divide a message MO 1 of the first codeword CO 1 into N (for example, 4) message portions mol 1 to mol 4 . As illustrated in FIG. 6( d ), the inner encoder 140 may generate the second codewords CI 1 ⁇ CI 5 based on the partitioned message data portions mol 1 to mol 4 and the ECC parity data p 01 .
  • the inner encoder 140 may generate ECC parity data pil 1 using the divided message data portion mol 1 to generate the second codeword CI 1 formed of the divided message data portion mol 1 and the ECC parity data pil 1 .
  • the remaining codewords CI 2 ⁇ CI 4 may be generated in a similar manner as the codeword CI 1 .
  • the inner encoder 140 may generate the codeword CI 5 using the parity information PO 1 of the first codeword CO 1 , that is, ECC parity data po 1 . Codewords CI 1 ⁇ CI 5 thus generated may be sent sequentially to a channel 200 .
  • the inner encoder 140 may generate the ECC parity data according to a coding technique which uses block codes, such as BCH codes, RS codes, LDPC codes, and the like and/or tree codes, such as convolutional codes, turbo codes, and the like. In some embodiments, the inner encoder 140 may generate the ECC parity data using a different code from the outer encoder 120 .
  • a coding technique which uses block codes, such as BCH codes, RS codes, LDPC codes, and the like and/or tree codes, such as convolutional codes, turbo codes, and the like.
  • the inner encoder 140 may generate the ECC parity data using a different code from the outer encoder 120 .
  • the second codewords CI 1 ⁇ CI 5 generated by encoding a message in the above-described manner may be decoded in a similar manner as described with reference to FIGS. 4 and 5 .
  • the message MO 1 in the first codeword CO 1 may be partitioned in different ways.
  • the message MO 1 of the first codeword CO 1 may be partitioned into four or less message portions or into four or more message portions.
  • FIG. 7 is a diagram illustrating encoding operations of a concatenated encoder according to further embodiments. An encoding operation of a concatenated encoder according to further embodiments will be more fully described with reference to the accompanying drawings.
  • a concatenated encoder 100 may receive information (message data) from an external device (for example, a host).
  • the input information that is, message data
  • the outer encoder 120 may produce ECC parity data based on the message data.
  • the outer encoder 120 may generate the ECC parity data according to a coding technique which uses block codes, such as the BCH code, the RS code, the LDPC code, and the like and/or tree codes, such as the convolutional code, the turbo code, and the like. Accordingly, the outer encoder 120 may output the first codewords CO 1 ⁇ CO 3 each corresponding to input messages as illustrated in FIG. 7( b ).
  • An inner encoder 140 may generate N inner codewords based on M outer codewords (N being an integer greater than M).
  • the inner encoder 140 may be configured to generate four inner cordwords CI 1 , CI 2 , CI 3 , and CI 4 based on three outer codewords CO 1 , CO 2 , and CO 3 .
  • a message portion in each inner codeword may include all or a part of a message of an outer codeword and all of a part of ECC parity data thereof.
  • the second codewords CI 1 ⁇ CI 4 generated by encoding messages in the above-described manner may be decoded in a similar manner as described with reference to FIGS. 4 and 5 .
  • FIG. 8 is a diagram that illustrates encoding operations of a concatenated encoder according to other embodiments. An encoding operation of a concatenated encoder according to other embodiments will be more fully described with reference to the accompanying drawings.
  • a concatenated encoder 100 may receive information (message data) from an external device (for example, a host).
  • the input information that is, message data
  • the outer encoder 120 may produce ECC parity data PO 1 ⁇ P 04 based on the message data.
  • the outer encoder 120 may generate the ECC parity data according to a coding technique which uses block codes, such as the BCH code, the RS code, the LDPC code, and the like and/or tree codes, such as the convolutional code, the turbo code, and the like. Accordingly, the outer encoder 120 may output the first codewords CO 1 ⁇ CO 4 each corresponding to input messages as illustrated in FIG. 8( b ).
  • an inner encoder 140 may generate one inner codeword based on a plurality of outer codewords. For example, the inner encoder 140 may generate ECC parity data PI 1 based on two outer codewords CO 1 and CO 2 . Accordingly, as illustrated in FIG. 8( c ), the inner encoder 140 may receive two outer codewords CO 1 and CO 2 to generate one inner codeword CI 1 formed of a message MI 1 and ECC parity PI 1 . Similarly, the inner encoder 140 may generate ECC parity data PI 2 based on two outer codewords CO 3 and CO 4 . Accordingly, the inner encoder 140 may receive two outer codewords CO 3 and CO 4 to generate one inner codeword CI 2 formed of a message MI 2 and ECC parity PI 2 .
  • the second codewords CI 1 and CI 2 generated by encoding messages in the above-described manner may be decoded in a similar manner as described in FIGS. 4 and 5 .
  • FIG. 9 is a block diagram showing a data processing system according to some embodiments
  • FIG. 10 is a block diagram showing a data processing system according to further embodiments.
  • a data processing system in FIG. 9 may be an example of a system in which there is used a memory channel as a channel in FIG. 1 , that is, a storage media.
  • the data processing system may include a storage media 1100 and a controller 1200 .
  • the storage media 1100 may be embodied by semiconductor memories, such as a flash memory, DRAM, PRAM, FRAM, MRAM, RRAM, and the like, a compact disk, a magnetic storage device, an optical storage device, or the like. But, it will be understood that the storage media 1100 is not so limited. In the event that the storage media 1100 is embodied by SSD or a non-volatile memory, each storage element in the storage media 1100 may be configured to store 1-bit data or multi-bit data. Further, the storage media 1100 may be realized to have a conventional, for example, two-dimensional, array structure or a three-dimensional array structure.
  • the controller 1200 may be configured to store data in the storage media 1100 and read data from the storage media 1100 .
  • the controller 1200 may include a host interface 1210 , a storage interface 1220 , a processing unit 1230 , a buffer memory 1240 , and an error control unit 1250 .
  • the host interface 1210 may be configured to interface with an external device (for example, a host), and the storage interface 1220 may be configured to interface with the storage media 1100 .
  • the processing unit 1230 may be configured to control an overall operation of the controller 1200 .
  • the buffer memory 1240 may be used to temporarily store data to be written in the storage media 1100 or data read out from the storage media 1100 . Further, the buffer memory 1240 may be used as a work memory of the processing unit 1230 .
  • the error control unit 1250 may be configured to encode data to be stored in the storage media 1100 and to decode data read out from the storage media 1100 .
  • the error control unit 1250 may include a concatenated encoder 1251 and a concatenated decoder 1252 .
  • the concatenated encoder 1251 and the concatenated decoder 1252 may be configured to perform encoding and decoding operations which are described in FIGS. 1 to 8 , and description thereof is thus omitted.
  • the controller 1200 and the storage media 1100 may form a memory card or a solid state drive (SSD).
  • the storage media 1100 may be configured to include an error control unit 1250 ′ including a concatenated encoder 1251 ′ and a concatenated decoder 1252 ′.
  • FIG. 11 is a block diagram showing a computing system including a storage media and a controller as illustrated in FIG. 9 .
  • a computing system includes a processing unit 2410 such as a microprocessor or a central processing unit, a user interface 2420 , a controller 2440 , the storage media 2450 , and a modem 2460 such as a baseband chipset which are connected with a bus 3401 .
  • the controller 2440 and the storage media 2450 may be configured as like those shown FIG. 9 or 10 in substance.
  • N-bit data (where N is a positive integer) to be processed by the processing unit 2410 are stored through the controller 2440 .
  • the computing system shown in FIG. 11 is a mobile apparatus, it may further include a battery 2430 for supplying power thereto.
  • the computing system may be further equipped with an application chipset, a camera image processor (e.g., CMOS image sensor; CIS), a mobile DRAM, etc.
  • the controller 2440 and the storage media 2450 may form a solid state drive SSD or a memory card.
  • the storage media and/or the controller in FIGS. 9 to 11 may be packed by various types of packages such as PoP (Package on Package), Ball grid arrays (BGAs), Chip scale packages (CSPs), Plastic Leaded Chip Carrier (PLCC), Plastic Dual In-Line Package (PIMP), Die in Waffle Pack, Die in Wafer Form, Chip On Board (COB), Ceramic Dual In-Line Package (CERDIP), Plastic Metric Quad Flat Pack (MQFP), Thin Quad Flatpack (TQFP), Small Outline (SOIC), Shrink Small Outline Package (SSOP), Thin Small Outline (TSOP), Thin Quad Flatpack (TQFP), System In Package (SIP), Multi Chip Package (MCP), Wafer-level Fabricated Package (WFP), Wafer-Level Processed Stack Package (WSP), and the like.
  • PoP Package on Package
  • BGAs Ball grid arrays
  • CSPs Chip scale packages
  • PLCC Plastic Leaded Chip Carrier
  • PIMP Plastic Dual In-Line Package
  • COB Chip On Board

Abstract

A data processing system includes a memory configured to receive data and an encoder configured to encode data being transferred to the memory. The encoder includes an outer encoder configured to generate an outer codeword by encoding the data being transferred to the memory, and an inner encoder configured to generate a plurality of inner codewords by encoding the outer codeword.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
The present application claims priority under 35 U.S.C §119 to Korean Patent Application No. 10-2009-0020327 filed Mar. 10, 2009, the disclosure of which is incorporated herein by reference.
BACKGROUND
The present invention relates to data processing systems, and more particularly, the present invention relates to error control code structures for use in data processing systems.
When digital information is transferred, recorded or reproduced, in some instances errors can occur in portions of the digital information, due for example to the effects of alpha rays or other cosmic rays, to defects or noise in the transmission channel, and so on. There are known technologies that employ error detecting code or error correction code in order to detect such errors and correct any detected errors. In principle, there is no difference between error detecting codes and error correction codes, and they may be referred to collectively as error control codes. Similarly, the use of error detection and error correction may be referred to collectively as error control.
In transferring or recording digital information using error control codes, for example, m-bit error control information (redundant bits) is appended to k-bit digital information (information bits) to generate a (k+m)-bit codeword. The (k+m) bit codeword is then transmitted across a communication channel. At the transfer destination of the codeword (i.e. the receiver), error detection or error correction is performed using the redundant bits contained in the codeword. The process of generating the codeword is termed “encoding”, while the process of error detection and/or error correction based on the codeword is termed “decoding.”
With a view to further improving reliability during transmission or recording of digital information, it may be desirable to employ error control codes having high error correction/error detection capability. However, when codes with high error correction/error detection capability are used, the bit length of the redundant bits tends to be longer, and the efficiency of information transmission tends to decline.
SUMMARY
A data processing system according to some embodiments includes a channel configured to receive data and an encoder configured to encode data being transferred to the channel. The encoder includes an outer encoder configured to generate an outer codeword by encoding the data being transferred to the channel and an inner encoder configured to generate a plurality of inner codewords by encoding the outer codeword.
A data processing system according to further embodiments includes a channel configured to receive data and an error control unit configured to encode data being transferred to the channel and to decode data received from the channel. The error control unit is configured to generate a plurality of inner codewords, to be transferred to the channel, based on one message and to generate one message based on a plurality of inner codewords received from the memory channel.
A data processing system according to still further embodiments includes a channel configured to receive data and an encoder configured to encode data being transferred to the channel. In some embodiments, the encoder includes an outer encoder configured to generate a plurality of outer codewords by encoding the data being transferred to the channel and an inner encoder configured to generate a plurality of inner codewords by encoding the plurality of outer codewords. The number of the plurality of outer codewords may be less than the number of the plurality of inner codewords. In other embodiments, the encoder includes an outer encoder configured to generate a plurality of outer codewords by encoding the data being transferred to the channel and an inner encoder configured to generate an inner codeword by encoding the plurality of outer codewords.
BRIEF DESCRIPTION OF THE DRAWINGS
The above and other features will become apparent from the following description with reference to the following figures, wherein like reference numerals refer to like parts throughout the various figures unless otherwise specified, and wherein
FIG. 1 is a block diagram showing a data processing system according to some embodiments.
FIG. 2 is a flowchart illustrating encoding operations of a concatenated encoder according to some embodiments.
FIG. 3 illustrates error control code structures according to an operation of a concatenated encoder.
FIG. 4 is a flowchart illustrating decoding operations of a concatenated decoder according to some embodiments.
FIG. 5 illustrates error control code structures according to an operation of a concatenated decoder.
FIGS. 6 to 8 are diagrams that illustrate encoding operations of a concatenated encoder according to further embodiments.
FIG. 9 is a block diagram showing a data processing system according to some embodiments.
FIG. 10 is a block diagram showing a data processing system according to further embodiments.
FIG. 11 is a block diagram showing a computing system including a storage media and a controller as illustrated in FIG. 9.
DETAILED DESCRIPTION OF THE EMBODIMENTS
The inventive concept is described more fully hereinafter with reference to the accompanying drawings, in which embodiments of the inventive concept are shown. This inventive concept may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the inventive concept to those skilled in the art. In the drawings, the size and relative sizes of layers and regions may be exaggerated for clarity. Like numbers refer to like elements throughout.
It will be understood that, although the terms first, second, third etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the inventive concept.
Spatially relative terms, such as “beneath”, “below”, “lower”, “under”, “above”, “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” or “under” other elements or features would then be oriented “above” the other elements or features. Thus, the terms “below” and “under” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly. In addition, it will also be understood that when a layer is referred to as being “between” two layers, it can be the only layer between the two layers, or one or more intervening layers may also be present.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the inventive concept. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that when an element or layer is referred to as being “on”, “connected to”, “coupled to”, or “adjacent to” another element or layer, it can be directly on, connected, coupled, or adjacent to the other element or layer, or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to”, “directly coupled to”, or “immediately adjacent to” another element or layer, there are no intervening elements or layers present.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this inventive concept belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and/or the present specification and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
An error control code structure according to some embodiments will be described in the context of a data processing system, such as a data storage system or a memory system. However, an error control code structure according to some embodiments is not limited to use in a data processing system. For example, an error control code structure according to some embodiments can be applied to systems including various channels such as a wireless channel, a wireline channel, a memory channel, a storage channel, an optical channel, and the like. Error control code structures according to various embodiments will be more fully described with reference to the accompanying drawings.
FIG. 1 is a block diagram showing a data processing system according to some embodiments.
Referring to FIG. 1, a data processing system may be configured to encode information (i.e., a data or message) using a concatenated code structure. Codes of the concatenated code structure may include error correction codes which are obtained by concatenating an inner code and an outer code. In other words, concatenated codes may be formed of two or more different codes. For ease of description, an error control code structure according to some embodiments will be more fully in the context of concatenated codes that are formed of two different codes, that is, an inner code and an outer code.
A concatenated encoder 100 may be configured to receive information from a host and to encode the input information according to a concatenated code structure. The concatenated encoder 100 may include an outer encoder 120 and an inner encoder 140. The outer encoder 120 may encode the input information according to a first coding technique to generate an outer codeword. The inner encoder 140 may encode an output (that is, an outer codeword) of the outer encoder 120 according to a second coding technique to generate an inner codeword. The inner codeword encoded by the inner encoder 140 may be transferred to a channel 200.
Error control codes may generally be classified as block codes or tree codes. Block codes may include, for example, a BCH (Bose, Chaudhuri, Hocque-nghem) code, an RS (Reed-Solomon) code, an LDPC (Low-Density Parity-Check) code, and the like. Tree codes may include, for example, a convolutional code, a turbo code, and the like. Each of the first and second coding techniques may employ a block code or a tree code. The first coding technique may differ from the second coding technique.
Encoded information (for example, an inner codeword) issuing from the concatenated encoder 100 may be transported through the channel 200 to a concatenated decoder 300. In some embodiments, the channel 200 may include a wireless channel, a wireline channel, a memory channel, a storage channel, an optical channel, and the like.
The concatenated decoder 300 may include an inner decoder 320 and an outer decoder 340. The concatenated decoder 300 may be configured to receive data (that is, encoded data) transferred through the channel 200 and to decode the received data. The inner decoder 320 may be configured to decode input information (that is, encoded data) according to the coding technique that is used by the inner encoder 140. The outer decoder 340 may be configured to decode an output of the inner decoder 320 according to the coding technique that is used by the outer encoder 120 and to send the decoded information to the host.
The concatenated code structure with outer and inner codes may be employed to improve the bit error rate (BER) performance of an error control code (ECC) and to make up for the weakness of a single code.
FIG. 2 is a flowchart illustrating encoding operations of a concatenated encoder according to some embodiments, and FIG. 3 illustrates error control code structures according to an operation of a concatenated encoder. Operation of a concatenated encoder according to some embodiments will be more fully described below with reference to the accompanying drawings.
In step S100, a concatenated encoder 100 may receive information (for example, message data) from an external device, such as a host. The input information, that is, message data, may be provided to an outer encoder 120. In step S120, the outer encoder 120 may generate error control code parity data (hereinafter, referred to as ECC parity data) based on the input information, that is, message data. The outer encoder 120 may produce the ECC parity data based on a coding technique which uses any one of block codes, such as the BCH code, the RS code, the LDPC code, and the like, and tree codes, such as the convolutional code, the turbo code, and the like. As a result, the outer encoder 120 may output a first codeword CO1 as illustrated in FIG. 3( b). The first codeword CO1 means a message MO1 to which ECC parity data PO1 is appended.
In step S120, an inner encoder 140 may generate a second plurality of codewords based on the first codeword CO1 being an outer codeword. As illustrated in FIG. 3( c), the inner encoder 140 may divide a message MO1 and an ECC parity PO1 of the first codeword CO1 into N portions, respectively. For example, as shown in FIG. 3( c), the inner encoder 140 may divide the message M01 of the outer codeword CO1 into four divided message portions mol1 to mol4 and may divide the ECC parity PO1 into four divided ECC parity portions pol1 to pol4.
Referring to FIG. 3( d), the inner encoder 140 may generate the second codewords CI1 to CI4 using the divided message portions and the divided ECC parity portions. For example, the inner encoder 140 may generate an ECC parity pil1 of the second codeword CI1 using the divided message portion mol1 and the divided ECC parity portion pol1. Herein, the divided message portion mol1, the divided parity portion pol1, and the ECC parity pil1 may constitute the second codeword CI1. That is, the inner encoder 140 may produce the second codeword CI1 using the divided message portion mol1 and the divided ECC parity portion pol1. The remaining codewords CI2, CI3, and CI4 may be constructed in a similar manner as described above.
As described above, the inner encoder 140 may be configured to generate a plurality of, for example, four, inner codewords CI1˜CI4 using one outer codeword CO1. It is well understood that a division rate of the outer codeword CO1 is not limited to four. For example, it is possible to divide a message MO1 and an ECC parity PO1 of the first codeword CO1 into three or less portions or into five or more portions, respectively.
Afterwards, in step S130, the second codewords CI1˜CI4 may be sent to a channel 200. The channel 200 may be a channel formed to store data from the concatenated encoder 100 permanently or temporarily, for example.
In some embodiments, the inner encoder 140 may produce ECC parity data based on a coding technique which uses a block code, such as the BCH code, the RS code, the LDPC code, and the like, and/or tree codes, such as the convolutional code, the turbo code, and the like. Furthermore, the inner encoder 140 may produce ECC parity data using a different coding technique from the outer encoder 120.
FIG. 4 is a flowchart that illustrates decoding operations of a concatenated decoder according to some embodiments, and FIG. 5 illustrates error control code structures according to an operation of a concatenated decoder. Operations of a concatenated decoder according to some embodiments will be more fully described with reference to the accompanying drawings.
In step S200, data including inner codewords CI1′˜CI4′ may be provided to an inner decoder 320 from a channel 200. One or more of the inner codewords may include an error due to noise or other disturbance introduced in the channel 200. In step S210, the inner decoder 320 may decode the input data. For example, the inner decoder 320 may detect and correct errors of message portions in the inner codewords CI1′˜CI4′ based on ECC parity data of the inner codewords CI1′˜CI4′. This operation may be referred to as an inner decoding operation. For example, the inner decoder 320 may detect and correct errors of a message portion MI1′ in the inner codeword CI1′ based on ECC parity data PI1′ of the inner codeword CI1′. As the decoding result, the inner decoder 320 may output error-corrected data (mol1′, pol1′) as illustrated in FIG. 5( b). Errors of message portions in remaining inner codewords CI2′˜CI4′ may be detected and corrected in a similar manner as the inner codeword CI1.
In step S220, the inner decoder 320 may reconstruct an estimated outer codeword CO1′ based on message portions and ECC parity portions in the decoded inner codewords. Specifically, the inner decoder 320 may collect decoded message portions mol1′, mol2′, mol3′, and mol4′ to construct a message MO1′ of an estimated outer codeword CO1′. Further, the inner decoder 320 may collect ECC parity portions pol1′, pol2′, pol3′, and pol4′ to construct an ECC parity PO1′ of the estimated outer codeword CO1′. The inner decoder 320 may output the estimated outer codeword CO1′ as an input of an outer decoder 340.
In step S230, the outer decoder 340 may decode the estimated outer codeword CO1′ to output decoded information. For example, the outer decoder 340 may detect and correct errors of a message MO1′ in the estimated outer codeword CO1′ based on the ECC parity data PO1′ of the estimated outer codeword CO1′. This operation may be referred to as an outer decoding operation. Afterwards, in step S240, the outer decoder 340 may send the message MO1′ of the estimated outer codeword CO1′ to an external device (for example, a host) as decoded information.
In some embodiments, instead of the inner decoder 320, the outer decoder 340 may be configured to construct a message MO1′ of an estimated outer codeword CO1′ by collecting decoded message portions mol1′, mol2′, mol3′, and mol4′ and to construct an ECC parity PO1′ of the estimated outer codeword CO1′ by collecting ECC parity portions pol1′, pol2′, pol3′, and pol4′.
In further embodiments, there can be provided a data shuffler between the inner decoder 320 and the outer decoder 340 which is configured to construct a message MO1′ of an estimated outer codeword CO1′ by collecting decoded message portions mol1′, mol2′, mol3′, and mol4′ and to construct an ECC parity PO1′ of the estimated outer codeword CO1′ by collecting ECC parity portions pol1′, pol2′, pol3′, and pol4′.
FIG. 6 is a diagram illustrating encoding operations of a concatenated encoder according to further embodiments. Below, encoding operations of a concatenated encoder according to further embodiments will be more fully described with reference to the accompanying drawings.
As illustrated in FIG. 6( a), a concatenated encoder 100 may receive information (message data) from an external device (for example, a host). The input information, that is, message data, may be provided to an outer encoder 120. The outer encoder 120 may produce ECC parity data based on the message data. The outer encoder 120 may generate the ECC parity data according to a coding technique which uses block codes, such as the BCH code, the RS code, the LDPC code, and the like and/or tree codes, such as the convolutional code, the turbo code, and the like. Accordingly, the outer encoder 120 may output the first codeword CO1 as illustrated in FIG. 6( b). The first codeword CO1 may be formed of message data MO1 and ECC data PO1.
Then, an inner encoder 140 may produce a plurality of second codewords based on the first codeword CO1 being an outer codeword. Specifically, as illustrated in FIG. 6( c), the inner encoder 140 may divide a message MO1 of the first codeword CO1 into N (for example, 4) message portions mol1 to mol4. As illustrated in FIG. 6( d), the inner encoder 140 may generate the second codewords CI1˜CI5 based on the partitioned message data portions mol1 to mol4 and the ECC parity data p01. For example, the inner encoder 140 may generate ECC parity data pil1 using the divided message data portion mol1 to generate the second codeword CI1 formed of the divided message data portion mol1 and the ECC parity data pil1. The remaining codewords CI2˜CI4 may be generated in a similar manner as the codeword CI1. Similarly, the inner encoder 140 may generate the codeword CI5 using the parity information PO1 of the first codeword CO1, that is, ECC parity data po1. Codewords CI1˜CI5 thus generated may be sent sequentially to a channel 200.
In some embodiments, the inner encoder 140 may generate the ECC parity data according to a coding technique which uses block codes, such as BCH codes, RS codes, LDPC codes, and the like and/or tree codes, such as convolutional codes, turbo codes, and the like. In some embodiments, the inner encoder 140 may generate the ECC parity data using a different code from the outer encoder 120.
The second codewords CI1˜CI5 generated by encoding a message in the above-described manner may be decoded in a similar manner as described with reference to FIGS. 4 and 5.
In some embodiments, the message MO1 in the first codeword CO1 may be partitioned in different ways. For example, the message MO1 of the first codeword CO1 may be partitioned into four or less message portions or into four or more message portions.
FIG. 7 is a diagram illustrating encoding operations of a concatenated encoder according to further embodiments. An encoding operation of a concatenated encoder according to further embodiments will be more fully described with reference to the accompanying drawings.
As illustrated in FIG. 7( a), a concatenated encoder 100 may receive information (message data) from an external device (for example, a host). The input information, that is, message data, may be provided to an outer encoder 120. The outer encoder 120 may produce ECC parity data based on the message data. The outer encoder 120 may generate the ECC parity data according to a coding technique which uses block codes, such as the BCH code, the RS code, the LDPC code, and the like and/or tree codes, such as the convolutional code, the turbo code, and the like. Accordingly, the outer encoder 120 may output the first codewords CO1˜CO3 each corresponding to input messages as illustrated in FIG. 7( b).
An inner encoder 140 may generate N inner codewords based on M outer codewords (N being an integer greater than M). In the embodiments illustrated in FIG. 7, the inner encoder 140 may be configured to generate four inner cordwords CI1, CI2, CI3, and CI4 based on three outer codewords CO1, CO2, and CO3. As illustrated in FIG. 7( c), a message portion in each inner codeword may include all or a part of a message of an outer codeword and all of a part of ECC parity data thereof.
The second codewords CI1˜CI4 generated by encoding messages in the above-described manner may be decoded in a similar manner as described with reference to FIGS. 4 and 5.
FIG. 8 is a diagram that illustrates encoding operations of a concatenated encoder according to other embodiments. An encoding operation of a concatenated encoder according to other embodiments will be more fully described with reference to the accompanying drawings.
As illustrated in FIG. 8( a), a concatenated encoder 100 may receive information (message data) from an external device (for example, a host). The input information, that is, message data, may be provided to an outer encoder 120. The outer encoder 120 may produce ECC parity data PO1˜P04 based on the message data. The outer encoder 120 may generate the ECC parity data according to a coding technique which uses block codes, such as the BCH code, the RS code, the LDPC code, and the like and/or tree codes, such as the convolutional code, the turbo code, and the like. Accordingly, the outer encoder 120 may output the first codewords CO1˜CO4 each corresponding to input messages as illustrated in FIG. 8( b).
Subsequently, an inner encoder 140 may generate one inner codeword based on a plurality of outer codewords. For example, the inner encoder 140 may generate ECC parity data PI1 based on two outer codewords CO1 and CO2. Accordingly, as illustrated in FIG. 8( c), the inner encoder 140 may receive two outer codewords CO1 and CO2 to generate one inner codeword CI1 formed of a message MI1 and ECC parity PI1. Similarly, the inner encoder 140 may generate ECC parity data PI2 based on two outer codewords CO3 and CO4. Accordingly, the inner encoder 140 may receive two outer codewords CO3 and CO4 to generate one inner codeword CI2 formed of a message MI2 and ECC parity PI2.
The second codewords CI1 and CI2 generated by encoding messages in the above-described manner may be decoded in a similar manner as described in FIGS. 4 and 5.
FIG. 9 is a block diagram showing a data processing system according to some embodiments, and FIG. 10 is a block diagram showing a data processing system according to further embodiments. A data processing system in FIG. 9 may be an example of a system in which there is used a memory channel as a channel in FIG. 1, that is, a storage media.
Referring to FIG. 9, the data processing system may include a storage media 1100 and a controller 1200. The storage media 1100 may be embodied by semiconductor memories, such as a flash memory, DRAM, PRAM, FRAM, MRAM, RRAM, and the like, a compact disk, a magnetic storage device, an optical storage device, or the like. But, it will be understood that the storage media 1100 is not so limited. In the event that the storage media 1100 is embodied by SSD or a non-volatile memory, each storage element in the storage media 1100 may be configured to store 1-bit data or multi-bit data. Further, the storage media 1100 may be realized to have a conventional, for example, two-dimensional, array structure or a three-dimensional array structure.
The controller 1200 may be configured to store data in the storage media 1100 and read data from the storage media 1100. The controller 1200 may include a host interface 1210, a storage interface 1220, a processing unit 1230, a buffer memory 1240, and an error control unit 1250. The host interface 1210 may be configured to interface with an external device (for example, a host), and the storage interface 1220 may be configured to interface with the storage media 1100. The processing unit 1230 may be configured to control an overall operation of the controller 1200. The buffer memory 1240 may be used to temporarily store data to be written in the storage media 1100 or data read out from the storage media 1100. Further, the buffer memory 1240 may be used as a work memory of the processing unit 1230. The error control unit 1250 may be configured to encode data to be stored in the storage media 1100 and to decode data read out from the storage media 1100. The error control unit 1250 may include a concatenated encoder 1251 and a concatenated decoder 1252. The concatenated encoder 1251 and the concatenated decoder 1252 may be configured to perform encoding and decoding operations which are described in FIGS. 1 to 8, and description thereof is thus omitted.
In some embodiments, the controller 1200 and the storage media 1100 may form a memory card or a solid state drive (SSD). In some embodiments, as illustrated in FIG. 10, instead of the controller 1200, the storage media 1100 may be configured to include an error control unit 1250′ including a concatenated encoder 1251′ and a concatenated decoder 1252′.
FIG. 11 is a block diagram showing a computing system including a storage media and a controller as illustrated in FIG. 9.
Referring to FIG. 11, a computing system includes a processing unit 2410 such as a microprocessor or a central processing unit, a user interface 2420, a controller 2440, the storage media 2450, and a modem 2460 such as a baseband chipset which are connected with a bus 3401. The controller 2440 and the storage media 2450 may be configured as like those shown FIG. 9 or 10 in substance. In the storage media 2450, N-bit data (where N is a positive integer) to be processed by the processing unit 2410 are stored through the controller 2440. If the computing system shown in FIG. 11 is a mobile apparatus, it may further include a battery 2430 for supplying power thereto. Although not shown in FIG. 11, the computing system may be further equipped with an application chipset, a camera image processor (e.g., CMOS image sensor; CIS), a mobile DRAM, etc. The controller 2440 and the storage media 2450 may form a solid state drive SSD or a memory card.
The storage media and/or the controller in FIGS. 9 to 11 may be packed by various types of packages such as PoP (Package on Package), Ball grid arrays (BGAs), Chip scale packages (CSPs), Plastic Leaded Chip Carrier (PLCC), Plastic Dual In-Line Package (PIMP), Die in Waffle Pack, Die in Wafer Form, Chip On Board (COB), Ceramic Dual In-Line Package (CERDIP), Plastic Metric Quad Flat Pack (MQFP), Thin Quad Flatpack (TQFP), Small Outline (SOIC), Shrink Small Outline Package (SSOP), Thin Small Outline (TSOP), Thin Quad Flatpack (TQFP), System In Package (SIP), Multi Chip Package (MCP), Wafer-level Fabricated Package (WFP), Wafer-Level Processed Stack Package (WSP), and the like.
In the drawings and specification, there have been disclosed typical embodiments of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.

Claims (15)

What is claimed is:
1. A data processing system comprising:
a memory; and
an encoder configured to encode data,
wherein the encoder includes an outer encoder configured to generate an outer codeword by encoding the data, and an inner encoder configured to generate a plurality of inner codewords by encoding the outer codeword;
wherein the encoder is configured to transfer the plurality of inner codewords to the memory; and
wherein the outer codeword includes a message portion and a parity portion, and wherein the inner encoder is configured to generate the plurality of inner codewords by dividing each of the message portion and the parity portion of the outer codeword into a plurality of respective divided portions, respectively, each of the plurality of inner codewords including a corresponding divided message portion and a corresponding divided parity portion.
2. The data processing system of claim 1, further comprising:
a decoder configured to receive the plurality of inner codewords from the memory and to decode the plurality of inner codewords, the decoder including an inner decoder configured to output the message portion and the parity portion of the outer codeword by decoding the plurality of inner codewords of the data received from the memory and an outer decoder configured to decode the message portion using the parity portion.
3. The data processing system of claim 1, wherein the outer encoder is configured to perform an encoding operation using a different coding technique from the inner encoder, and each of the outer and inner encoders is configured to perform an encoding operation using a block code or a tree code.
4. The data processing system of claim 1, wherein the memory comprises a storage media, and wherein the encoder is disposed within a controller configured to control the storage media.
5. The data processing system of claim 4, wherein the storage media and the controller comprise a solid state drive and/or a memory card.
6. The data processing system of claim 4, wherein the memory comprises a memory in a storage media, and the encoder is disposed within the storage media which operates responsive to a control of a controller.
7. A data processing system comprising:
a memory; and
an error control unit configured to encode the first data input to the error control unit and to decode second data received from the memory,
wherein the error control unit is configured to generate a plurality of first inner codewords from a first outer codeword generated from the first data and to transfer the plurality of first inner codewords to the memory;
and wherein the error control unit is further configured to generate an output message from a second outer codeword decoded from the second data, wherein the second data comprises a plurality of second inner codewords received from the memory;
wherein the first outer codeword includes a first message portion and a first parity portion, and wherein the error control unit is configured to generate the pluralilty of first inner codewords by dividing each of the first message portion and the first parity portion of the outer codeword into a plurality of respective divided portions, respectively, each of the plurality of inner codewords including a corresponding divided first message portion and a corresponding divided first parity portion.
8. The data processing system of claim 7, wherein the error control unit comprises:
a concatenated encoder including an outer encoder configured to generate the first outer codeword, and an inner encoder configured to generate the plurality of first inner codewords by encoding the first outer codeword; and
a concatenated decoder including an inner decoder configured to output a second message portion and a second parity portion by decoding the plurality of second inner codewords received from the memory and an outer decoder configured to decode the second message portion based on the second parity portion.
9. The data processing system of claim 8, wherein the inner decoder is configured to detect and correct errors of second divided message portions in the plurality of second inner codewords based on parity data of the plurality of second inner codewords and reconstruct an estimated second outer codeword based on the second divided message portions and second divided parity portions in the decoded second inner codewords.
10. The data processing system of claim 9, wherein the inner decoder or the outer decoder is configured to reconstruct the estimated second outer codeword by collecting the second divided message portions in the decoded second inner codewords to construct a message of an estimated second outer codeword and collecting the second divided parity portions in the decoded second inner codewords to construct a parity of the estimated second outer codeword.
11. The data processing system of claim 9, wherein the outer decoder is configured to detect and correct errors of a message in the estimated second outer codeword based on the second parity data of the estimated second outer codeword and to send the message of the estimated second outer codeword to an external device as decoded information.
12. The data processing system of claim 7, wherein the outer encoder is configured to perform an encoding operation using a different coding technique from the inner encoder, and each of the outer and inner encoders performs an encoding operation using a block code and/or a tree code.
13. The data processing system of claim 12, wherein the inner decoder performs a decoding operation using a different coding technique from the outer decoder, and each of the outer and inner decoders performs an encoding operation using a block code and/or a tree code, wherein the outer encoder and the outer decoder use the same coding technique and the inner encoder and the inner decoder use the same coding technique.
14. A data processing system comprising:
a memory; and
an encoder configured to encode data,
wherein the encoder includes an outer encoder configured to generate a plurality of outer codewords by encoding the data, and an inner encoder configured to generate a plurality of inner codewords by encoding the plurality of outer codewords, the number of the plurality of outer codewords being less than the number of the plurality of inner codewords;
wherein the encoder is configured to transfer the plurality of inner codewords to the memory; and
wherein each of the plurality of outer codewords includes a message portion and a parity portion, and wherein the inner encoder is configured to generate the plurality of inner codewords by dividing the message portion and the parity portion of each of the plurality of outer codewords into a plurality of respective divided portions, respectively, each of the plurality of inner codewords including a corresponding divided message portion and a corresponding divided parity portion.
15. A data processing system comprising:
a memory; and
an encoder configured to encode data,
wherein the encoder includes an outer encoder configured to generate a plurality of outer codewords by encoding the data, and an inner encoder configured to generate a plurality of inner codewords for each of the plurality of outer codewords by encoding the plurality of outer codewords;
wherein the encoder is configured to transfer the plurality of inner codewords to the memory; and
wherein each of the plurality of outer codewords includes a message portion and a parity portion, and wherein the inner encoder is configured to generate the plurality of inner codewords by dividing the message portion and the parity portion of each of the plurality of outer codewords into a plurality of respective divided portions, respectively, each of the plurality of inner codewords including a corresponding divided message portion and a corresponding divided parity portion.
US12/687,666 2009-03-10 2010-01-14 Data processing system with concatenated encoding and decoding structure Active 2031-04-30 US8510624B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1020090020327A KR101570472B1 (en) 2009-03-10 2009-03-10 Data processing system with concatenated encoding and decoding structure
KR10-2009-0020327 2009-03-10

Publications (2)

Publication Number Publication Date
US20100235711A1 US20100235711A1 (en) 2010-09-16
US8510624B2 true US8510624B2 (en) 2013-08-13

Family

ID=42731687

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/687,666 Active 2031-04-30 US8510624B2 (en) 2009-03-10 2010-01-14 Data processing system with concatenated encoding and decoding structure

Country Status (2)

Country Link
US (1) US8510624B2 (en)
KR (1) KR101570472B1 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130132792A1 (en) * 2011-11-21 2013-05-23 Ryo Yamaki Storage device including error correction function and error correction method
WO2020028873A1 (en) * 2018-08-03 2020-02-06 Codelucida, Inc. Method and apparatus for encoding quasi-cyclic low-density parity check codes
US11258460B2 (en) 2020-06-10 2022-02-22 Codelucida, Inc. Method and apparatus for vertical layered decoding of quasi-cyclic low-density parity check codes built from clusters of circulant permutation matrices
US11381255B2 (en) 2017-07-31 2022-07-05 Codelucida, Inc. Vertical layered finite alphabet iterative decoding
US11496155B2 (en) 2020-04-09 2022-11-08 Codelucida, Inc. Method and apparatus for vertical layered decoding of quasi-cyclic low-density parity check codes using predictive magnitude maps
US11581906B1 (en) * 2021-12-28 2023-02-14 Samsung Electronics Co., Ltd. Hierarchical error correction code decoding using multistage concatenated codes

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5648440B2 (en) * 2010-11-22 2015-01-07 ソニー株式会社 Data processing apparatus and data processing method
US9898365B2 (en) 2013-07-31 2018-02-20 Hewlett Packard Enterprise Development Lp Global error correction
WO2015016877A1 (en) * 2013-07-31 2015-02-05 Hewlett-Packard Development Company, L.P. Memory unit
WO2016090621A1 (en) * 2014-12-12 2016-06-16 华为技术有限公司 Data storage method and device
KR102549611B1 (en) * 2016-04-01 2023-06-30 삼성전자주식회사 Storage device and event notivication method thereof
US10268538B2 (en) * 2016-11-28 2019-04-23 Alibaba Group Holding Limited Efficient and enhanced distributed storage clusters
KR102532611B1 (en) * 2018-05-21 2023-05-16 에스케이하이닉스 주식회사 Controller and operating method thereof
RU2755684C1 (en) * 2021-03-15 2021-09-20 Сергей Сергеевич Карпов Method for increasing the stability of information transmission through communication channels of virtual private networks

Citations (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5392299A (en) * 1992-01-15 1995-02-21 E-Systems, Inc. Triple orthogonally interleaed error correction system
US5396504A (en) * 1991-06-29 1995-03-07 Samsung Electronics Co., Ltd. Error correction system of digital data
US5400347A (en) * 1991-08-31 1995-03-21 Samsung Electronics Co., Ltd. Apparatus and method for error correction
US5708665A (en) * 1996-08-22 1998-01-13 Lsi Logic Corporation Digital receiver using equalization and block decoding with erasure and error correction
US5742619A (en) * 1996-07-11 1998-04-21 Ericsson Inc. Method and apparatus for concatenated coding of mobile radio signals
US5745497A (en) * 1994-05-13 1998-04-28 Lsi Logic Corporation Convolutional interleaving/DE-interleaving method and apparatus for data transmission
US5812603A (en) * 1996-08-22 1998-09-22 Lsi Logic Corporation Digital receiver using a concatenated decoder with error and erasure correction
US5875199A (en) * 1996-08-22 1999-02-23 Lsi Logic Corporation Video device with reed-solomon erasure decoder and method thereof
US5946357A (en) * 1997-01-17 1999-08-31 Telefonaktiebolaget L M Ericsson Apparatus, and associated method, for transmitting and receiving a multi-stage, encoded and interleaved digital communication signal
US5966412A (en) * 1997-06-30 1999-10-12 Thomson Consumer Electronics, Inc. Apparatus and method for processing a Quadrature Amplitude Modulated (QAM) signal
US5996103A (en) * 1996-07-31 1999-11-30 Samsung Information Systems America Apparatus and method for correcting errors in a communication system
US6029264A (en) * 1997-04-28 2000-02-22 The Trustees Of Princeton University System and method for error correcting a received data stream in a concatenated system
US20010025361A1 (en) * 1999-12-18 2001-09-27 Kim Sae-Joon XOR code and serially concatenated encoder/decoder using the same
US6374382B1 (en) * 1998-12-15 2002-04-16 Hughes Electronics Corporation Short block code for concatenated coding system
JP2002237140A (en) 2001-02-07 2002-08-23 Toshiba Corp Information recording medium, information recorder, information recording method, information reproducing device, and information reproducing method
US20030043487A1 (en) * 2001-06-11 2003-03-06 Fujitsu Limited Recording and reproducing apparatus, signal decoding circuit, error correction method and iterative decoder
US6658605B1 (en) * 1999-11-05 2003-12-02 Mitsubishi Denki Kabushiki Kaisha Multiple coding method and apparatus, multiple decoding method and apparatus, and information transmission system
US6795507B1 (en) * 1999-09-30 2004-09-21 Skyworks Solutions, Inc. Method and apparatus for turbo decoding of trellis coded modulated signal transmissions
US20060044162A1 (en) * 2002-12-27 2006-03-02 Phyworks Limited Fibre optic communications
US20060107176A1 (en) * 2004-11-04 2006-05-18 Hongwei Song Concatenated iterative and algebraic coding
US7146553B2 (en) * 2001-11-21 2006-12-05 Infinera Corporation Error correction improvement for concatenated codes
KR100766354B1 (en) 2006-04-28 2007-10-15 후지쯔 가부시끼가이샤 Error correction device, encoder, decoder, method, and information storage device
US20070300126A1 (en) 2006-06-26 2007-12-27 Yoshihiro Nakao Information processing device and information processing method
US20080163026A1 (en) * 2006-12-29 2008-07-03 Nedeljko Varnica Concatenated codes for holographic storage
US20090027238A1 (en) * 2007-07-25 2009-01-29 Samsung Electronics Co., Ltd. Apparatuses and methods for encoding and decoding
US20090241008A1 (en) * 2008-03-18 2009-09-24 Samsung Electronics Co., Ltd. Memory devices and encoding and/or decoding methods
US20090249163A1 (en) * 2006-01-31 2009-10-01 Ovchinnikov Andrei Anatol Evich Iterative decoding of concatenated low-density parity-check codes
US20090271688A1 (en) * 2008-04-28 2009-10-29 Qualcomm Incorporated Communication signal decoding with iterative cooperation between inner and outer codes
US20100067568A1 (en) * 2006-12-14 2010-03-18 Joshua Lawrence Koslov Service in communication systems
US20100067614A1 (en) * 2006-12-14 2010-03-18 Joshua Lawrence Koslov Service in communication systems
US7774689B2 (en) * 2006-03-17 2010-08-10 Industrial Technology Research Institute Encoding and decoding methods and systems
US20100246664A1 (en) * 2007-05-16 2010-09-30 Citta Richard W Apparatus and method for encoding and decoding signals
US20110022925A1 (en) * 2002-12-27 2011-01-27 Broadcom Corporation Turbo Coding for Upstream and Downstream Transmission in Cable Systems

Patent Citations (37)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5396504A (en) * 1991-06-29 1995-03-07 Samsung Electronics Co., Ltd. Error correction system of digital data
US5400347A (en) * 1991-08-31 1995-03-21 Samsung Electronics Co., Ltd. Apparatus and method for error correction
US5392299A (en) * 1992-01-15 1995-02-21 E-Systems, Inc. Triple orthogonally interleaed error correction system
US5745497A (en) * 1994-05-13 1998-04-28 Lsi Logic Corporation Convolutional interleaving/DE-interleaving method and apparatus for data transmission
US5742619A (en) * 1996-07-11 1998-04-21 Ericsson Inc. Method and apparatus for concatenated coding of mobile radio signals
US5996103A (en) * 1996-07-31 1999-11-30 Samsung Information Systems America Apparatus and method for correcting errors in a communication system
US5875199A (en) * 1996-08-22 1999-02-23 Lsi Logic Corporation Video device with reed-solomon erasure decoder and method thereof
US5708665A (en) * 1996-08-22 1998-01-13 Lsi Logic Corporation Digital receiver using equalization and block decoding with erasure and error correction
US5812603A (en) * 1996-08-22 1998-09-22 Lsi Logic Corporation Digital receiver using a concatenated decoder with error and erasure correction
US5946357A (en) * 1997-01-17 1999-08-31 Telefonaktiebolaget L M Ericsson Apparatus, and associated method, for transmitting and receiving a multi-stage, encoded and interleaved digital communication signal
US6029264A (en) * 1997-04-28 2000-02-22 The Trustees Of Princeton University System and method for error correcting a received data stream in a concatenated system
US5966412A (en) * 1997-06-30 1999-10-12 Thomson Consumer Electronics, Inc. Apparatus and method for processing a Quadrature Amplitude Modulated (QAM) signal
US6374382B1 (en) * 1998-12-15 2002-04-16 Hughes Electronics Corporation Short block code for concatenated coding system
US6795507B1 (en) * 1999-09-30 2004-09-21 Skyworks Solutions, Inc. Method and apparatus for turbo decoding of trellis coded modulated signal transmissions
US6658605B1 (en) * 1999-11-05 2003-12-02 Mitsubishi Denki Kabushiki Kaisha Multiple coding method and apparatus, multiple decoding method and apparatus, and information transmission system
US20010025361A1 (en) * 1999-12-18 2001-09-27 Kim Sae-Joon XOR code and serially concatenated encoder/decoder using the same
JP2002237140A (en) 2001-02-07 2002-08-23 Toshiba Corp Information recording medium, information recorder, information recording method, information reproducing device, and information reproducing method
US7134055B2 (en) 2001-02-07 2006-11-07 Kabushiki Kaisha Toshiba Information recording medium on which sector data generated from ECC block is recorded, information recording apparatus for recording sector data, and information reproduction apparatus for reproducing sector data
US20030043487A1 (en) * 2001-06-11 2003-03-06 Fujitsu Limited Recording and reproducing apparatus, signal decoding circuit, error correction method and iterative decoder
US7146553B2 (en) * 2001-11-21 2006-12-05 Infinera Corporation Error correction improvement for concatenated codes
US20060044162A1 (en) * 2002-12-27 2006-03-02 Phyworks Limited Fibre optic communications
US20110022925A1 (en) * 2002-12-27 2011-01-27 Broadcom Corporation Turbo Coding for Upstream and Downstream Transmission in Cable Systems
US20060107176A1 (en) * 2004-11-04 2006-05-18 Hongwei Song Concatenated iterative and algebraic coding
US20090249163A1 (en) * 2006-01-31 2009-10-01 Ovchinnikov Andrei Anatol Evich Iterative decoding of concatenated low-density parity-check codes
US7774689B2 (en) * 2006-03-17 2010-08-10 Industrial Technology Research Institute Encoding and decoding methods and systems
KR100766354B1 (en) 2006-04-28 2007-10-15 후지쯔 가부시끼가이샤 Error correction device, encoder, decoder, method, and information storage device
JP2007299449A (en) 2006-04-28 2007-11-15 Fujitsu Ltd Error correction device, encoder, decoder, method thereof, and information memory
US20070266300A1 (en) 2006-04-28 2007-11-15 Fujitsu Limited Error correction device, encoder, decoder, method, and information storage device
US20070300126A1 (en) 2006-06-26 2007-12-27 Yoshihiro Nakao Information processing device and information processing method
JP2008005419A (en) 2006-06-26 2008-01-10 Alaxala Networks Corp Information processing apparatus and information processing method
US20100067614A1 (en) * 2006-12-14 2010-03-18 Joshua Lawrence Koslov Service in communication systems
US20100067568A1 (en) * 2006-12-14 2010-03-18 Joshua Lawrence Koslov Service in communication systems
US20080163026A1 (en) * 2006-12-29 2008-07-03 Nedeljko Varnica Concatenated codes for holographic storage
US20100246664A1 (en) * 2007-05-16 2010-09-30 Citta Richard W Apparatus and method for encoding and decoding signals
US20090027238A1 (en) * 2007-07-25 2009-01-29 Samsung Electronics Co., Ltd. Apparatuses and methods for encoding and decoding
US20090241008A1 (en) * 2008-03-18 2009-09-24 Samsung Electronics Co., Ltd. Memory devices and encoding and/or decoding methods
US20090271688A1 (en) * 2008-04-28 2009-10-29 Qualcomm Incorporated Communication signal decoding with iterative cooperation between inner and outer codes

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Ghanim Abd AlKareem, Three Dimensional Concatenated Codes in OFDM Transmission System under a Rayleigh Fading Channel with Carrier Interference, Jun. 2008, Journal of Engineering and Development, vol. 12, No. 2, pp. 137-156. *

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130132792A1 (en) * 2011-11-21 2013-05-23 Ryo Yamaki Storage device including error correction function and error correction method
US8874986B2 (en) * 2011-11-21 2014-10-28 Kabushiki Kaisha Toshiba Storage device including error correction function and error correction method
US11381255B2 (en) 2017-07-31 2022-07-05 Codelucida, Inc. Vertical layered finite alphabet iterative decoding
WO2020028873A1 (en) * 2018-08-03 2020-02-06 Codelucida, Inc. Method and apparatus for encoding quasi-cyclic low-density parity check codes
US10778251B2 (en) 2018-08-03 2020-09-15 Codelucida, Inc. Method and apparatus for encoding quasi-cyclic low-density parity check codes
US11496155B2 (en) 2020-04-09 2022-11-08 Codelucida, Inc. Method and apparatus for vertical layered decoding of quasi-cyclic low-density parity check codes using predictive magnitude maps
US11258460B2 (en) 2020-06-10 2022-02-22 Codelucida, Inc. Method and apparatus for vertical layered decoding of quasi-cyclic low-density parity check codes built from clusters of circulant permutation matrices
US11581906B1 (en) * 2021-12-28 2023-02-14 Samsung Electronics Co., Ltd. Hierarchical error correction code decoding using multistage concatenated codes

Also Published As

Publication number Publication date
KR101570472B1 (en) 2015-11-23
KR20100101895A (en) 2010-09-20
US20100235711A1 (en) 2010-09-16

Similar Documents

Publication Publication Date Title
US8510624B2 (en) Data processing system with concatenated encoding and decoding structure
US10135465B2 (en) Error correction methods and apparatuses using first and second decoders
US8713411B2 (en) Encoding and/or decoding memory devices and methods thereof
US7543212B2 (en) Low-density parity-check (LDPC) encoder
KR102108386B1 (en) Storage device and data encoding and decoding methods thereof
US9100054B2 (en) Data processing systems and methods providing error correction
US8650458B2 (en) Methods of encoding/decoding for error correction code utilizing interdependent portions of codewords and related circuits
US9912355B2 (en) Distributed concatenated error correction
US20100241928A1 (en) Data Processing System Having ECC Encoding and Decoding Circuits Therein with Code Rate Selection Based on Bit Error Rate Detection
US11632135B2 (en) Apparatuses and methods for interleaved BCH codes
US11016844B2 (en) Error correction code structure
US10090860B2 (en) Memory system using integrated parallel interleaved concatenation
US20180198468A1 (en) Error correction code (ecc) decoders sharing logic operations, memory controllers including the error correction code decoders, and methods of decoding error correction codes
US9960788B2 (en) Memory controller, semiconductor memory device, and control method for semiconductor memory device
US8631307B2 (en) Method for encoding and/or decoding multimensional and a system comprising such method
US8370699B2 (en) Semiconductor memory apparatus for reducing bus traffic between NAND flash memory device and controller
US9281844B2 (en) Configurable and low power encoder for cyclic error correction codes
US10404282B2 (en) Apparatuses and methods for integrated interleaved Reed-Solomon encoding and decoding
Spinner et al. A decoder with soft decoding capability for high-rate generalized concatenated codes with applications in non-volatile flash memories
JP5336501B2 (en) Method and encoding system for encoding error control code between bit strings
US10114569B2 (en) Computing system with shift expandable coding mechanism and method of operation thereof
US20180081755A1 (en) Computing system with shift adjustable coding mechanism and method of operation thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, JAEHONG;KONG, JUNJIN;KIM, YONG JUNE;REEL/FRAME:023789/0504

Effective date: 20100104

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8