US8362841B2 - Conversion circuit from single phase signal to differential phase signal - Google Patents

Conversion circuit from single phase signal to differential phase signal Download PDF

Info

Publication number
US8362841B2
US8362841B2 US13/077,099 US201113077099A US8362841B2 US 8362841 B2 US8362841 B2 US 8362841B2 US 201113077099 A US201113077099 A US 201113077099A US 8362841 B2 US8362841 B2 US 8362841B2
Authority
US
United States
Prior art keywords
differential
inverting input
output
transistor
voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US13/077,099
Other versions
US20110241777A1 (en
Inventor
Makoto Ito
Sosaku Sawada
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sumitomo Electric Industries Ltd
Original Assignee
Sumitomo Electric Industries Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sumitomo Electric Industries Ltd filed Critical Sumitomo Electric Industries Ltd
Assigned to SUMITOMO ELECTRIC INDUSTRIES, LTD. reassignment SUMITOMO ELECTRIC INDUSTRIES, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ITO, MAKOTO, SAWADA, SOSAKU
Publication of US20110241777A1 publication Critical patent/US20110241777A1/en
Application granted granted Critical
Publication of US8362841B2 publication Critical patent/US8362841B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • H03F3/45076Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
    • H03F3/4508Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using bipolar transistors as the active amplifying circuit
    • H03F3/45085Long tailed pairs
    • H03F3/45089Non-folded cascode stages
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45166Only one input of the dif amp being used for an input signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2203/00Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
    • H03F2203/45Indexing scheme relating to differential amplifiers
    • H03F2203/45702Indexing scheme relating to differential amplifiers the LC comprising two resistors

Definitions

  • the present invention relates to a differential circuit, in particular, the invention relates to a differential circuit with suppressed output offset.
  • JP-2001-320249A A Japanese Patent Application published as JP-2001-320249A has disclosed a circuit that includes a trans-impedance amplifier (hereafter denoted as TIA) and a differential amplifier.
  • TIA trans-impedance amplifier
  • the TIA converts a photocurrent into a voltage signal.
  • the differential amplifier amplifies this voltage signal and converts the single phase signal to two signals complementary to each other.
  • the output of the TIA is filtered and led to one of inputs of the differential amplifier.
  • the complementary signals output from the differential amplifier vary an offset voltage thereof depending on the input current.
  • An aspect of the present invention relates to a circuit that converts a single phase signal into two signals complementary to the others.
  • the circuit comprises a differential circuit and a reference generator.
  • the differential circuit includes two units and a current source commonly connected to the units.
  • Each of units includes a differential transistor, a cascode transistor and a load resistor connected in series.
  • One of units receives the single phase signal in the differential transistor thereof, while, the other of units receives an average voltage obtained by filtering the single phase signal.
  • the reference generator generates a reference voltage which has a difference with respect to the average voltage.
  • the cascode transistor in respective units is commonly biased by the reference voltage.
  • the difference between the reference voltage and the average voltage is substantially constant independent of an intensity of the signal phase input; accordingly, the collector bias of the differential transistor in respective units, which is lowered from the reference voltage by the base bias of the cascode transistor, may be substantially in constant independent of the single phase input and of the fluctuation of the power supply.
  • FIG. 1 is a circuit diagram of a conventional differential circuit
  • FIG. 2 is a block diagram of a receiver circuit that implements the differential circuit shown in FIG. 1 ;
  • FIG. 3 shows behaviors of the collector bias of the transistor applied to the differential circuit
  • FIG. 4 shows a behavior of the collector current Ic against the collector bias Vce of a bipolar transistor applied to the paired transistor of the differential circuit
  • FIG. 5 shows a behavior of an output offset voltage of the differential amplifier against the input current
  • FIG. 6 is a circuit diagram of a differential amplifier according to the first embodiment of the invention.
  • FIG. 7 is a circuit diagram, of a differential amplifier according to the second embodiment of the invention.
  • FIG. 8 shows behaviors of the collector bias Vce of the transistor applied to the differential circuit shown in FIG. 7 against the input current Iin;
  • FIG. 9 shows behaviors of the output offset of the complementary signals output from the receiver circuit shown in FIG. 2 against the input current as varying the power supply.
  • FIG. 10 shows a circuit diagram of a differential amplifier according to the third embodiment of the present invention.
  • FIG. 1 is a circuit diagram of the conventional conversion circuit 101 that comprises a differential circuit 10 , a filter 12 , and a reference generator 14 .
  • the input terminal IN of the differential circuit 10 receives an output Vin of the TIA 40 which includes an amplifier 42 and a trans-impedance R TIA .
  • the TIA 40 receives a photocurrent Iin output from a photodiode 50 and converts the photocurrent Iin into a voltage Vin which is provided to the input IN.
  • the filter 12 includes a series circuit of a resistor Rave and a capacitor Cave between the input IN and the ground.
  • the voltage Vin appeared in the input IN may be filtered by the filter 12 and an average voltage Vave is output from a node between the resistor Rave and the capacitor Cave.
  • the reference generator 14 includes two resistors, R 3 and R 4 , connected in series between the power supply Vcc and the ground, and a current source I 2 .
  • the reference generator 14 generates a reference voltage Vn 1 between two resistors, R 3 and R 4 .
  • the differential circuit 10 includes first to fourth transistors, Q 1 to Q 4 , two emitter resistors, R 1 and R 2 , two load resistors, RL 1 and RL 2 , and a current source I 1 .
  • the emitter of the first transistor Q 1 is grounded through a series circuit of the first emitter resistor R 1 and the current source I 1 ; the base thereof receives the input voltage Vin; and the collector thereof is connected to the emitter of the third transistor Q 3 .
  • the base of the third transistor Q 3 receives the reference voltage Vn 1 , while, the collector receives the power supply yea through the first load resistor RL 1 .
  • the first output OUT 1 of the differential circuit 10 is extracted from the collector of the third transistor Q 3 .
  • the second transistor Q 2 is grounded in the emitter thereof through the series circuit of the second emitter resistor R 2 and the current source I 1 ; the base thereof receives the average voltage Vave of the filter 12 ; and the collector thereof is connected to the emitter of the fourth transistor Q 4 .
  • the base of the fourth transistor Q 4 receives the reference voltage Vn 1 , while, the collector thereof is coupled with the power supply Vcc through the second load resistor RL 2 .
  • the other output OUT 2 of the differential circuit is extracted from the collector of the fourth transistor Q 4 .
  • two transistors, Q 2 and Q 4 operate as a cascade transistor for respective driving transistors, Q 1 and Q 2 .
  • Emitters of the transistors, Q 1 and Q 2 are commonly connected to the node N 2 through respective emitter resistors, R 1 and R 2 .
  • the emitter resistors, R 1 and R 2 may compensate an unbalanced state of the paired transistors, Q 1 and Q 2 . That is, the base of the second transistor Q 2 receives the average voltage Vave of the filter 12 , which is lowered from the input Vin by the bias current for the base of the second transistor Q 2 multiplied by the resistance of the resistor Rave.
  • This input offset of the paired transistors, Q 1 and Q 2 may be compensated by differentiating the resistance of the emitter resistors, R 1 and R 2 .
  • the collector current Ic 2 of the second transistor Q 2 may be substantially equal to the collector current Ic 1 of the first transistor Q 1 , which may set the output offset between two outputs, Vout 1 and Vout 2 , complementary to the others. It is preferable to equalize the resistance of two load resistors, RL 1 and RL 2 , not only for compensating the output offset but equalizing the voltage gain of the paired transistors, Q 1 and Q 2 . Moreover, the desired output offset may be set by adjusting the balance of two emitter resistors, R 1 and R 2 .
  • the input optical level detected by the PD 50 widely diffuses depending on respective subscribers. Even in such cases, the differential circuit 10 may output signals, Vout 1 and Vout 2 , complementary to each other by differentiating the input voltage signal Vin from the filtered average voltage Vave.
  • the circuit 101 fixes the voltage level Vn 1 at the node N 1 by the reference generator 14 ; accordingly, the paired transistors, Q 1 and ( ), are biased in the collector thereof by the voltage level Vn 1 lowered by the base-emitter voltage V be of the transistors, Q 3 and Q 4 .
  • FIG. 2 is a block diagram of an optical receiver circuit 110 that may be implemented with the conventional circuit 101 or a circuit 100 according to the present invention.
  • the receiver circuit 110 includes the TIA 40 , the circuit, 100 or 101 , and buffers, 70 to 74 .
  • the TIA 40 receives the input Iin, while, the buffer 74 outputs signals, Dout 1 and Dout 2 , which are complementary to each other.
  • the circuit, 100 or 101 may provide a plurality of buffers, 70 to 74 , in a downstream side thereof to ensure a necessary voltage gain. When the circuit 101 or 100 , has an enough gain, the downstream buffers, 70 to 74 , may decrease the number thereof, or may be fully omitted.
  • FIG. 3 shows behaviors of the collector bias, Vce 1 and Vce 2 , of the paired transistors, Q 1 and Q 2 , with respect to the input current Iin of the TIA 40 .
  • the collector biases, Vce 1 and Vce 2 widely vary as varying the input current Iin. For instance, as shown in FIG. 3 , the collector biases, Vce 1 and Vce 2 , vary by ⁇ Vce for the input current Iin up to 3 mA.
  • the circuit, 100 or 101 may compensate this unbalance by adjusting the resistance of two emitter resistors, R 1 and R 2 , so as to set the collector bias Vce 2 of the second transistor Q 2 slightly greater than that Vce 1 of the first transistor Q 1 .
  • FIG. 5 shows the output offset voltage between two outputs, Vout 1 and Vout 2 , with respect to the input current Iin of the TIA 40 .
  • filled circles correspond to simulation results, while, open circles correspond to measured results.
  • transistors, Q 1 to Q 4 whose static characteristics are shown in FIG. 4 , are used. That is, transistors, Q 1 to Q 4 , are a type of the hetero-bipolar transistor (HBT) made of InP based material.
  • HBT hetero-bipolar transistor
  • the node voltage Vn 1 , the power supply voltage Vcc, the resistance of resistors, R ave , R 1 , R 2 , RL 1 and RL 2 are assumed to be 4.6V, ⁇ 5.2V, 2 k ⁇ , 58.8 ⁇ , 12.5 ⁇ , 200 ⁇ and 200 ⁇ , respectively.
  • the capacitance of the capacitor Cave is assumed to be 2.2 nF.
  • the collector biases, Vce 1 and Vce 2 increase as the input current Iin becomes large, which causes the semi-breakdown in the transistors, Q 1 and Q 2 , as shown in FIG. 3 and the output offset voltage increases.
  • the output offset voltage between complementary outputs, Vout 1 and Vout 2 depends on the input. That is, the output offset voltage is hard to be kept in a preset level for the conventional circuit 101 .
  • FIG. 6 is a circuit diagram according to the first embodiment of the present invention.
  • the differential circuit 100 substitutes the reference generator 14 shown in FIG. 1 with another reference generator 20 to generate a base bias for the cascode transistors.
  • the reference generator 20 includes a differential amplifier 22 that provides a non-inverting input for receiving the filtered output Vave and two diodes, D 1 and D 2 , forwardly connected between the output and the inverting input of the differential amplifier 22 .
  • the reference generator 20 may set the voltage difference between the input Vave and the node voltage Vn 1 .
  • this voltage difference may be variable by selecting a number of diodes connected in series between the output and the inverting input thereof.
  • the collector bias Vce 2 of the second transistor Q 2 may become substantially equal to twice of the turn-on voltage 2 ⁇ Vt.
  • the collector bias Vce 1 of the first transistor Q 1 becomes higher than that Vce 2 , ⁇ 2 ⁇ Vt, of the second transistor Q 2 by a voltage drop by the third resistor Rave due to the base bias current therefore, the emitter resistors, R 1 and R 2 , may compensate this unbalanced bias.
  • the reference generator 20 may keep the collector bias Vce of the transistors, Q 1 and Q 2 , measured from the base input Vave of the second transistor Q 2 substantially in constant independent of the input current Iin.
  • the output offset voltage of the complimentary signals, Vout 1 and Vout 2 may be independent of the input current Iin.
  • FIG. 7 is a circuit diagram which specifically reflects the circuit shown in FIG. 6 .
  • the TIA 40 and the PD 50 are not shown in FIG. 7 .
  • the reference generator 20 to generate the base bias voltage includes 2 differential amplifiers, 24 and 26 , connected in series and an emitter follower 28 .
  • the first differential amplifier 24 includes 4 transistors, Q 5 to Q 8 , two load resistors, R 11 and R 12 , and 2 current sources, I 2 and I 3 .
  • the resistor two transistors, Q 7 and Q 5 , and the current source I 2 are connected in series between the power supply Vcc and the ground. Specifically, the emitter of the transistor Q 5 is grounded through the current source I 2 , while the collector thereof is connected to the emitter of the other transistor Q 7 .
  • the collector of the transistor Q 7 is biased by the power supply Vcc through the resistor R 11 .
  • the resistor R 12 , two transistors, Q 8 and Q 6 , and the current source I 2 are connected in series in this order between the power supply Vcc and the ground.
  • the emitter of the transistor Q 5 is grounded through the current source I 2 , while, the collector thereof is coupled with the emitter of the other transistor Q 8 .
  • the collector of the other transistor Q 8 is biased by the power supply Vcc through the resistor R 12 .
  • Bases of two transistors, Q 7 and Q 8 are commonly connected to the node N 1 , which is the output of the reference generator 20 , that is, the anode of the diode D 2 connected in series.
  • the cathode of the diode D 1 is coupled with the base of the transistor Q 6 but grounded through the other current source I 3 .
  • the output Vave of the filter 12 is led to the base of the transistor Q 5 .
  • the emitter follower 28 includes two transistors, Q 9 and Q 10 , two diodes, D 3 and D 4 , and two current sources, I 4 and I 5 .
  • One of units including the transistor Q 9 , the diode D 3 and the current source I 4 is connected between the power supply Vcc and the ground; while, the other unit including the transistor Q 10 , the diode D 4 and the current source I 5 is also connected between the power supply Vcc and the ground.
  • Two diodes, D 3 and D 4 may adjust the output level led from the cathode thereof with respect to the input provided to the base of the transistors, Q 9 and Q 10 .
  • FIG. 7 provides only one diode in respective units, two or more diodes may be implemented.
  • the differential amplifier 26 includes two transistors, Q 11 and Q 12 , two resistors, R 21 and R 22 , and the current source I 6 .
  • the transistor Q 11 and the resistor 21 constitute the left unit; while, the transistor Q 12 and the resistor R 22 constitute the right unit. Two units are commonly connected to the current source I 6 .
  • the output of the second differential amplifier 26 which is provided from the collector of the transistor Q 11 is led to the node N 1 with the voltage of Vn 1 .
  • FIG. 8 shows behaviors of the collector bias Vce 1 of the transistor Q 1 against the input current Iin to the TIA 40 .
  • transistors, Q 1 to Q 12 are assumed to be a type of InP-HBT and have a characteristic substantially same with those shown in FIG. 4 .
  • An operating temperature of the transistors, the turn-on voltage Vt, the resistance of the load resistors, R 11 and R 12 and the resistance of the load resistors, R 21 and R 22 are 45° C., 0.7V, 3.2 k ⁇ , and 3.0 k ⁇ , respectively.
  • One of load resistors R 22 in the second differential amplifier 26 may be replaced to a diode.
  • FIG. 1 shows behaviors of the collector bias Vce 1 of the transistor Q 1 against the input current Iin to the TIA 40 .
  • transistors, Q 1 to Q 12 are assumed to be a type of InP-HBT and have a characteristic substantially same with those shown in FIG. 4 .
  • the solid line is obtained in a condition where the power supply is 5.2V
  • the broken line corresponds to a condition where the power supply is increased by +10% from the standard (5.2V)
  • the dotted line corresponds to a condition where the power supply is decreased by ⁇ 10% from the standard.
  • FIG. 9 shows the output offset voltage Vout 1 -Vout 2 of the circuit 100 against the input current Iin. Solid, broken, and dotted lines correspond to the conditions of the power supply of 5.2V, 5.2V+10%, and 5.2V ⁇ 10%, respectively. As shown in FIG. 9 , the output offset voltage may be kept small, less than 30 mV, even the input current Iin and the power supply Vcc vary.
  • FIG. 10 is a circuit diagram of the reference generator 20 a according to the third embodiment of the invention.
  • the reference generator 20 a of the present embodiment includes three transistors, Q 5 to Q 7 , a resistor R 5 and two current sources, I 2 and I 3 .
  • the transistors, Q 7 and Q 5 constitute the left unit, while the resistor R 5 and the transistor Q 6 constitute the right unit. Two units are commonly connected to the current source I 2 and grounded through the current source I 2 .
  • the collector of the transistor Q 7 is directly connected to the power supply Vcc, while, the transistor Q 6 is biased by the power supply through the resistor R 5 .
  • the reference generator 20 a of the present embodiment further includes two diodes, D 1 and D 2 , and another current source I 3 .
  • Two diodes, D 1 and D 2 are forwardly connected between the collector and the base of the transistor Q 6 , while, the other current source I 3 extracts the current from the diodes, D 3 , and D 2 .
  • the reference generator 20 a includes a differential amplifier that outputs the node voltage Vn 1 by receiving two inputs, Vave and Vave′.
  • the latter inputs Vave′ are fed back from the output Vn 1 through two diodes, D 1 and D 2 .
  • the inverting input Vave′ may be lowered by a value which is twice of the turn-on voltage of the diode, 2 ⁇ Vt; in other words, the output Vn 1 of the reference generator 20 a may be kept higher than the input Vave′ of the differential circuit by the value twice of the turn-on voltage 2 ⁇ V t .

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Amplifiers (AREA)

Abstract

A differential amplifier showing a suppressed output offset is disclosed. The differential amplifier includes a pair of differential transistors, a pair of cascode transistors, and a reference generator. One of differential transistors receives an AC signal, while, the other of differential transistors receives an average voltage of the AC signal. The reference generator receives the average voltage of the AC signal and outputs a bias commonly provided to the cascode transistor. The bias is raised by a substantially constant level from the average voltage, which compensates the output offset of the differential amplifier.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a differential circuit, in particular, the invention relates to a differential circuit with suppressed output offset.
2. Related Prior Art
A Japanese Patent Application published as JP-2001-320249A has disclosed a circuit that includes a trans-impedance amplifier (hereafter denoted as TIA) and a differential amplifier. The TIA converts a photocurrent into a voltage signal. The differential amplifier amplifies this voltage signal and converts the single phase signal to two signals complementary to each other. The output of the TIA is filtered and led to one of inputs of the differential amplifier.
When the transistors implemented within the differential amplifier show lesser breakdown characteristic, namely, the collector current of the transistor increases at high collector biases even when the base bias current is kept low, the complementary signals output from the differential amplifier vary an offset voltage thereof depending on the input current.
SUMMARY OF THE INVENTION
An aspect of the present invention relates to a circuit that converts a single phase signal into two signals complementary to the others. The circuit comprises a differential circuit and a reference generator. The differential circuit includes two units and a current source commonly connected to the units. Each of units includes a differential transistor, a cascode transistor and a load resistor connected in series. One of units receives the single phase signal in the differential transistor thereof, while, the other of units receives an average voltage obtained by filtering the single phase signal. The reference generator generates a reference voltage which has a difference with respect to the average voltage. The cascode transistor in respective units is commonly biased by the reference voltage. A feature of the present invention, the difference between the reference voltage and the average voltage is substantially constant independent of an intensity of the signal phase input; accordingly, the collector bias of the differential transistor in respective units, which is lowered from the reference voltage by the base bias of the cascode transistor, may be substantially in constant independent of the single phase input and of the fluctuation of the power supply.
BRIEF DESCRIPTION OF DRAWINGS
The invention may be more completely understood in consideration of the following detailed description of various embodiments of the invention in connection with the accompanying drawings, in which:
FIG. 1 is a circuit diagram of a conventional differential circuit;
FIG. 2 is a block diagram of a receiver circuit that implements the differential circuit shown in FIG. 1;
FIG. 3 shows behaviors of the collector bias of the transistor applied to the differential circuit;
FIG. 4 shows a behavior of the collector current Ic against the collector bias Vce of a bipolar transistor applied to the paired transistor of the differential circuit;
FIG. 5 shows a behavior of an output offset voltage of the differential amplifier against the input current;
FIG. 6 is a circuit diagram of a differential amplifier according to the first embodiment of the invention;
FIG. 7 is a circuit diagram, of a differential amplifier according to the second embodiment of the invention;
FIG. 8 shows behaviors of the collector bias Vce of the transistor applied to the differential circuit shown in FIG. 7 against the input current Iin;
FIG. 9 shows behaviors of the output offset of the complementary signals output from the receiver circuit shown in FIG. 2 against the input current as varying the power supply; and
FIG. 10 shows a circuit diagram of a differential amplifier according to the third embodiment of the present invention.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
First, a conventional example of an optical receiver will be described. FIG. 1 is a circuit diagram of the conventional conversion circuit 101 that comprises a differential circuit 10, a filter 12, and a reference generator 14. The input terminal IN of the differential circuit 10 receives an output Vin of the TIA 40 which includes an amplifier 42 and a trans-impedance RTIA. The TIA 40 receives a photocurrent Iin output from a photodiode 50 and converts the photocurrent Iin into a voltage Vin which is provided to the input IN. The filter 12 includes a series circuit of a resistor Rave and a capacitor Cave between the input IN and the ground. The voltage Vin appeared in the input IN may be filtered by the filter 12 and an average voltage Vave is output from a node between the resistor Rave and the capacitor Cave. The reference generator 14 includes two resistors, R3 and R4, connected in series between the power supply Vcc and the ground, and a current source I2. The reference generator 14 generates a reference voltage Vn1 between two resistors, R3 and R4.
The differential circuit 10 includes first to fourth transistors, Q1 to Q4, two emitter resistors, R1 and R2, two load resistors, RL1 and RL2, and a current source I1. The emitter of the first transistor Q1 is grounded through a series circuit of the first emitter resistor R1 and the current source I1; the base thereof receives the input voltage Vin; and the collector thereof is connected to the emitter of the third transistor Q3. The base of the third transistor Q3 receives the reference voltage Vn1, while, the collector receives the power supply yea through the first load resistor RL1. The first output OUT1 of the differential circuit 10 is extracted from the collector of the third transistor Q3.
Similarly, the second transistor Q2 is grounded in the emitter thereof through the series circuit of the second emitter resistor R2 and the current source I1; the base thereof receives the average voltage Vave of the filter 12; and the collector thereof is connected to the emitter of the fourth transistor Q4. The base of the fourth transistor Q4 receives the reference voltage Vn1, while, the collector thereof is coupled with the power supply Vcc through the second load resistor RL2. The other output OUT2 of the differential circuit is extracted from the collector of the fourth transistor Q4. In the circuit shown in FIG. 1, two transistors, Q2 and Q4, operate as a cascade transistor for respective driving transistors, Q1 and Q2.
Two outputs, OUT1 and OUT2, output signals, Vout1 and Vout2, complementary to the others. Because the base of the third transistor Q3 and that of the fourth transistor Q4 are commonly connected to the node N1, which is the output of the reference generator 14, and receive the reference voltage Vn1; and the emitters thereof are connected to respective collectors of the paired transistors, Q1 and Q2; accordingly, the collectors of the transistors, Q1 and Q2, are biased in a level decreased from the reference voltage Vn1 by the base-emitter voltage Vbe of the transistors, Q3 and Q4.
Emitters of the transistors, Q1 and Q2, are commonly connected to the node N2 through respective emitter resistors, R1 and R2. The emitter resistors, R1 and R2, may compensate an unbalanced state of the paired transistors, Q1 and Q2. That is, the base of the second transistor Q2 receives the average voltage Vave of the filter 12, which is lowered from the input Vin by the bias current for the base of the second transistor Q2 multiplied by the resistance of the resistor Rave. This input offset of the paired transistors, Q1 and Q2, may be compensated by differentiating the resistance of the emitter resistors, R1 and R2. Setting the resistance of the second resistor R2 less than that of the first resistor R1, the collector current Ic2 of the second transistor Q2 may be substantially equal to the collector current Ic1 of the first transistor Q1, which may set the output offset between two outputs, Vout1 and Vout2, complementary to the others. It is preferable to equalize the resistance of two load resistors, RL1 and RL2, not only for compensating the output offset but equalizing the voltage gain of the paired transistors, Q1 and Q2. Moreover, the desired output offset may be set by adjusting the balance of two emitter resistors, R1 and R2.
In the passive optical network system, which is often called as the PON system, the input optical level detected by the PD 50 widely diffuses depending on respective subscribers. Even in such cases, the differential circuit 10 may output signals, Vout1 and Vout2, complementary to each other by differentiating the input voltage signal Vin from the filtered average voltage Vave.
However, the circuit 101 fixes the voltage level Vn1 at the node N1 by the reference generator 14; accordingly, the paired transistors, Q1 and ( ), are biased in the collector thereof by the voltage level Vn1 lowered by the base-emitter voltage Vbe of the transistors, Q3 and Q4.
FIG. 2 is a block diagram of an optical receiver circuit 110 that may be implemented with the conventional circuit 101 or a circuit 100 according to the present invention. The receiver circuit 110 includes the TIA 40, the circuit, 100 or 101, and buffers, 70 to 74. The TIA 40 receives the input Iin, while, the buffer 74 outputs signals, Dout1 and Dout2, which are complementary to each other. The circuit, 100 or 101, may provide a plurality of buffers, 70 to 74, in a downstream side thereof to ensure a necessary voltage gain. When the circuit 101 or 100, has an enough gain, the downstream buffers, 70 to 74, may decrease the number thereof, or may be fully omitted.
FIG. 3 shows behaviors of the collector bias, Vce1 and Vce2, of the paired transistors, Q1 and Q2, with respect to the input current Iin of the TIA 40. The collector biases, Vce1 and Vce2, widely vary as varying the input current Iin. For instance, as shown in FIG. 3, the collector biases, Vce1 and Vce2, vary by ΔVce for the input current Iin up to 3 mA. Because the inputs of the paired transistors, Q1 and Q2, are unbalanced as described above; specifically, the input of the transistor Q2 is lowered by the resistor Rave and the base bias current flowing therein, the circuit, 100 or 101, may compensate this unbalance by adjusting the resistance of two emitter resistors, R1 and R2, so as to set the collector bias Vce2 of the second transistor Q2 slightly greater than that Vce1 of the first transistor Q1.
FIG. 5 shows the output offset voltage between two outputs, Vout1 and Vout2, with respect to the input current Iin of the TIA 40. In FIG. 5, filled circles correspond to simulation results, while, open circles correspond to measured results. In these analyses, four transistors, Q1 to Q4, whose static characteristics are shown in FIG. 4, are used. That is, transistors, Q1 to Q4, are a type of the hetero-bipolar transistor (HBT) made of InP based material. Such HBTs clearly show semi-breakdown behaviors when the collector bias Vce exceeds 2 volts as shown by a broken circle. The node voltage Vn1, the power supply voltage Vcc, the resistance of resistors, Rave, R1, R2, RL1 and RL2, are assumed to be 4.6V, −5.2V, 2 kΩ, 58.8Ω, 12.5Ω, 200Ω and 200Ω, respectively. The capacitance of the capacitor Cave is assumed to be 2.2 nF.
As shown in FIG. 5, the collector biases, Vce1 and Vce2, increase as the input current Iin becomes large, which causes the semi-breakdown in the transistors, Q1 and Q2, as shown in FIG. 3 and the output offset voltage increases. Thus, when the transistors, Q1 and Q2, have lesser performance in the breakdown voltage for the collector bias Vce, the output offset voltage between complementary outputs, Vout1 and Vout2, depends on the input. That is, the output offset voltage is hard to be kept in a preset level for the conventional circuit 101.
Next, preferred embodiments according to the present invention will be described in detail, where the embodiments may suppress the output offset voltage between the complementary signals.
First Embodiment
FIG. 6 is a circuit diagram according to the first embodiment of the present invention. The differential circuit 100 substitutes the reference generator 14 shown in FIG. 1 with another reference generator 20 to generate a base bias for the cascode transistors. The reference generator 20 includes a differential amplifier 22 that provides a non-inverting input for receiving the filtered output Vave and two diodes, D1 and D2, forwardly connected between the output and the inverting input of the differential amplifier 22. According to the circuit shown in FIG. 6, the output voltage Vn1 of the reference generator 20 becomes higher than the input Vave thereof by a value twice of a turn-on voltage Vt of a junction diode; that is:
Vn 1 =Vave+2×Vt.
Thus, the reference generator 20 may set the voltage difference between the input Vave and the node voltage Vn1. Moreover, this voltage difference may be variable by selecting a number of diodes connected in series between the output and the inverting input thereof.
Because the base biases Vbe of the transistors, Q1 to Q4, are automatically set to be the turn-on voltage Vt of a diode, which is typically about, 0.7V, the collector bias Vce2 of the second transistor Q2 may become substantially equal to twice of the turn-on voltage 2×Vt. Although the collector bias Vce1 of the first transistor Q1 becomes higher than that Vce2, ˜2×Vt, of the second transistor Q2 by a voltage drop by the third resistor Rave due to the base bias current therefore, the emitter resistors, R1 and R2, may compensate this unbalanced bias.
According to the first embodiment of the present invention, the reference generator 20 may keep the collector bias Vce of the transistors, Q1 and Q2, measured from the base input Vave of the second transistor Q2 substantially in constant independent of the input current Iin. The output offset voltage of the complimentary signals, Vout1 and Vout2, may be independent of the input current Iin.
Second Embodiment
FIG. 7 is a circuit diagram which specifically reflects the circuit shown in FIG. 6. The TIA 40 and the PD 50 are not shown in FIG. 7. The reference generator 20 to generate the base bias voltage includes 2 differential amplifiers, 24 and 26, connected in series and an emitter follower 28. The first differential amplifier 24 includes 4 transistors, Q5 to Q8, two load resistors, R11 and R12, and 2 current sources, I2 and I3. The resistor two transistors, Q7 and Q5, and the current source I2 are connected in series between the power supply Vcc and the ground. Specifically, the emitter of the transistor Q5 is grounded through the current source I2, while the collector thereof is connected to the emitter of the other transistor Q7. The collector of the transistor Q7 is biased by the power supply Vcc through the resistor R11. Similarly, the resistor R12, two transistors, Q8 and Q6, and the current source I2 are connected in series in this order between the power supply Vcc and the ground. The emitter of the transistor Q5 is grounded through the current source I2, while, the collector thereof is coupled with the emitter of the other transistor Q8. The collector of the other transistor Q8 is biased by the power supply Vcc through the resistor R12. Bases of two transistors, Q7 and Q8, are commonly connected to the node N1, which is the output of the reference generator 20, that is, the anode of the diode D2 connected in series. The cathode of the diode D1 is coupled with the base of the transistor Q6 but grounded through the other current source I3. The output Vave of the filter 12 is led to the base of the transistor Q5.
The emitter follower 28 includes two transistors, Q9 and Q10, two diodes, D3 and D4, and two current sources, I4 and I5. One of units including the transistor Q9, the diode D3 and the current source I4 is connected between the power supply Vcc and the ground; while, the other unit including the transistor Q10, the diode D4 and the current source I5 is also connected between the power supply Vcc and the ground. Two diodes, D3 and D4, may adjust the output level led from the cathode thereof with respect to the input provided to the base of the transistors, Q9 and Q10. Although the embodiment shown in FIG. 7 provides only one diode in respective units, two or more diodes may be implemented.
Signals whose level is dropped by the emitter follower 28 are led to the second differential amplifier 26. The differential amplifier 26 includes two transistors, Q11 and Q12, two resistors, R21 and R22, and the current source I6. The transistor Q11 and the resistor 21 constitute the left unit; while, the transistor Q12 and the resistor R22 constitute the right unit. Two units are commonly connected to the current source I6. The output of the second differential amplifier 26, which is provided from the collector of the transistor Q11 is led to the node N1 with the voltage of Vn1.
FIG. 8 shows behaviors of the collector bias Vce1 of the transistor Q1 against the input current Iin to the TIA 40. In this analysis, transistors, Q1 to Q12, are assumed to be a type of InP-HBT and have a characteristic substantially same with those shown in FIG. 4. An operating temperature of the transistors, the turn-on voltage Vt, the resistance of the load resistors, R11 and R12 and the resistance of the load resistors, R21 and R22, are 45° C., 0.7V, 3.2 kΩ, and 3.0 kΩ, respectively. One of load resistors R22 in the second differential amplifier 26 may be replaced to a diode. In FIG. 8, the solid line is obtained in a condition where the power supply is 5.2V, the broken line corresponds to a condition where the power supply is increased by +10% from the standard (5.2V), while, the dotted line corresponds to a condition where the power supply is decreased by −10% from the standard. Even when the input current Iin varies to 3 mA; moreover even the power supply fluctuates, the collector bias Vce1 of the transistor Q1 may be kept substantially in constant.
FIG. 9 shows the output offset voltage Vout1-Vout2 of the circuit 100 against the input current Iin. Solid, broken, and dotted lines correspond to the conditions of the power supply of 5.2V, 5.2V+10%, and 5.2V−10%, respectively. As shown in FIG. 9, the output offset voltage may be kept small, less than 30 mV, even the input current Iin and the power supply Vcc vary.
Third Embodiment
A circuit according to the third embodiment of the invention simplifies the differential amplifier in the reference generator 20 of the second embodiment. FIG. 10 is a circuit diagram of the reference generator 20 a according to the third embodiment of the invention. The reference generator 20 a of the present embodiment includes three transistors, Q5 to Q7, a resistor R5 and two current sources, I2 and I3. The transistors, Q7 and Q5, constitute the left unit, while the resistor R5 and the transistor Q6 constitute the right unit. Two units are commonly connected to the current source I2 and grounded through the current source I2. The collector of the transistor Q7 is directly connected to the power supply Vcc, while, the transistor Q6 is biased by the power supply through the resistor R5. The reference generator 20 a of the present embodiment further includes two diodes, D1 and D2, and another current source I3. Two diodes, D1 and D2, are forwardly connected between the collector and the base of the transistor Q6, while, the other current source I3 extracts the current from the diodes, D3, and D2.
The reference generator 20 a includes a differential amplifier that outputs the node voltage Vn1 by receiving two inputs, Vave and Vave′. The latter inputs Vave′ are fed back from the output Vn1 through two diodes, D1 and D2. Thus, the inverting input Vave′ may be lowered by a value which is twice of the turn-on voltage of the diode, 2×Vt; in other words, the output Vn1 of the reference generator 20 a may be kept higher than the input Vave′ of the differential circuit by the value twice of the turn-on voltage 2×Vt.
While there has been illustrated and described what are presently considered to be example embodiments of the present invention, it will be understood by those skilled in the art that various modifications may be made, and equivalents may be substituted, without departing from the true scope of the invention. Additionally, many modifications may be made to adapt a particular situation to the teachings of the present invention without departing from the central inventive concept described herein. For instance, embodiments above described adjust the emitter resistors, R1 and R2, so as to suppress the output offset voltage; however, the emitter resistors, R1 and R2, may be set in the resistance thereof so as to set a preset offset voltage in the output of the receiver circuit 110. Therefore, it is intended that the present invention not be limited to the particular embodiments disclosed, but that the invention include all embodiments falling within the scope of the appended claims.

Claims (11)

1. A differential amplifier configured to convert a single phase signal into two signals complementary to each other, comprising:
a pair of differential transistors, one of differential transistors receiving a modulating signal and another of differential transistors receiving an average voltage generated by filtering said modulating signal, said differential transistors constituting a differential circuit accompanied with a current source commonly connected to respective emitters of said differential transistors;
a reference generator configured to generates a reference voltage by receiving said average voltage, said reference voltage having a difference substantially constant with respect to said average voltage; and
first and second cascode transistors, said first cascode transistor being connected to said one of differential transistors and said second cascode transistor being connected to said another differential transistor, said first and second cascode transistors being commonly biased in a base thereof by said reference voltage.
2. The differential amplifier of claim 1,
wherein each of said differential transistors has an emitter connected to a current source through respective emitter resistors each having resistance different to each other.
3. The differential amplifier of claim 1,
wherein said reference generator includes another differential circuit having a non-inverting input, an inverting input and an output, said non-inverting input receiving said average voltage, said output generating said reference voltage,
wherein said another differential circuit further includes a diode forwardly connected between said output and said inverting input of said another differential circuit.
4. The differential amplifier of claim 3,
wherein said diode causes a voltage corresponding to a turn-on voltage of a junction diode between said output and said inverting input of said another differential circuit.
5. The differential amplifier of claim 4,
wherein said another differential circuit further includes a current source connected to said inverting input, said current source flowing an idle current in said diode connected between said output and said inverting input of said another differential circuit.
6. The differential amplifier of claim of claim 1,
wherein said reference generator includes another differential circuit having a non-inverting input, an inverting input and an output, said non-inverting input receiving said average voltage, said output generating said reference voltage,
wherein said another differential circuit further includes a plurality of diodes between said output and said inverting input of said another differential circuit, each of said diodes being forwardly connected in series.
7. The differential amplifier of claim 6,
wherein said another differential circuit further includes a current source connected to said inverting input, said current source flowing an idle current in said diodes connected between said output and said inverting input of said another differential circuit.
8. A circuit for converting a single phase signal to two signals complementary to each other, comprising:
a differential circuit including a pair of units and a current source, each of said units including a differential transistor, a cascode transistor and a resistor connected in series to each other,
wherein said differential transistor in respective units has an emitter connected to said current source, said differential transistor in one of said units receives said single phase input and said differential transistor in another of said units receives an average voltage generated by filtering said single phase input,
wherein said cascode transistor in respective units has a base commonly biased by a reference voltage and outputs one of said signals complementary to others; and
a reference generator includes a plurality of diodes, a non-inverting input, an inverting input and an output,
wherein said non-inverting input receives said average voltage, and said diodes are forwardly connected between said output and said inverting input of said reference generator,
wherein said reference generator provides said reference voltage to said cascode transistor in respective units.
9. The circuit of claim 8,
wherein each of said units further includes an emitter resistor connected between said differential transistor and said current source,
wherein each of said emitter resistors has resistance different from others.
10. The circuit of claim 8,
wherein said diodes generate a voltage drop corresponding to a turn-on voltage of a junction diode multiplied by a number of said diodes between said output and said inverting input of said reference generator.
11. The circuit of claim 10,
wherein said reference generator further includes a current source connected to said inverting input, said current source flowing an idle current in said diodes connected between said output and said inverting input of said other differential amplifier.
US13/077,099 2010-04-01 2011-03-31 Conversion circuit from single phase signal to differential phase signal Active US8362841B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2010-084985 2010-04-01
JP2010084985A JP2011217237A (en) 2010-04-01 2010-04-01 Electronic circuit

Publications (2)

Publication Number Publication Date
US20110241777A1 US20110241777A1 (en) 2011-10-06
US8362841B2 true US8362841B2 (en) 2013-01-29

Family

ID=44708929

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/077,099 Active US8362841B2 (en) 2010-04-01 2011-03-31 Conversion circuit from single phase signal to differential phase signal

Country Status (2)

Country Link
US (1) US8362841B2 (en)
JP (1) JP2011217237A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9400326B2 (en) 2011-10-06 2016-07-26 Laser Technology, Inc. Non-saturating receiver design and clamping structure for high power laser based rangefinding instruments

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001320249A (en) 2000-05-08 2001-11-16 Sumitomo Electric Ind Ltd Amplifier circuit and light receiving circuit
US7420423B2 (en) * 2005-09-27 2008-09-02 Electronics And Telecommunications Research Institute Active balun device

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5696725U (en) * 1979-12-25 1981-07-31
JPH07105663B2 (en) * 1990-02-13 1995-11-13 旭光学工業株式会社 Amplifier
JP3147082B2 (en) * 1997-10-15 2001-03-19 日本電気株式会社 Differential amplifier circuit

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001320249A (en) 2000-05-08 2001-11-16 Sumitomo Electric Ind Ltd Amplifier circuit and light receiving circuit
US7420423B2 (en) * 2005-09-27 2008-09-02 Electronics And Telecommunications Research Institute Active balun device

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9400326B2 (en) 2011-10-06 2016-07-26 Laser Technology, Inc. Non-saturating receiver design and clamping structure for high power laser based rangefinding instruments

Also Published As

Publication number Publication date
US20110241777A1 (en) 2011-10-06
JP2011217237A (en) 2011-10-27

Similar Documents

Publication Publication Date Title
KR102454811B1 (en) Envelope-tracking current bias circuit with improved offset cancellation
JP4472874B2 (en) Detection circuit
US8742852B2 (en) Optical receiver compensating input offset
US9954622B2 (en) Trans-impedance amplifier and optical receiver including the same
JP5861363B2 (en) Amplifier
US10326416B2 (en) Amplifier
JP2013115562A (en) Transimpedance amplifier
AU679791B2 (en) Transimpedance amplifier circuit with feedback and load resistor variable circuits
US6169452B1 (en) Gain control, variable gain and automatic gain control amplifiers including differential circuit transistors and current splitter
JP2012178683A (en) Variable gain differential amplifier circuit
EP1884785A1 (en) A device for comparing the peak value of at least one voltage signal with a reference voltage
US9660601B2 (en) Amplifier with compensation of gain in low frequencies
JP4137123B2 (en) Preamplifier for optical reception
CN110546883B (en) Transimpedance amplifier circuit
US6801084B2 (en) Transimpedance amplifier and circuit including the same
US8362841B2 (en) Conversion circuit from single phase signal to differential phase signal
US20120049895A1 (en) Amplifying circuit and current-voltage conversion circuit
US20150365060A1 (en) Transimpedance amplifier and light reception circuit
US8816772B2 (en) Differential amplifier with function of variable gain and optical receiver implemented with the same
CN116075797A (en) Logarithmic current-voltage converter
US9543906B2 (en) Optical receiver to enhance dynamic range thereof
Mičušik et al. Transimpedance amplifier with 120 dB dynamic range
US11394352B2 (en) Transimpedance amplifier circuit
US4904860A (en) Optical signal detection circuit with constant current sources
CN110568890A (en) transimpedance amplifier circuit and communication device

Legal Events

Date Code Title Description
AS Assignment

Owner name: SUMITOMO ELECTRIC INDUSTRIES, LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ITO, MAKOTO;SAWADA, SOSAKU;REEL/FRAME:026230/0807

Effective date: 20110421

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8