US8250392B2 - Fast turn-on/off for energy efficient ethernet - Google Patents
Fast turn-on/off for energy efficient ethernet Download PDFInfo
- Publication number
- US8250392B2 US8250392B2 US12/622,592 US62259209A US8250392B2 US 8250392 B2 US8250392 B2 US 8250392B2 US 62259209 A US62259209 A US 62259209A US 8250392 B2 US8250392 B2 US 8250392B2
- Authority
- US
- United States
- Prior art keywords
- gate
- duration
- node
- energy storage
- storage element
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 230000002457 bidirectional effect Effects 0.000 claims abstract description 39
- 239000003990 capacitor Substances 0.000 claims abstract description 19
- 230000007704 transition Effects 0.000 claims abstract description 14
- 238000004146 energy storage Methods 0.000 claims description 33
- 238000000034 method Methods 0.000 claims description 23
- 238000004891 communication Methods 0.000 claims description 14
- 230000008569 process Effects 0.000 description 7
- 238000013461 design Methods 0.000 description 3
- 230000005540 biological transmission Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000012546 transfer Methods 0.000 description 2
- 230000009471 action Effects 0.000 description 1
- 230000003044 adaptive effect Effects 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000009429 electrical wiring Methods 0.000 description 1
- 230000005670 electromagnetic radiation Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000000835 fiber Substances 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000007726 management method Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000011084 recovery Methods 0.000 description 1
- 230000004622 sleep time Effects 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L12/00—Data switching networks
- H04L12/02—Details
- H04L12/12—Arrangements for remote connection or disconnection of substations or of equipment thereof
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
- G06F1/32—Means for saving power
- G06F1/3203—Power management, i.e. event-based initiation of a power-saving mode
- G06F1/3234—Power saving characterised by the action undertaken
- G06F1/325—Power saving in peripheral device
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D30/00—Reducing energy consumption in communication networks
- Y02D30/50—Reducing energy consumption in communication networks in wire-line communication networks, e.g. low power modes or reduced link rate
Definitions
- the present invention relates to circuits for fast turn-on/off in energy efficient Ethernet systems.
- EEE Energy Efficient Ethernet
- LPI Low Power Idle
- IEEE Institute of Electrical and Electronic Engineers
- the standardization process is specified for 100BASE-TX (Full Duplex), 1000BASE-T (Full Duplex), 10GBASE-T, 10GBASE-KR, 10GBASE-KX4, and 1000BASE-KX Ethernet networks, but the principles can be extended to all Ethernet networks.
- the MAC layer requests the PHY layer to enter or exit LPI.
- the PHY sends Sleep Symbols for a fixed duration (“a sleep time”), upon which the PHY layer goes into a Quiet duration, which is a period of low power consumption.
- the PHY layer Periodically, the PHY layer temporarily “wakes-up” and enters Refresh duration, during which the PHY layer transmits Refresh Symbols for timing recovery and parameter synchronization.
- the PHY layer Upon request by the MAC layer, or if activated by received data, the PHY layer enters a Wake duration, during which time transmit and receive paths are activated, but no data is transmitted or received in order to give the system time to wake-up and transition fully to an active state.
- the present invention allows for fast turn-on/turn-off for a communication device, such as an Energy Efficient Ethernet device.
- Control logic provides a control signal to selectively enable or disable circuitry of the communication device.
- a bidirectional device includes a storage element and a switch responsive to the control signal, the bidirectional device coupled to the control logic and a node of the circuitry the communication device. Based on the control signal, the switch of the bidirectional device either i) stores charge from the node to the energy storage element during a first duration, or ii) provides charge from the energy storage element to the node during a second duration, the first duration greater than the second duration.
- FIG. 1 shows an exemplary block diagram of a fast turn-on system (FTOS) for EEE devices
- FIG. 2 shows an exemplary, simplified circuit schematic for Ethernet PHY circuitry of FIG. 1 incorporating a bidirectional device operating in accordance with embodiments of the present invention
- FIG. 3 shows an exemplary embodiment of bidirectional device 201 of FIG. 2 ;
- FIG. 4 shows an alternative exemplary embodiment of bidirectional device 201 of FIG. 2 .
- Embodiments of the present invention provide for improvements in turn-on time for active portions, such as analog circuits, of Energy Efficient Ethernet (EEE) devices by storing energy through a bidirectional device from a certain node in the device during an active state, continuing to store the energy when the device enters a Low Power Idle (LPI) state, and then allowing the energy to return to the node through the bidirectional device when the device returns to an active state.
- EEEE Energy Efficient Ethernet
- analog voltage at the node is stored in a corresponding capacitor bank.
- the bidirectional device controls the capacitor bank so as to charge relatively slowly to store energy, and when the device transitions to LPI, the charge is maintained in the capacitor bank.
- the bidirectional device When the device returns to the active state through Ethernet data activity, the bidirectional device allows the capacitor bank to discharge relatively rapidly to the node, thereby improving the turn-on time of the circuit elements coupled to the node.
- the action of the bidirectional device might be controlled by a state machine.
- FIG. 1 shows an exemplary block diagram of a fast turn-on system (FTOS) 100 for EEE devices.
- FTOS 100 includes LPI controller 101 , which might be implemented with state machine logic or with a form of processor.
- LPI controller 102 is coupled to EE Ethernet high layer Interface 102 .
- EE Ethernet high layer interface 102 receives commands, including EEE commands, for implementation at the Physical layer (or “PHY”, such as described in the well known OSI model). Commands that might be received by EE Ethernet high layer interface 102 from the MAC layer correspond to powering up circuitry in an active state or powering down circuitry in the LPI state.
- EE Ethernet high layer Interface 102 translates these commands into a format (e.g., state machine input) for LPI controller 101 .
- LPI controller 101 is coupled to Ethernet PHY circuitry 103 ( a ) through 103 ( n ).
- Each of Ethernet PHY circuitry 103 ( a ) through 103 ( n ) represents a portion of Ethernet circuitry at the PHY layer of, for example, an Ethernet transceiver.
- Ethernet PHY circuitry 103 ( a ) might represent driver circuitry of a transmit (TX) circuit module
- Ethernet PHY circuitry 103 ( b ) might represent driver circuitry of a receive (RX) circuit module
- Ethernet PHY circuitry 103 ( c ) might represent circuitry of a timing and synchronization circuit module.
- LPI controller 101 selectively applies signals to one or more of Ethernet PHY circuitry 103 ( a ) through 103 ( n ) to transition such circuitry between active and LPI states.
- FIG. 2 shows an exemplary, simplified circuit schematic for Ethernet PHY circuitry 103 ( a ) of FIG. 1 incorporating bidirectional device 201 operating in accordance with embodiments of the present invention.
- resistors R 1 , R 2 , R 3 , R 4 , R 5 ; capacitor C 2 ; and transistors Q 1 and Q 2 represent typical driver circuitry of a TX circuit biased from supply voltage VCC.
- Bidirectional device 201 receives a logic state signal from LPI controller 101 to either store or provide energy through node N 2 to one or more certain nodes in the device, such as shown in FIG. 2 at node N 3 .
- Bidirectional device 201 stores energy from the one or more certain nodes in the device in energy storage element 202 during an active state, continuing to store the energy when the device enters a Low Power Idle (LPI) state, and then allowing the energy to return to the one or more certain nodes in the device from the bidirectional device when the device returns to an active state.
- LPI Low Power Idle
- energy storage element 202 is shown in the FIGs. incorporated in bidirectional device 201 , the present invention is not so limited and energy storage element 202 might be implemented separate from the bidirectional device.
- analog voltage at node N 3 is stored in corresponding energy storage element 202 , which might be implemented as a capacitor bank having capacitance C 1 .
- bidirectional device 201 controls the capacitor bank so as to charge relatively slowly to store energy, and when the device transitions to LPI, the charge is maintained in the capacitor bank.
- bidirectional device 201 allows the capacitor bank to discharge relatively rapidly to node N 3 .
- FIG. 3 shows an exemplary embodiment of bidirectional device 201 of FIG. 2 .
- Bidirectional device 201 receives a control input signal from LPI controller 101 , which might be a logic “1” or logic “0”, depending on design, where the logic value represents a command to either i) capture (e.g., with a logic “1” command) charge from an external node (e.g., node N 3 ) or ii) transfer (e.g., with a logic “0” command) charge to the external node.
- Bidirectional device 201 includes inverter 302 which provides an inverted version of the control input signal.
- T-gate 303 is implemented with transistors having relatively large gate width
- T-gate 304 is implemented with transistors having a relatively small gate width
- T-gate 303 has its first (non-inverting) and second (inverting) gate voltage terminals coupled to the control input and inverted control input signals, respectively
- T-gate 304 has its first (non-inverting) and second (inverting) gate voltage terminals coupled to the inverted control input and control input signals, respectively.
- T-gate 303 and T-gate 304 are enabled or disabled, corresponding to a low-impedance or a high impedance, respectively, between output node N 2 (and hence, e.g., N 3 ) and corresponding energy storage element 202 .
- T-gate 303 switches on (conducting) with a low impedance, allowing charge to flow from energy storage element 202 to output node N 2
- T-gate 304 is disabled (non-conducting).
- T-gate 304 switches on with a high impedance, allowing charge to flow to energy storage element 202 to output node N 2
- T-gate 303 is disabled. Therefore, T-Gate 303 and T-gate 304 combine to operate as a bidirectional switch.
- a T-gate might be realized as a circuit including one N-type and one P-type transistor connected in parallel and controlled by inverted gate voltages. This combination of N-type and P-type transistors allows for efficient switching in CMOS technology. If the gate voltage of the N-type transistor is ‘GND’, the P-type transistor has a gate voltage of ‘VCC’ and both transistors are non-conducting. On the other hand, if the gate voltage of the N-type transistor is ‘VCC’ and the gate voltage of the P-type transistor is ‘GND’, both transistors are conducting. If the source voltage is near VCC, there is a voltage drop across the N-type transistor but (almost) no voltage drop across the P-type transistor. If the source voltage is near GND, the N-type transistor has (almost) no voltage drop. Because of the symmetry of standard MOS transistors, generally source and drain are not differentiated in a T-gate.
- the gate width of T-gates 303 and 304 is related to the impedance of the T-gate, and, therefore, the impedance seen between output node N 2 (and hence, e.g., N 3 ) and corresponding energy storage element 202 .
- ON-impedance of a MOS is, with constant gate length, inversely proportional to gate width; therefore, wider gate width, in general, translates to lesser impedance. While described embodiments relate T-gates 303 and 304 by the relative width of their respective gates, other embodiments of the present invention might, instead, vary gate length of the MOS device to obtain the same relative difference in impedance between T-gate devices.
- Shown in FIG. 3 are scattering parameters [S charge ] and [S capture ] of T-gates 303 and 304 for the control input values corresponding to charging (providing charge from energy storage element 202 to output node N 2 ) the node N 3 when the EEE device transitions to the active state and capturing (receiving charge in energy storage element 202 from node N 2 ) energy from the node N 3 when the EEE device transitions to, and during, the LPI state.
- an additional embodiment of the present invention might include a mode of the bidirectional device switch that includes a power-down state such that, when in the power down state, both T gates are “off” and in their open, high impedance condition.
- This power-down state isolates the charge stored on the internal energy storage element from other circuitry so that it is better maintained until needed during the power up state.
- FIG. 4 shows an alternative exemplary embodiment of bidirectional device 201 of FIG. 2 , where like-numbered elements in FIGS. 3 and 4 are defined and operate in a similar manner.
- FIG. 4 shows source amplifier 401 as an additional circuit coupled between the low potential terminal of energy storage element 202 and one (i.e., driven) terminal of T-gate 303 .
- Source amplifier 401 shown as a class AB amplifier configuration with a dead zone, consumes power and drives its output terminal only when driving enabled T-gate 303 , thereby charging node N 2 .
- the size (e.g., capacitance value) of the energy storage device is no longer proportional to the amount of energy that it must deliver to the external node, allowing for an implementation with a much smaller capacitive device value. Smaller capacitance, in turn, prevents loading of external circuits, and allows for a faster charge transfer (lower RC time constant) to the external node.
- exemplary is used herein to mean serving as an example, instance, or illustration. Any aspect or design described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other aspects or designs. Rather, use of the word exemplary is intended to present concepts in a concrete fashion.
- the term “or” is intended to mean an inclusive “or” rather than an exclusive “or”. That is, unless specified otherwise, or clear from context, “X employs A or B” is intended to mean any of the natural inclusive permutations. That is, if X employs A; X employs B; or X employs both A and B, then “X employs A or B” is satisfied under any of the foregoing instances.
- the articles “a” and “an” as used in this application and the appended claims should generally be construed to mean “one or more” unless specified otherwise or clear from context to be directed to a singular form.
- a component may be, but is not limited to being, a process running on a processor, a processor, an object, an executable, a thread of execution, a program, and/or a computer.
- an application running on a controller and the controller can be a component.
- One or more components may reside within a process and/or thread of execution and a component may be localized on one computer and/or distributed between two or more computers.
- the present invention may be implemented as circuit-based processes, including possible implementation as a single integrated circuit (such as an ASIC or an FPGA), a multi-chip module, a single card, or a multi-card circuit pack.
- various functions of circuit elements may also be implemented as processing blocks in a software program.
- Such software may be employed in, for example, a digital signal processor, micro-controller, or general-purpose computer.
- the present invention can be embodied in the form of methods and apparatuses for practicing those methods.
- the present invention can also be embodied in the form of program code embodied in tangible media, such as magnetic recording media, optical recording media, solid state memory, floppy diskettes, CD-ROMs, hard drives, or any other machine-readable storage medium, wherein, when the program code is loaded into and executed by a machine, such as a computer, the machine becomes an apparatus for practicing the invention.
- the present invention can also be embodied in the form of program code, for example, whether stored in a storage medium, loaded into and/or executed by a machine, or transmitted over some transmission medium or carrier, such as over electrical wiring or cabling, through fiber optics, or via electromagnetic radiation, wherein, when the program code is loaded into and executed by a machine, such as a computer, the machine becomes an apparatus for practicing the invention.
- program code When implemented on a general-purpose processor, the program code segments combine with the processor to provide a unique device that operates analogously to specific logic circuits.
- the present invention can also be embodied in the form of a bitstream or other sequence of signal values electrically or optically transmitted through a medium, stored magnetic-field variations in a magnetic recording medium, etc., generated using a method and/or an apparatus of the present invention.
- each numerical value and range should be interpreted as being approximate as if the word “about” or “approximately” preceded the value of the value or range.
- the term “compatible” means that the element communicates with other elements in a manner wholly or partially specified by the standard, and would be recognized by other elements as sufficiently capable of communicating with the other elements in the manner specified by the standard.
- the compatible element does not need to operate internally in a manner specified by the standard.
- Couple refers to any manner known in the art or later developed in which energy is allowed to be transferred between two or more elements, and the interposition of one or more additional elements is contemplated, although not required. Conversely, the terms “directly coupled,” “directly connected,” etc., imply the absence of such additional elements.
- all gates are powered from a fixed-voltage power domain (or domains) and ground unless shown otherwise. Accordingly, all digital signals generally have voltages that range from approximately ground potential to that of one of the power domains and transition (slew) quickly. However and unless stated otherwise, ground may be considered a power source having a voltage of approximately zero volts, and a power source having any desired voltage may be substituted for ground. Therefore, all gates may be powered by at least two power sources, with the attendant digital signals therefrom having voltages that range between the approximate voltages of the power sources.
- Transistors are typically shown as single devices for illustrative purposes. However, it is understood by those with skill in the art that transistors will have various sizes (e.g., gate width and length) and characteristics (e.g., threshold voltage, gain, etc.) and may consist of multiple transistors coupled in parallel to get desired electrical characteristics from the combination. Further, the illustrated transistors may be composite transistors.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Electronic Switches (AREA)
- Power Sources (AREA)
Abstract
Description
Claims (16)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/622,592 US8250392B2 (en) | 2009-11-20 | 2009-11-20 | Fast turn-on/off for energy efficient ethernet |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/622,592 US8250392B2 (en) | 2009-11-20 | 2009-11-20 | Fast turn-on/off for energy efficient ethernet |
Publications (2)
Publication Number | Publication Date |
---|---|
US20110126028A1 US20110126028A1 (en) | 2011-05-26 |
US8250392B2 true US8250392B2 (en) | 2012-08-21 |
Family
ID=44062964
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/622,592 Active 2031-01-20 US8250392B2 (en) | 2009-11-20 | 2009-11-20 | Fast turn-on/off for energy efficient ethernet |
Country Status (1)
Country | Link |
---|---|
US (1) | US8250392B2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120284545A1 (en) * | 2009-03-25 | 2012-11-08 | Brother Kogyo Kabushiki Kaisha | Network Device |
CN105958984A (en) * | 2015-03-09 | 2016-09-21 | 德克萨斯仪器股份有限公司 | Fast blocking switch |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4093847A (en) * | 1974-09-10 | 1978-06-06 | Datametrics Corporation | Temperature control system for electric fluid heater |
US5555438A (en) * | 1991-07-24 | 1996-09-10 | Allen-Bradley Company, Inc. | Method for synchronously transferring serial data to and from an input/output (I/O) module with true and complement error detection coding |
US6570408B2 (en) * | 2001-08-16 | 2003-05-27 | International Business Machines Corporation | Charge recovery for dynamic circuits |
US20060265624A1 (en) * | 2000-12-22 | 2006-11-23 | Simple Tech, Inc. | Protection against data corruption due to power failure in solid-state memory device |
US20080225841A1 (en) | 2007-03-12 | 2008-09-18 | Bruce Conway | Method and system for low power idle signal transmission in ethernet networks |
US20080294919A1 (en) | 2007-02-07 | 2008-11-27 | Valens Semiconductor Ltd. | Ethernet low power partial functionality communication link |
US20090088908A1 (en) | 2005-08-30 | 2009-04-02 | Cisco Technology, Inc. | Low-power ethernet device |
US20090119524A1 (en) | 2007-11-07 | 2009-05-07 | Intel Corporation | Energy Efficient Ethernet Using Active/Idle Toggling |
US20090204827A1 (en) | 2008-02-12 | 2009-08-13 | Broadcom Corporation | System and method for energy savings on a phy/mac interface for energy efficient ethernet |
US20100123412A1 (en) * | 2008-11-18 | 2010-05-20 | Kabushiki Kaisha Toyota Jidoshokki | Pulse generating circuit |
US7746153B1 (en) * | 2007-11-09 | 2010-06-29 | National Semiconductor Corporation | Power FET gate charge recovery |
-
2009
- 2009-11-20 US US12/622,592 patent/US8250392B2/en active Active
Patent Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4093847A (en) * | 1974-09-10 | 1978-06-06 | Datametrics Corporation | Temperature control system for electric fluid heater |
US5555438A (en) * | 1991-07-24 | 1996-09-10 | Allen-Bradley Company, Inc. | Method for synchronously transferring serial data to and from an input/output (I/O) module with true and complement error detection coding |
US20060265624A1 (en) * | 2000-12-22 | 2006-11-23 | Simple Tech, Inc. | Protection against data corruption due to power failure in solid-state memory device |
US6570408B2 (en) * | 2001-08-16 | 2003-05-27 | International Business Machines Corporation | Charge recovery for dynamic circuits |
US20090088908A1 (en) | 2005-08-30 | 2009-04-02 | Cisco Technology, Inc. | Low-power ethernet device |
US20080294919A1 (en) | 2007-02-07 | 2008-11-27 | Valens Semiconductor Ltd. | Ethernet low power partial functionality communication link |
US20080225841A1 (en) | 2007-03-12 | 2008-09-18 | Bruce Conway | Method and system for low power idle signal transmission in ethernet networks |
US20090119524A1 (en) | 2007-11-07 | 2009-05-07 | Intel Corporation | Energy Efficient Ethernet Using Active/Idle Toggling |
US7746153B1 (en) * | 2007-11-09 | 2010-06-29 | National Semiconductor Corporation | Power FET gate charge recovery |
US20090204827A1 (en) | 2008-02-12 | 2009-08-13 | Broadcom Corporation | System and method for energy savings on a phy/mac interface for energy efficient ethernet |
US20100123412A1 (en) * | 2008-11-18 | 2010-05-20 | Kabushiki Kaisha Toyota Jidoshokki | Pulse generating circuit |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120284545A1 (en) * | 2009-03-25 | 2012-11-08 | Brother Kogyo Kabushiki Kaisha | Network Device |
US8942152B2 (en) * | 2009-03-25 | 2015-01-27 | Brother Kogyo Kabushiki Kaisha | Network device |
CN105958984A (en) * | 2015-03-09 | 2016-09-21 | 德克萨斯仪器股份有限公司 | Fast blocking switch |
Also Published As
Publication number | Publication date |
---|---|
US20110126028A1 (en) | 2011-05-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10514747B2 (en) | Low-power communication apparatus with wakeup detection and associated methods | |
US9450578B2 (en) | Integrated clock gater (ICG) using clock cascode complimentary switch logic | |
JP2007535031A (en) | State retention in data processing systems | |
KR101845095B1 (en) | Efficient entry into and recovery from a power save mode for a differential transmitter and receiver | |
US7616041B2 (en) | Data retention in operational and sleep modes | |
US9122481B2 (en) | System and method for standby power reduction in a serial communication system | |
JP4180151B2 (en) | Electronic devices with fast startup characteristics | |
US7164301B2 (en) | State retention power gating latch circuit | |
KR100351927B1 (en) | Semiconductor integrated circuit | |
US7215155B2 (en) | Control circuits and methods including delay times for multi-threshold CMOS devices | |
US7138825B2 (en) | Charge recycling power gate | |
US6492854B1 (en) | Power efficient and high performance flip-flop | |
US8767753B2 (en) | System, method and device for providing network communications | |
US20060220717A1 (en) | Flip-flop circuit having low power data retention | |
JPH11289246A (en) | Semiconductor integrated circuit | |
US20060076987A1 (en) | Multi-threshold CMOS system having short-circuit current prevention circuit | |
US8010818B2 (en) | Power efficient method for controlling an oscillator in a low power synchronous system with an asynchronous I2C bus | |
US8977869B2 (en) | Method and system for controlling power of an IC chip based on reception of signal pulse from a neighboring chip | |
US8250392B2 (en) | Fast turn-on/off for energy efficient ethernet | |
US6836175B2 (en) | Semiconductor integrated circuit with sleep memory | |
TW201419304A (en) | Low power latching circuits | |
US6965261B2 (en) | Ultra low-power data retention latch | |
US7460966B1 (en) | Microcontroller that maintains capacitors of an analog circuit in a charged state during low power operation | |
US20040008071A1 (en) | Rentention register for system-transparent state retention | |
US8884669B2 (en) | Electronic device with power mode control buffers |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: LSI CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FRATTI, ROGER;REEL/FRAME:023549/0143 Effective date: 20091113 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AG Free format text: PATENT SECURITY AGREEMENT;ASSIGNORS:LSI CORPORATION;AGERE SYSTEMS LLC;REEL/FRAME:032856/0031 Effective date: 20140506 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LSI CORPORATION;REEL/FRAME:035390/0388 Effective date: 20140814 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: AGERE SYSTEMS LLC, PENNSYLVANIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS (RELEASES RF 032856-0031);ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:037684/0039 Effective date: 20160201 Owner name: LSI CORPORATION, CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS (RELEASES RF 032856-0031);ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:037684/0039 Effective date: 20160201 |
|
AS | Assignment |
Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:037808/0001 Effective date: 20160201 Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:037808/0001 Effective date: 20160201 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041710/0001 Effective date: 20170119 Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041710/0001 Effective date: 20170119 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE Free format text: MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:047230/0133 Effective date: 20180509 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE EFFECTIVE DATE OF MERGER TO 09/05/2018 PREVIOUSLY RECORDED AT REEL: 047230 FRAME: 0133. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:047630/0456 Effective date: 20180905 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |