US7649948B2 - xDSL multistandard driver circuit - Google Patents
xDSL multistandard driver circuit Download PDFInfo
- Publication number
- US7649948B2 US7649948B2 US11/199,637 US19963705A US7649948B2 US 7649948 B2 US7649948 B2 US 7649948B2 US 19963705 A US19963705 A US 19963705A US 7649948 B2 US7649948 B2 US 7649948B2
- Authority
- US
- United States
- Prior art keywords
- xdsl
- signal
- circuit
- operational amplifier
- driver circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/0002—Modulated-carrier systems analog front ends; means for connecting modulators, demodulators or transceivers to a transmission line
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/02—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
- H03F1/0205—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
- H03F1/0211—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the supply voltage or current
- H03F1/0244—Stepped control
- H03F1/025—Stepped control by using a signal derived from the input signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45076—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
- H03F3/45475—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using IC blocks as the active amplifying circuit
Definitions
- the invention relates to an electric circuit configured to drive different xDSL signals, particularly ADSL and VDSL signals.
- DSL Digital Subscriber Line
- ADSL Asymmetric Digital Subscriber Line
- HDSL High Bit Rate Digital Subscriber Line
- IDSL ISDN Digital Subscriber Line
- MDSL Medium Bit Rate Digital Subscriber Line
- RDSL Rate Adaptive ADSL
- RADSL Reverse ADSL
- SDSL Symmetric Digital Subscriber Line
- VDSL Very High Speed Digital Subscriber Line
- DSL standards have different upstream and downstream data rates.
- Some DSL standards for instance, ADSL, MDSL, SDSL and VDSL are used in combination with a conventional telephone service (POTS), while other DSL standards are not compatible with POTS, such as HDSL and IDSL.
- POTS conventional telephone service
- the xDSL standard which has been used most widely is the ADSL standard, which has different data transmission rates for the data streams flowing to the user (downstream) and for the data streams leaving the user (upstream).
- the ADSL standard is, therefore, also called asymmetric.
- data transmission rates are typically about ten times as high downstream, i.e. toward the user, as upstream, i.e. toward the service provider.
- the downstream data transmission rates are typically between 1 and 8 Mbps, while the upstream data transmission rates are between 100 and 800 kbps.
- the data transmission rates of VDSL are much greater and reach, for instance, 25 Mbps in both data transmission directions.
- DMT digital multitone
- FIG. 1 shows an xDSL driver circuit based on the prior art.
- the xDSL driver circuit has a signal input for applying an xDSL signal which comes from an analogue front end (AFE).
- the applied xDSL signal is applied to the inputs of an operational amplifier OP via decoupling capacitors C 1 and input resistors R 1 .
- the operational amplifier OP which is a fully differential design in this exemplary embodiment, has two signal outputs which are each fed back via a feedback resistor R 2 to the corresponding input of the operational amplifier OP.
- the outputs of the operational amplifier OP are coupled to primary windings L 1 of a transformer TR via an output resistor R 4 .
- the transformer TR has secondary windings L 2 , with the ratio of the primary to the secondary windings resulting in a transformer ratio Ü.
- the transformer TR decouples a DC component from the output signal.
- a capacitor C 2 is connected in series to the secondary windings L 2 , forming a high-pass filter for decoupling the POTS telephone signals from the data signals.
- the outputs of the operational amplifier OP are also coupled crosswise via resistors R 3 to the inputs of the operational amplifier OP.
- the resistors R 3 are used for positive feedback in order to produce a synthesized output impedance for the driver circuit.
- the value of the feedback resistors R 3 determines the synthesis impedance factor, m.
- the supply voltage V DD required for the operational amplifier OP decreases.
- the operational amplifier OP or line driver has to deliver a higher output current I in order to achieve the output power determined by the standard on the line.
- the length of the signal or telephone lines between the xDSL driver circuit at the central station (central office) and the driver circuit at the user (customer premises) varies between different xDSL standards. Accordingly, the power P to be transmitted is likewise different for different xDSL standards.
- the power P which is to be output onto the line is 20 dBm for ADSL 2+ and 14.5 dBm for VDSL.
- ASDL the data are transmitted in a relatively narrow frequency band.
- the frequency bandwidth is 2.2 MHz.
- the data are transmitted in two separate subfrequency bands, with the first subfrequency band being provided for the data transmitted to the user (downstream) and the second subfrequency band being provided for the data transmitted from the user to the central station (upstream).
- a relatively small number of subfrequency bands or the small frequency bandwidth means that the risk of crosstalk in ADSL systems is relatively low.
- VDSL the data are transmitted in a relatively wide frequency band.
- VDSL 1 for example, has a frequency bandwidth of 12 MHz
- VDSL 2 for instance, has a frequency bandwidth of 17 MHz.
- three subfrequency bands are provided for the downstream data transmission direction and three subfrequency bands are provided for the upstream data transmission direction.
- the relative large transmission frequency bandwidth means that the risk of crosstalk is greater in VDSL systems than in ADSL systems.
- the signals output by the VDSL driver circuit in a VDSL system are therefore transmitted at a lower power level than in ADSL systems.
- the prescribed maximum power level is 14.5 dBm, whereas in ADSL systems a maximum power level with the line of up to 20 dBm is admissible.
- the different signal powers mean that the voltage signal swing in the signal, which is output by the operational amplifier, is also different in different xDSL standards.
- the signal swing at the output of the operational amplifier is mainly determined by the supply voltage V DD applied to the operational amplifier.
- the supply voltage for the operational amplifier is 20 V
- a typical VDSL driver circuit has a supply voltage of approximately 12 V.
- the synthesized output impedance using the positive feedback resistors R 3 minimizes the signal swing at the output of the operational amplifier and the latter's power consumption.
- the synthesis factor, m has an upper limit.
- the synthesis factor, m, in typical ADSL driver circuits is 5 to 6, whereas the synthesis factor in VDSL driver circuits is 3. The higher the transmission frequency bandwidth, the lower the admissible synthesis factor, m.
- the maximum signal swing of the output of teh operational amplifier for a VDSL driver circuit at a supply voltage of 12 V and a synthesis factor, m, 3 is 10 Vp, i.e. 10 V peak to peak.
- the xDSL driver circuit based on prior art and being shown in FIG. 1 is thus configured in accordance to the xDSL standard.
- the table below shows the most important data for configuring xDSL driver circuits based on the prior art for the ADSL standard and the VDSL standard.
- a drawback of prior art xDSL driver circuits as shown in FIG. 1 is that different xDSL driver circuits need to be provided, depending on which type of xDSL signals are being transmitted. If a user wishes to change from ADSL to VDSL, for example, then the ADSL driver circuit needs to be replaced by a VDSL driver circuit, i.e. the hardware needs to be replaced. If the user wishes to return to the ADSL standard, then the VDSL driver circuit needs to be replaced by an ADSL driver circuit again, i.e. the boards are swapped again. This is naturally very laborious for the user.
- the xDSL driver circuit based on the prior art, as shown in FIG. 1 , provides no kind of flexibility for the xDSL signal applied.
- the object is achieved in accordance with the invention by means of an electric circuit for amplifying an xDSL signal which is applied to an input of the electric circuit.
- the electric circuit is configured to be adjusted to different xDSL settings according to an operating mode control signal.
- the electric circuit is comprised of an operational amplifier and a signal monitoring circuit.
- the operational amplifier is configured to amplify the xDSL signal applied to the electric circuit.
- the operational amplifier is powered by a variable voltage supply and has a gain which is adjustable by the operating mode control signal.
- the signal monitoring circuit is activated by the operating mode control signal and is configured, when activated by the operating mode control signal, to generate a control signal to adjust the voltage of the variable voltage supply in order to adjust the maximal signal swing of the output signal of said operational amplifier.
- the control signal is generated by comparing the amplitude of the xDSL signal applied to the electric circuit with an amplitude threshold value.
- An advantage of the inventive xDSL multistandard driver circuit is that it can be programmed for different settings. By appropriately programming a software, it is possible to use the same xDSL driver circuit, i.e. the corresponding hardware, for using different xDSL standards, with only the programming changing.
- the signal monitoring circuit which is activated by the operating mode control signal increases the supply voltage for the operational amplifier on a signal-dependent basis if the signal amplitude of the applied xDSL signal exceeds the amplitude threshold value (class H mode).
- the signal monitoring circuit which is activated by the operating mode control signal adjusts a supply voltage connection of the operational amplifier from a low supply voltage to a high supply voltage if the signal amplitude of the applied xDSL signal exceeds the amplitude threshold value which has been set (class G mode).
- the signal monitoring circuit may comprises a comparator.
- the xDSL signal to be driven is applied to an input of the xDSL multistandard driver circuit.
- the inventive xDSL multistandard driver circuit is connected via at least one decoupling capacitor to an input of the signal monitoring circuit.
- the amplitude threshold value may be adjustable.
- a first resistor may be provided between the coupling capacitor and the input of the operational amplifier.
- the output of the operational amplifier may be connected via an output resistor to a primary windings of a transformer.
- the secondary windings of the transformer may be connected in series with a capacitor.
- the secondary windings of the transformer and the capacitor connected in series therewith are connected to a signal output of the xDSL multistandard driver circuit.
- the feedback resistors can be changed over using a first switching device which is actuated by the operating mode control signal.
- the supply voltages for the operational amplifier may be adjusted using a second switching device which is controlled by the control signal from the activated comparator.
- the resistance values of the feedback resistors may be programmable.
- the output resistor is fed back to the input of the operational amplifier via a further feedback resistor in order to produce a synthesized output impedance.
- the operational amplifier may be a class G power amplifier.
- the driver circuit may be of fully differential design.
- the operating mode control signal is generated by a control circuit which determines the xDSL standard which is to be set from a training signal sequence for the xDSL signal which is to be amplified.
- the driver circuit may be adjusted to an ADSL standard setting and to a VDSL standard setting on the basis of the operating mode control signal.
- FIG. 2 is a first xDSL multistandard driver circuit diagram of a first xDSL multistandard driver circuit.
- FIGS. 3 a and 3 b are signal diagrams illustrating the operation of the first xDSL multistandard driver circuit.
- FIG. 4 is a second xDSL multistandard driver circuit diagram of a second xDSL multistandard driver circuit.
- FIGS. 5 a and 5 b are signal diagrams illustrating the operation of the second xDSL multistandard driver circuit.
- FIG. 2 shows a circuit diagram of an xDSL multistandard driver circuit 1 as a first exemplary embodiment.
- the xDSL multistandard driver circuit 1 is provided for driving an xDSL signal which is applied to an input 2 a , and a signal input 2 b of the xDSL multistandard driver circuit 1 .
- the xDSL multistandard driver circuit 1 has a control input 3 to which an external operating mode control signal (MODE) is applied.
- the control connection 3 is connected to a signal monitoring circuit 5 via an internal control line 4 , with the signal monitoring circuit 5 being activated or deactivated depending on the operating mode control signal.
- the signal monitoring circuit 5 monitors the signal amplitude at the inputs 2 a , 2 b of the xDSL multistandard driver circuit 1 .
- the signal inputs 2 a , 2 b of the driver circuit 1 are connected to nodes 7 a , 7 b via decoupling capacitors 6 a , 6 b .
- the nodes 7 a , 7 b are connected firstly via lines 8 a , 8 b to signal inputs 9 a , 9 b of the signal monitoring circuit 5 and secondly via input resistors 10 a , 10 b to nodes 11 a , 11 b .
- the signal monitoring circuit 5 may also have a further control input 12 for setting an amplitude threshold value SW.
- the nodes 11 a , 11 b are connected to the non-inverting input 13 a and to the inverting input 13 b , respectively, of an operational amplifier 14 .
- the operational amplifier 14 is of fully differential design for this example.
- the operational amplifier 14 has two supply voltage connections 15 a , 15 b .
- the operational amplifier 14 has two outputs 16 a , 16 b which are connected to branching nodes 18 a , 18 b via output lines 17 a , 17 b .
- the output signal from the operational amplifier 14 is fed back to switching devices 20 a , 20 b via lines 19 a , 19 b .
- the switching devices 20 a , 20 b are controlled via control lines 21 a , 21 b , which are connected to the control input 3 of the driver circuit 1 , on the basis of the applied operating mode control signal (MODE).
- At least two parallel-connected feedback resistors 22 a , 23 a or 22 b , 23 b are connected to the two outputs of the switching devices 20 a , 20 b .
- the parallel-connected feedback resistors are connected to nodes 25 a , 25 b via lines 24 a , 24 b .
- the lines 26 a , 26 b connect the nodes 11 and the nodes 25 .
- the switching devices 20 a , 20 b By means of the first switching devices 20 a , 20 b and the parallel-connected feedback resistors 22 , 23 , an internal feedback loop is provided between the outputs 16 a and 16 b and the signal inputs 13 a and 13 b of the operational amplifier 14 .
- the switching devices 20 a , 20 b depending on the operating mode control signal (MODE), connect the feedback resistors 22 a and 22 a or the resistors 23 a and 22 b to the circuit 1 in order to set the signal gain G of the operational amplifier 14 .
- MODE operating mode control signal
- the transformer 28 has a secondary inductance 28 b which is connected in series with a capacitor 32 .
- the secondary inductance 28 b and the series-connected capacitor 32 are connected to signal output connections 34 a , 34 b of the xDSL multistandard driver circuit 1 via lines 33 a , 33 b .
- the preferably twisted signal line or telephone line 35 is connected at the output 34 of the driver circuit 1 .
- the operational amplifier 14 is operated in a class H mode, i.e. the supply voltage which is applied to the supply voltage connections 15 a , 15 b of the operational amplifier 14 is tracked to the signal profile of the applied xDSL signal.
- the signal monitoring circuit 5 uses control lines 36 a , 36 b to actuate transistors 37 a , 37 b of complementary design whose collector connections 38 a , 38 b are connected to the positive supply voltage V DD .
- the emitter connections of the transistors 37 a , 37 b are connected to nodes 39 a , 39 b which are connected to a negative supply voltage V SS via current sources 40 a , 40 b .
- Capacitors 42 a , 42 b are also connected to the nodes 39 a , 39 b via lines 41 a , 41 b , said capacitors being connected to the positive or negative supply voltage via diodes 43 a , 43 b . Between the capacitors 42 and the diodes 43 , there is a respective branch node 44 a , 44 b which is connected via lines 45 a , 45 b to the supply voltage connections 15 a , 15 b of the operational amplifier 14 .
- the xDSL multistandard driver circuit 1 can preferably be switched between an ADSL standard setting and a VDSL standard setting.
- the xDSL multistandard driver circuit 1 is adapted to the appropriate setting using a control connection 3 .
- the signal monitoring circuit 5 is deactivated via the control line 4 . Due to the deactivated signal monitoring circuit 5 , the complementary transistors 37 a , 37 b are turned off via the control lines 36 a , 36 b .
- the current sources 40 a , 40 b are used to charge the capacitors in the deactivated state of the signal monitoring circuit 5 , corresponding to the VDSL mode of operation.
- the positive supply voltage is, for instance, +6V and the negative supply voltage V SS is ⁇ 6 V
- the positive supply voltage connection 15 a of the operational amplifier has a voltage of +5.4 V applied to it and the negative supply voltage connection 15 b has a voltage of ⁇ 5.4 V applied to it, assuming a forward voltage for the diode of 0.6 V.
- the maximum signal voltage swing at the output 16 a , 16 b of the operational amplifier 14 is 2 ⁇ 5.4 V, i.e. 10.8 V.
- FIG. 3 b shows an output signal from the operational amplifier 14 for the VDSL mode of operation.
- the value of the output signal is between the two constant supply voltages.
- a supply voltage difference of 10.8 V is sufficient in the VDSL mode, because the applied VDSL signal has a relatively small signal amplitude.
- the switching device 20 is also used to connect the feedback resistor for the VDSL mode of operation, so that a gain G of, for instance, 16 is obtained.
- the control line 4 is used to activate the signal monitoring circuit 5 .
- the signal monitoring circuit 5 increases the supply voltage for the operational amplifier 14 if the signal amplitude of the applied xDSL signal exceeds a particular adjustable amplitude threshold value SW.
- This threshold value SW is preferably set using a control input 12 .
- the signal monitoring circuit 5 activated in the ADSL mode turns on the complementary transistors 37 a , 37 b via the control lines 36 a , 36 b when the threshold value SW is exceeded.
- the potential nodes 39 a , 39 b are at the positive supply voltage potential V DD and at the negative supply voltage potential V SS , respectively.
- the voltage at the voltage node 44 a thus rises from 5.4 V to 11.4 V when the transistor 37 a is turned on by the signal monitoring circuit 5 .
- the voltage at the node 44 b changes abruptly from ⁇ 5.4 V to ⁇ 11.4 V when the transistor 37 b is turned on by the signal monitoring circuit 5 .
- the signal monitoring circuit 5 increases the supply voltages for the operational amplifier 14 which are applied to the supply voltage connections 15 a , 15 b . If a signal peak appears in the applied ADSL signal, the supply voltage is readjusted accordingly, as shown in FIG. 3 a .
- the operational amplifier 14 operates in a class H mode. When a signal peak appears, then the capacitors 42 a , 42 b supply the necessary current only for a relatively short time, which is sufficient, however, to prevent the signal peak from being distorted.
- the signal monitoring circuit 5 recognizes when the signal peak has passed, and thus the transistors 37 a , 37 b are turned off again and the capacitors 42 a , 42 b charge again in order to be ready for the next signal peak.
- the signal gain G which is determined by the resistance values of the VDSL feedback resistors 22 a , is dimensioned so that the signal swing at the output of the operational amplifier 14 does not go beyond the relatively low supply voltage V DD ⁇ V SS in the VDSL mode of operation. There is therefore no need for any changeover or readjustment of the supply voltage in the VDSL mode of operation.
- the operational amplifier 14 advantageously operates in a highly linear class AB mode.
- the synthesis impedance factor, m is preferably set to 3.
- the transformer ratio Ü of the transformer 28 is 1.5, which means that a terminating impedance Z in ′ of approximately 44 ⁇ is obtained for a terminating impedance of 100 ⁇ at the output connection 34 .
- the output impedance 27 a is preferably dimensioned at 14 ⁇ .
- FIG. 4 shows a circuit diagram of an alternative exemplary embodiment of an xDSL multistandard driver circuit 1 ′.
- the signal monitoring circuit is formed by a single comparator 5 ′.
- the signal monitoring circuit i.e. the comparator 5 is deactivated in the VDSL mode of operation and is activated in the ADSL mode of operation.
- the comparator 5 uses the control lines 36 a , 36 b to open the switching devices 37 a , 37 b , which are preferably transistors, as in the first exemplary embodiment illustrated in FIG. 2 .
- the operational amplifier is thus supplied with relatively low first supply voltages +V DD2 , ⁇ V SS2 via the diodes 43 a , 43 b.
- the diodes 43 a , 43 b are not integrated in the operational amplifier 14 .
- the diodes 43 a , 43 b may, however, be integrated within the operational amplifier 14 as well.
- the comparator 5 ′ is activated and monitors the value of the xDSL input signal. As soon as a signal peak appears therein, the switches 37 a , 37 b are turned on, so that a relatively high supply voltage V DD1 , V SS1 is applied to the supply voltage connections 15 a , 15 b of the operational amplifier 14 .
- the operational amplifier 14 is adjusted between a low supply voltage, for instance, ⁇ 6 V, and a high supply voltage, for instance, ⁇ 12 V in the ADSL mode of operation on the basis of the signal value of the xDSL input signal.
- FIGS. 5 a and 5 b show the signal profiles at the output of the operational amplifier 14 for the two modes of operation.
- the signal amplitude moves between the two constant supply voltages V DD2 , V SS2 , when neglecting the forward voltage drop of the diodes 43 a , 43 b .
- the ADSL mode of operation as soon as the comparator 5 ′ detects a signal peak, the supply voltage is adjusted to the high supply voltage V DD1 ⁇ V SS1 .
- the switching devices 20 a , 20 b are also used to adjust the feedback resistors 22 , 23 in order to set the signal gain factor G.
- the operational amplifier 14 operates in a “class G mode”.
- the demodulated xDSL signal has a very high crest factor by nature, both in the VDSL mode of operation and in the ADSL mode of operation, so that high signal amplitudes arise only relatively rarely. Only for these signal peaks is it necessary to adjust to the higher supply voltage, as shown in FIG. 5 a .
- the high supply voltage V DD1 , V SS1 is thus applied only relatively rarely to the supply voltage connections 15 a , 15 b of the operational amplifier 14 .
- the power consumption of the operational amplifier 14 is therefore relatively low.
- the operational amplifier 14 operates at the low supply voltage V DD2 , V SS2 in all cases.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Amplifiers (AREA)
- Logic Circuits (AREA)
Abstract
Description
ZA′=m2R4.
G=R2/R1.
TABLE | |||
ADSL | VDSL | ||
Supply voltage VDD | 20 V | 12 V | ||
Transmission power P | 20 dBm | 14.5 dBm | ||
Output resistor R4 | ~5 Ω | −10 Ω | ||
Synthesis factor m | 5-6 | ~3 | ||
|
~16 | ~11 | ||
Transformer ratio Ü | 1.3 | 1.3 | ||
Claims (16)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/650,824 US8259821B2 (en) | 2004-08-11 | 2009-12-31 | xDSL multistandard driver circuit |
US13/602,251 US20130003940A1 (en) | 2004-08-11 | 2012-09-03 | Xdsl multistandard driver circuit |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE102004039022.3-31 | 2004-08-11 | ||
DE102004039022 | 2004-08-11 | ||
DE102004039022A DE102004039022B4 (en) | 2004-08-11 | 2004-08-11 | xDSL multistandard driver circuit |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/650,824 Continuation US8259821B2 (en) | 2004-08-11 | 2009-12-31 | xDSL multistandard driver circuit |
Publications (2)
Publication Number | Publication Date |
---|---|
US20060034359A1 US20060034359A1 (en) | 2006-02-16 |
US7649948B2 true US7649948B2 (en) | 2010-01-19 |
Family
ID=35721289
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/199,637 Active 2028-09-22 US7649948B2 (en) | 2004-08-11 | 2005-08-09 | xDSL multistandard driver circuit |
US12/650,824 Active 2026-02-28 US8259821B2 (en) | 2004-08-11 | 2009-12-31 | xDSL multistandard driver circuit |
US13/602,251 Abandoned US20130003940A1 (en) | 2004-08-11 | 2012-09-03 | Xdsl multistandard driver circuit |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/650,824 Active 2026-02-28 US8259821B2 (en) | 2004-08-11 | 2009-12-31 | xDSL multistandard driver circuit |
US13/602,251 Abandoned US20130003940A1 (en) | 2004-08-11 | 2012-09-03 | Xdsl multistandard driver circuit |
Country Status (2)
Country | Link |
---|---|
US (3) | US7649948B2 (en) |
DE (1) | DE102004039022B4 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100104089A1 (en) * | 2004-08-11 | 2010-04-29 | Infineon Technologies Ag | xDSL MULTISTANDARD DRIVER CIRCUIT |
US20100253420A1 (en) * | 2009-04-07 | 2010-10-07 | Futurewei Technologies, Inc. | Power Efficiency of a Line Driver |
US8054100B1 (en) * | 2010-09-29 | 2011-11-08 | Ic Plus Corp. | Line transceiver apparatus for multiple transmission standards |
US8188790B1 (en) * | 2010-12-13 | 2012-05-29 | Texas Instruments Incorporated | Gated class H amplifier/line driver system and method |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102005030049B4 (en) * | 2005-06-27 | 2007-09-13 | Infineon Technologies Ag | Driver circuit for a telephone line |
US7983373B2 (en) * | 2007-02-07 | 2011-07-19 | Vintomie Networks B.V., Llc | Clock distribution for 10GBase-T analog front end |
US9054866B2 (en) * | 2008-04-22 | 2015-06-09 | Broadcom Corporation | Multimode DSL line driver |
EP2515474A4 (en) * | 2010-04-19 | 2013-06-19 | Huawei Tech Co Ltd | Method and device for improving output efficiency of line driver power |
TW201312178A (en) | 2011-09-06 | 2013-03-16 | Nano Prec Corp | Light guide plate and backlight module |
US8923492B2 (en) * | 2013-03-05 | 2014-12-30 | Broadcom Corporation | Integrated CMOS multi-mode drivers |
DE102014102684A1 (en) * | 2014-02-28 | 2015-09-03 | Helmut Fischer GmbH Institut für Elektronik und Messtechnik | Method for measuring a measurement object by means of X-ray fluorescence |
GB2525458A (en) * | 2014-03-31 | 2015-10-28 | British Telecomm | Communications network |
EP3631393B1 (en) * | 2017-06-02 | 2021-11-10 | Calbact AG | Calorimeter |
US11394351B2 (en) * | 2019-11-19 | 2022-07-19 | Mediatek Inc. | High-linearity amplifier |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6028486A (en) * | 1997-10-07 | 2000-02-22 | Telefonaktiebolaget Lm Ericsson | Method and apparatus for reducing power dissipation in multi-carrier amplifiers |
US20020114381A1 (en) * | 2000-12-26 | 2002-08-22 | Gorcea Dan V. | Line receiver with improved dynamic range |
US20020119753A1 (en) * | 2000-10-11 | 2002-08-29 | Antonio Digiandomenico | Programmable echo cancellation filter |
US6498521B1 (en) * | 2001-11-29 | 2002-12-24 | Lsi Logic Corporation | Dynamic supply control for line driver |
US6531902B1 (en) * | 2001-01-11 | 2003-03-11 | Globespanvirata, Inc. | Line driver operative from a single supply and method for supplying voltages to a load |
US6566947B2 (en) * | 2000-12-26 | 2003-05-20 | Nortel Networks Limited | Combined active impedance and filter in line drivers |
US6580286B1 (en) * | 2001-01-11 | 2003-06-17 | Globespanvirata, Inc. | Method and apparatus for active line termination |
US6621346B1 (en) * | 1998-03-30 | 2003-09-16 | Texas Instruments Incorporated | Impedance matching for programmable gain amplifiers |
US20040013263A1 (en) * | 2002-07-22 | 2004-01-22 | Maclean Kenneth George | Power efficient ADSL central office downstream Class G power switch |
US20040051389A1 (en) * | 2000-08-31 | 2004-03-18 | Broadcom Corporation | Switched supply for operational amplifier |
US6987851B1 (en) * | 2000-09-22 | 2006-01-17 | Ikanos Communication, Inc | Method and apparatus for a high efficiency line driver |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102004039022B4 (en) * | 2004-08-11 | 2007-09-27 | Infineon Technologies Ag | xDSL multistandard driver circuit |
-
2004
- 2004-08-11 DE DE102004039022A patent/DE102004039022B4/en not_active Expired - Lifetime
-
2005
- 2005-08-09 US US11/199,637 patent/US7649948B2/en active Active
-
2009
- 2009-12-31 US US12/650,824 patent/US8259821B2/en active Active
-
2012
- 2012-09-03 US US13/602,251 patent/US20130003940A1/en not_active Abandoned
Patent Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6028486A (en) * | 1997-10-07 | 2000-02-22 | Telefonaktiebolaget Lm Ericsson | Method and apparatus for reducing power dissipation in multi-carrier amplifiers |
US6621346B1 (en) * | 1998-03-30 | 2003-09-16 | Texas Instruments Incorporated | Impedance matching for programmable gain amplifiers |
US20040051389A1 (en) * | 2000-08-31 | 2004-03-18 | Broadcom Corporation | Switched supply for operational amplifier |
US6987851B1 (en) * | 2000-09-22 | 2006-01-17 | Ikanos Communication, Inc | Method and apparatus for a high efficiency line driver |
US20020119753A1 (en) * | 2000-10-11 | 2002-08-29 | Antonio Digiandomenico | Programmable echo cancellation filter |
US20020114381A1 (en) * | 2000-12-26 | 2002-08-22 | Gorcea Dan V. | Line receiver with improved dynamic range |
US6566947B2 (en) * | 2000-12-26 | 2003-05-20 | Nortel Networks Limited | Combined active impedance and filter in line drivers |
US6531902B1 (en) * | 2001-01-11 | 2003-03-11 | Globespanvirata, Inc. | Line driver operative from a single supply and method for supplying voltages to a load |
US6580286B1 (en) * | 2001-01-11 | 2003-06-17 | Globespanvirata, Inc. | Method and apparatus for active line termination |
US6498521B1 (en) * | 2001-11-29 | 2002-12-24 | Lsi Logic Corporation | Dynamic supply control for line driver |
US20040013263A1 (en) * | 2002-07-22 | 2004-01-22 | Maclean Kenneth George | Power efficient ADSL central office downstream Class G power switch |
Non-Patent Citations (1)
Title |
---|
German Office Action dated May 3, 2005. |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100104089A1 (en) * | 2004-08-11 | 2010-04-29 | Infineon Technologies Ag | xDSL MULTISTANDARD DRIVER CIRCUIT |
US8259821B2 (en) | 2004-08-11 | 2012-09-04 | Lantiq Deutschland Gmbh | xDSL multistandard driver circuit |
US20130003940A1 (en) * | 2004-08-11 | 2013-01-03 | Jorg Hauptmann | Xdsl multistandard driver circuit |
US20100253420A1 (en) * | 2009-04-07 | 2010-10-07 | Futurewei Technologies, Inc. | Power Efficiency of a Line Driver |
US8693676B2 (en) * | 2009-04-07 | 2014-04-08 | Futurewei Technologies, Inc. | Power efficiency of a line driver |
US20140169552A1 (en) * | 2009-04-07 | 2014-06-19 | Futurewei Technologies, Inc. | Power Efficiency of a Line Driver |
US9036813B2 (en) * | 2009-04-07 | 2015-05-19 | Futurewei Technologies, Inc. | Power efficiency of a line driver |
US8054100B1 (en) * | 2010-09-29 | 2011-11-08 | Ic Plus Corp. | Line transceiver apparatus for multiple transmission standards |
US8188790B1 (en) * | 2010-12-13 | 2012-05-29 | Texas Instruments Incorporated | Gated class H amplifier/line driver system and method |
US20120146725A1 (en) * | 2010-12-13 | 2012-06-14 | Texas Instruments Incorporated | Gated class h amplifier/line driver system and method |
Also Published As
Publication number | Publication date |
---|---|
US20130003940A1 (en) | 2013-01-03 |
DE102004039022A1 (en) | 2006-02-23 |
US8259821B2 (en) | 2012-09-04 |
US20100104089A1 (en) | 2010-04-29 |
US20060034359A1 (en) | 2006-02-16 |
DE102004039022B4 (en) | 2007-09-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7649948B2 (en) | xDSL multistandard driver circuit | |
US7282992B2 (en) | Class D-amplifier | |
US8232834B2 (en) | Boosting xDSL amplifier supply power on-demand | |
KR100734535B1 (en) | Programmable gain amplifier for use in a data network | |
US9397385B2 (en) | Near field communications reader | |
US8346192B2 (en) | Apparatus for transmitting a signal below a current transmit power in a network | |
US6507223B2 (en) | Differential line driver having adjustable common mode operation | |
US6674845B2 (en) | Method and apparatus for connecting broadband voice and data signals to telephone systems | |
US6323733B1 (en) | High efficiency dual supply power amplifier | |
US6307402B1 (en) | Output buffer for driving a symmetrical transmission line | |
US6580760B1 (en) | Line drive architecture with programmable gain and drive | |
US20080054860A1 (en) | Hybrid linear switching voltage regulator | |
US7577205B1 (en) | Return-loss compliant DSL modem line interface unit with complex termination | |
US6728368B1 (en) | Apparatus and method for a highly efficient low power driver for a central office ADSL system | |
US7339997B2 (en) | Line driver and method of operating the same | |
US7084677B2 (en) | Line driver | |
CN100438546C (en) | Driver circuit for subscriber terminals | |
US6134323A (en) | Telecommunications system, an automatic branch exchange, a line card, a supply circuit for a telecommunications line, and a telecommunications subscriber device | |
JPH05199317A (en) | Remote communication system and power feeding circuit | |
SU268501A1 (en) | DEVICE U1P (EQUALIZATIONS FOR LOUD-SPEAKING TELEPHONE APPARATUS WITH COMMUTATION VOICE | |
Pierdomenico | Class G/H Line Drivers for xDSL | |
Huijsing | PART III: LINE AND BUS DRIVERS | |
JPS5853813B2 (en) | Line amplifier that can increase or decrease the number of channels | |
AU6493400A (en) | Reduced power line driver | |
AU2003201366A1 (en) | Variable response ADSL filter |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HAUPTMANN, JORG;TERSCHLUSE, MARKUS;REEL/FRAME:016842/0046;SIGNING DATES FROM 20050823 TO 20050824 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES WIRELESS SOLUTIONS GMBH,GERM Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:024474/0937 Effective date: 20090703 Owner name: INFINEON TECHNOLOGIES WIRELESS SOLUTIONS GMBH, GER Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:024474/0937 Effective date: 20090703 |
|
AS | Assignment |
Owner name: LANTIQ DEUTSCHLAND GMBH,GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES WIRELESS SOLUTIONS GMBH;REEL/FRAME:024529/0614 Effective date: 20091106 Owner name: LANTIQ DEUTSCHLAND GMBH, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES WIRELESS SOLUTIONS GMBH;REEL/FRAME:024529/0614 Effective date: 20091106 |
|
CC | Certificate of correction | ||
AS | Assignment |
Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AG Free format text: GRANT OF SECURITY INTEREST IN U.S. PATENTS;ASSIGNOR:LANTIQ DEUTSCHLAND GMBH;REEL/FRAME:025406/0677 Effective date: 20101116 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: LANTIQ BETEILIGUNGS-GMBH & CO. KG, GERMANY Free format text: RELEASE OF SECURITY INTEREST RECORDED AT REEL/FRAME 025413/0340 AND 025406/0677;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:035453/0712 Effective date: 20150415 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: LANTIQ BETEILIGUNGS-GMBH & CO. KG, GERMANY Free format text: MERGER AND CHANGE OF NAME;ASSIGNORS:LANTIQ DEUTSCHLAND GMBH;LANTIQ BETEILIGUNGS-GMBH & CO. KG;REEL/FRAME:045086/0015 Effective date: 20150303 |
|
AS | Assignment |
Owner name: INTEL CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LANTIQ BETEILIGUNGS-GMBH & CO. KG;REEL/FRAME:053259/0678 Effective date: 20200710 |
|
AS | Assignment |
Owner name: MAXLINEAR, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTEL CORPORATION;REEL/FRAME:053626/0636 Effective date: 20200731 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, COLORADO Free format text: SECURITY AGREEMENT;ASSIGNORS:MAXLINEAR, INC.;MAXLINEAR COMMUNICATIONS, LLC;EXAR CORPORATION;REEL/FRAME:056816/0089 Effective date: 20210708 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |