US7596771B2 - Distributed element generator, method of generating distributed elements and an electronic design automation tool employing the same - Google Patents

Distributed element generator, method of generating distributed elements and an electronic design automation tool employing the same Download PDF

Info

Publication number
US7596771B2
US7596771B2 US11/125,437 US12543705A US7596771B2 US 7596771 B2 US7596771 B2 US 7596771B2 US 12543705 A US12543705 A US 12543705A US 7596771 B2 US7596771 B2 US 7596771B2
Authority
US
United States
Prior art keywords
coupled
designed device
distributed
segments
resistor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US11/125,437
Other versions
US20060259883A1 (en
Inventor
Isaac D. Cohen
Sergey F. Komarov
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US11/125,437 priority Critical patent/US7596771B2/en
Assigned to TEXAS INSTRUMENTS INC. reassignment TEXAS INSTRUMENTS INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: COHEN, ISSAC D., KOMAROV, SERGEY F.
Publication of US20060259883A1 publication Critical patent/US20060259883A1/en
Application granted granted Critical
Publication of US7596771B2 publication Critical patent/US7596771B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F30/00Computer-aided design [CAD]
    • G06F30/30Circuit design
    • G06F30/36Circuit design at the analogue level
    • G06F30/367Design verification, e.g. using simulation, simulation program with integrated circuit emphasis [SPICE], direct methods or relaxation methods

Definitions

  • the present invention is directed, in general, to electronic design automation and, more specifically, to a distributed element generator, a method of generating distributed elements and an electronic design automation tool employing the generator or the method.
  • the product development cycle is under constant pressure to decrease cycle time by moving more quickly from the design phase to properly functioning hardware.
  • the integration of test equipment and electronic design automation and simulation tools typically provides an improvement in product development cycle times.
  • Current models for semiconductor devices do not take into account all of the parasitic elements associated with the way the devices are physically drawn, positioned, and connected.
  • parasitic extractors To address this issue there is a set of electronic design automation tools referred to as “parasitic extractors” that can measure and provide this information for simulation purposes.
  • Current parasitic extractors accurately extract parasitic devices between interconnections but depend on device models for the design devices.
  • the device models may contain accurate parasitic information for the device itself, but do not account for the interactions afforded by its surroundings since its environment is usually unique and therefore not known at the time that the models were developed.
  • the present invention provides a distributed element generator for use with an electronic design automation tool.
  • the distributed element generator includes a parasitic element extractor configured to identify parasitic elements associated with a passive integrated circuit device having a surrounding layout environment. Additionally, the distributed element generator also includes a distributed parameter allocator coupled to the parasitic element extractor and configured to provide a distributed model of the passive integrated circuit device and allocate the parasitic elements within the distributed model based on the surrounding layout environment.
  • the present invention provides a method of generating distributed elements for use with an electronic design automation tool.
  • the method includes identifying parasitic elements associated with a passive integrated circuit device having a surrounding layout environment, providing a distributed model of the passive integrated circuit device and allocating the parasitic elements within the distributed model based on the surrounding layout environment.
  • the present invention also provides, in yet another aspect, an electronic design automation tool.
  • the electronic design automation tool includes a layout versus schematic module and a resistance-capacitance extraction module that is coupled to the layout versus schematic module.
  • the electronic design automation tool also includes a distributed element generator that is coupled to the resistance-capacitance extraction module.
  • the distributed element generator has a parasitic element extractor that identifies parasitic elements associated with a passive integrated circuit device having a surrounding layout environment and a distributed parameter allocator, coupled to the parasitic element extractor, that provides a distributed model of the passive integrated circuit device and allocates the parasitic elements within the distributed model based on the surrounding layout environment.
  • FIG. 1 illustrates a block diagram of an embodiment of an electronic design automation tool constructed in accordance with the principles of the present invention
  • FIGS. 2A and 2B illustrate embodiments of distributed models constructed in accordance with the principles of the present invention
  • FIGS. 3A and 3B illustrate a resistor layout structure and an embodiment of a corresponding distributed parasitic network representing a distributed model constructed in accordance with the principles of the present invention
  • FIGS. 4A and 4B illustrate a capacitor layout structure and an embodiment of a corresponding distributed parasitic network representing a distributed model constructed in accordance with the principles of the present invention
  • FIGS. 5A and 5B illustrate first and second resistor layout structures having an interconnect crossing located in different positions thereby creating different leakage current profiles
  • FIG. 6 illustrates a comparative chart of leakage currents for distributed models of the first and second resistor layout structures of FIGS. 5A and 5B ;
  • FIG. 7 illustrates a flow diagram of an embodiment of a method of generating distributed elements carried out in accordance with the principles of the present invention.
  • the electronic design automation tool 100 includes a layout module 105 , a schematic module 110 , a layout versus schematic (LVS) module 115 , a resistance-capacitance-inductance extraction (RCLX) module 120 , a Simulation Program with Integrated Circuit Emphasis (SPICE) module 125 and a distributed element generator 130 .
  • a layout module 105 a schematic module 110 , a layout versus schematic (LVS) module 115 , a resistance-capacitance-inductance extraction (RCLX) module 120 , a Simulation Program with Integrated Circuit Emphasis (SPICE) module 125 and a distributed element generator 130 .
  • LVS layout versus schematic
  • RCLX resistance-capacitance-inductance extraction
  • SPICE Simulation Program with Integrated Circuit Emphasis
  • the layout module 105 , the schematic module 110 , the LVS module 115 and the RCLX module 120 are existing modules as may be associated with an existing electronic design automation tool (e.g., Assura RCX, a Cadence tool).
  • the layout and schematic modules 105 , 110 provide layout and schematic information specific to a particular integrated circuit.
  • the LVS module 115 verifies that the layout represents the schematic, and the RCLX module 120 is employed to extract lumped parasitic quantities associated with interconnects only.
  • the SPICE module 125 is also an existing module that provides simulation capabilities for performance verification of the particular integrated circuit.
  • the RCLX module 120 accounts for interactions between integrated circuit components. However, the RCLX module 120 provides only a coarse approximation to these interactions since integrated circuit components are treated as black boxes wherein many of the interactions to their surrounding layout environments are not appropriately taken into account. For example, the RCLX module 120 assigns a parasitic capacitance associated with the body of an integrated circuit component to its nearest head, thereby affording what is often a worst-case approximation, especially at higher frequencies.
  • the SPICE module 125 also does not accurately assign parasitic elements. For example, the SPICE module 125 also assumes that all parasitic capacitance is associated with the heads of a resistor. This is again a worst-case approximation, particularly for large resistors connected to critical nodes. Additionally, the models do not account for the parasitic capacitance to actual network connections that may be going over or near the resistor body since the placement of the resistor is not modeled. Additionally, these models do not account for shielding effects of metal and diffusions that may be above or below the resistor and assume that all parasitic capacitance is connected to the substrate, which is typically operated at ground potential.
  • the distributed element generator 130 includes a parasitic element extractor 131 and a distributed parameter allocator 132 .
  • the parasitic element extractor 131 is configured to identify parasitic elements associated with a passive integrated circuit device having a surrounding layout environment.
  • the distributed parameter allocator 132 is coupled to the parasitic element extractor 131 and is configured to provide a distributed model of the passive integrated circuit device and allocate the parasitic elements within the distributed model based on the surrounding layout environment.
  • the distributed element generator 130 performs as an extension to the RCLX module 120 .
  • the distributed element generator 130 may be configured to operate independently or, alternatively, may be incorporated into existing modules as appropriate to particular applications.
  • the distributed element generator 130 allows for passive designed devices (e.g., resistors, capacitors, inductors and pairs of mutually-coupled inductors) to be extracted at the same time as the interconnect. This action ensures that all circuit interactions to the passive designed devices are identified and simulated in a more realistic fashion.
  • passive designed devices e.g., resistors, capacitors, inductors and pairs of mutually-coupled inductors
  • the distributed element generator 130 first extracts the passive designed device as a black box device and then replaces it with extracted information. This maintains all of the necessary device and electric network naming information and makes viewing and comparing simulation data straightforward and convenient, thereby avoiding workarounds or renaming.
  • the distributed element generator 130 accomplishes this seamlessly by altering the input and output data that the existing electronic design automation tool uses and creates, thereby extending its functionality.
  • the distributed model 200 includes a representative interconnect 205 and a corresponding distributed interconnect network 210 .
  • the representative interconnect 205 provides a parametric representation of a design device, such as a resistor, that has been replaced with extracted information, as was discussed with respect to FIG. 1 .
  • the representative interconnect 205 is a “lossy interconnect” that employs a resistivity corresponding to the resistance of the design device resistor.
  • the representative interconnect 205 is divided into three segments, wherein the number of segments is based on a requirement for simulation accuracy.
  • the distributed interconnect network 210 is an embodiment of a ladder network having series-coupled resistance and parallel-coupled capacitance.
  • the distributed interconnect network 210 includes first, second and third distributed resistances R 1 , R 2 , R 3 that correspond to each of the three segments of the representative interconnect 205 .
  • the summation of the resistances of the first, second and third distributed resistances R 1 , R 2 , R 3 equals the resistance of the design device resistor.
  • the first, second and third distributed resistances R 1 , R 2 , R 3 are equal, corresponding to the three segments having equal areas.
  • other embodiments may employ a different number of resistances or differing resistances corresponding to a different number of segments or segments having differing areas as appropriate to a particular simulation.
  • the distributed interconnect network 210 also includes first, second, third and fourth parasitic capacitances C 1 , C 2 , C 3 , C 4 .
  • the first, second, third and fourth parasitic capacitances C 1 , C 2 , C 3 , C 4 are distributed, thereby providing for a more accurate simulation for the design device resistor than would parasitic capacitance that has been lumped together.
  • the first, second, third and fourth parasitic capacitances C 1 , C 2 , C 3 , C 4 may employ equal values of capacitance or they may have differing values as appropriate to the design device resistor and its surrounding layout environment.
  • the ladder network having series-coupled resistances and parallel-coupled capacitances may represent a design device capacitor.
  • the distributed interconnect network 210 includes first, second, third and fourth distributed capacitances C 1 , C 2 , C 3 , C 4 that represent the design device capacitor.
  • the distributed interconnect network 210 also includes first, second and third parasitic resistances R 1 , R 2 , R 3 .
  • the distributed resistance values are typically much larger than the parasitic resistance values for the design device capacitor representation.
  • the distributed capacitance values are typically much larger than the parasitic capacitance values for the design device resistor representation.
  • the distributed model 250 includes a representative interconnect 255 and a corresponding distributed interconnect network 260 .
  • the representative interconnect 255 also provides a parametric representation of a design device that has been replaced with extracted information.
  • the representative interconnect 255 is again divided into three equal segments wherein this may also be modified as appropriate to a particular requirement for simulation accuracy.
  • the distributed interconnect network 260 illustrates an embodiment employing a ladder network that incorporates multiple resistances R 1 , R 2 , R 3 , multiple capacitances C 1 , C 2 , C 3 , C 4 and both multiple separate inductances L 1 , L 2 , L 3 and a mutually-coupled inductance K.
  • the multiple resistances R 1 , R 2 , R 3 and multiple capacitances C 1 , C 2 , C 3 , C 4 may represent a design device resistor and parasitic capacitances or a design device capacitor and parasitic resistances as discussed above.
  • the multiple separate inductances L 1 , L 2 , L 3 and mutually-coupled inductance K are series-coupled and may represent a design device inductor having a mutual inductance or a parasitic inductance having a mutual inductance.
  • inductances having similar representations that are parallel-coupled may be employed in parallel with the multiple capacitances C 1 , C 2 , C 3 , C 4 .
  • Design device inductors typically work by combining the inductance of a conductor along with the inductance of other pieces of the same conductor in order to create a multiplying effect. In order to accurately model the device, this inductance is measured as well as a mutual inductance to nearby conductors. Due to the inherent nature of inductance, the inductance is generated in the area surrounding the drawn device and not just in the device itself. As a consequence, a surrounding layout environment of the inductor device may alter the function and frequency response of that inductor device, sometimes drastically.
  • the resistor layout structure 300 includes a design device resistor 305 employing first and second resistor heads HEAD 1 , HEAD 2 and first, second and third network connections NET 1 , NET 2 , NET 3 that are fabricated on a substrate.
  • the first resistor head HEAD 1 is connected to the first network connection NET 1 employing a via
  • the second resistor head HEAD 2 is connected to the second network connection NET 2 employing another via.
  • the third network connection NET 3 does not directly connect to the design device resistor 305 but forms part of its surrounding layout environment wherein it crosses the design device resistor 305 asymmetrically and nearer to the second network connection NET 2 .
  • the distributed parasitic network 350 corresponds to a distributed model having allocated parasitic elements as may be provided by a distributed element generator or a method of generating distributed elements.
  • the distributed parasitic network 350 includes first, second and third distributed resistances R 1 , R 2 , R 3 , and first, second, third, fourth and fifth parasitic capacitances C P1 , C P2 , C P3 , C P4 , C P5 .
  • the first, second and third distributed resistances R 1 , R 2 , R 3 have equal values whose sum corresponds to the resistance of the design device resistor 305 .
  • the first and fifth parasitic capacitances C P1 , C P5 are connected between the substrate and the first and second resistor heads HEAD 1 , HEAD 2 , which also connects them to the first and second network connections NET 1 , NET 2 , respectively.
  • the second and fourth parasitic capacitances C P2 , C P4 are respectively connected between the substrate and each end of the second distributed resistor R 2 , as shown. This arrangement provides a symmetrically distributed network corresponding to a design device resistor that is isolated from additional network influences. Connection of the third parasitic capacitance C P3 between the appropriate end of the second distributed resistor R 2 and the third network connection NET 3 accounts for its influence on the design device resistor 305 , which may be quite significant.
  • the first and fifth parasitic capacitances C P1 , C P5 may employ a same value of capacitance and the second and fourth parasitic capacitances C P2 , C P4 may employ another same value of capacitance.
  • the third parasitic capacitance C P3 may typically employ yet another capacitance value that is greater that the others due to the strong influence that the third network connection NET 3 exerts on the design device resistor 305 .
  • the distributed modeling afforded by various embodiments of the distributed parasitic network 350 allows a more accurate simulation of the design device resistor 305 .
  • FIGS. 4A and 4B illustrated are a capacitor layout structure and an embodiment of a corresponding distributed parasitic network representing a distributed model, generally designated 400 , 450 , constructed in accordance with the principles of the present invention.
  • the capacitor layout structure 400 includes a design device capacitor 405 having a top plate 405 a connected to a first network connection NET 1 and a bottom plate 405 b connected to a second network connection NET 2 that are fabricated on a substrate.
  • the capacitor layout structure 400 also includes a third network connections NET 3 , also fabricated on the substrate, that does not directly connect to the design device capacitor 405 but forms part of its surrounding layout environment wherein it is positioned over a portion of the design device capacitor 405 , as shown.
  • the distributed parasitic network 450 corresponds to a distributed model having allocated parasitic elements as may be provided by a distributed element generator or a method of generating distributed elements, as before.
  • the distributed parasitic network 450 includes first, second and third distributed capacitances C 1 , C 2 , C 3 , first, second, third and fourth parasitic resistances R P1 , R P2 , R P3 , R P4 and first, second, third, fourth and fifth parasitic capacitances C P1 , C P2 , C P3 , C P4 , C P5 .
  • the first, second and third distributed capacitances C 1 , C 2 , C 3 have equal values whose sum corresponds to the capacitance of the design device capacitor 405 .
  • the first, second and third distributed capacitances C 1 , C 2 , C 3 , the first, second, third and fourth parasitic resistances R P1 , R P2 , R P3 , R P4 and the first, second and third parasitic capacitances C P1 , C P2 , C P3 provide a symmetrically distributed network corresponding to a design device capacitor that is isolated from the influence of the third network connection NET 3 .
  • Connection of the fourth and fifth parasitic capacitances C P4 , C P5 between this symmetrically distributed network and the third network connection NET 3 accounts for its influence on the design device capacitor 405 , which may also be quite significant.
  • selection of the parasitic resistance and capacitance values may be tailored to accommodate a particular simulation application.
  • first and second resistor layout structures having an interconnect crossing located in different positions thereby creating different leakage current profiles.
  • Both of the first and second resistor layout structures 500 , 550 employ the same design device resistor 505 employing first and second resistor heads HEAD 1 , HEAD 2 and first, second and third network connections NET 1 , NET 2 , NET 3 that are fabricated on a substrate.
  • the first resistor head HEAD 1 is connected to the first network connection NET 1 employing a via
  • the second resistor head HEAD 2 is connected to the second network connection NET 2 employing another via.
  • the third network connection NET 3 does not directly connect to the design device resistor 505 but forms part of its surrounding layout environment wherein it crosses the design device resistor 505 asymmetrically and nearer to the second network connection NET 2 .
  • the third network connection NET 3 also does not directly connect to the design device resistor 505 but forms part of its surrounding layout environment wherein it crosses the design device resistor 505 asymmetrically and nearer to the first network connection NET 1 .
  • the influence afforded by the third network connection NET 3 will clearly be greater on the second network connection NET 2 in the first resistor layout structure 500 and greater on the first network connection NET 1 in the second resistor layout structure 550 .
  • the comparative chart 600 includes a first leakage curve 605 and a second leakage curve 610 .
  • the first leakage curve 605 is representative of a leakage current between the third network connection NET 3 and a corresponding nearest network connection.
  • the second leakage curve 610 is representative of a leakage current between the third network connection NET 3 and a corresponding farthest network connection.
  • the first leakage curve 605 represents the leakage current between the second and third network connections NET 2 , NET 3 for the first resistor layout structure 500 and between the first and third network connections NET 1 , NET 3 for the second resistor layout structure 550 .
  • the second leakage curve 610 represents the leakage current between the first and third network connections NET 1 , NET 3 for the first resistor layout structure 500 and between the second and third network connections NET 2 , NET 3 for the second resistor layout structure 550 .
  • the distributed models employed for the first and second resistor layout structures 500 , 550 provide a more accurate simulation resulting in an appropriate separation of the first and second leakage curves 605 , 610 . This may be contrasted with a lumped parameter model, which would typically provide less separation for the two leakage curves or even cause them to converge into a single curve.
  • FIG. 7 illustrated is a flow diagram of an embodiment of a method of generating distributed elements, generally designated 700 , carried out in accordance with the principles of the present invention.
  • the method 700 is for use an electronic design automation tool and starts in a step 705 .
  • parasitic elements are identified that are associated with a passive integrated circuit device having a surrounding layout environment.
  • the surrounding layout environment includes elements that are selected from the group consisting of an interconnect, a network node, a via, a substrate and another integrated circuit device.
  • the parasitic elements are selected from a group consisting of a resistance, a capacitance and an inductance wherein the inductance is a separate inductance or a mutual inductance.
  • a distributed model of the passive integrated circuit device is provided in a step 715 , and the parasitic elements are allocated within the distributed model based on the surrounding layout environment in a step 720 .
  • the parasitic elements In allocating the parasitic elements in the step 720 , they typically employ connection to interconnecting networks as well as to a substrate as deemed appropriate to a particular application.
  • the distributed model employs ladder networks that generally contain series-coupled resistances and parallel-coupled capacitances as well as inductances that may be series-coupled or parallel-coupled. Additionally, the distributed model may employ a segmented interconnect having a resistivity corresponding to the passive integrated circuit device. The method ends in a step 725 .
  • embodiments of the present invention employing a distributed element generator, a method of generating distributed elements and an electronic design automation tool employing the generator or the method have been presented.
  • Advantages include the ability to extract real parasitic information associated with the designed device for accurate simulation while maintaining the naming and electric network information. This allows both analysis and comparison to be accomplished on a head-to-head basis. Furthermore, this approach is seamless and automatic and happens without intervention or special steps being taken by a user thereby allowing more accurate analog simulations that result in enhanced analog components and designs, less product design rework and a shorter time to market. Additionally, existing procedures associated with standard practices employing existing design tools may be maintained and testing enhancements may be accommodated both economically and rapidly as appropriate to a particular application.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Evolutionary Computation (AREA)
  • Geometry (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Design And Manufacture Of Integrated Circuits (AREA)

Abstract

The present invention provides a distributed element generator for use with an electronic design automation tool. In one embodiment, the distributed element generator includes a parasitic element extractor configured to identify parasitic elements associated with a passive integrated circuit device having a surrounding layout environment. Additionally, the distributed element generator also includes a distributed parameter allocator coupled to the parasitic element extractor and configured to provide a distributed model of the passive integrated circuit device and allocate the parasitic elements within the distributed model based on the surrounding layout environment.

Description

TECHNICAL FIELD OF THE INVENTION
The present invention is directed, in general, to electronic design automation and, more specifically, to a distributed element generator, a method of generating distributed elements and an electronic design automation tool employing the generator or the method.
BACKGROUND OF THE INVENTION
The product development cycle is under constant pressure to decrease cycle time by moving more quickly from the design phase to properly functioning hardware. The integration of test equipment and electronic design automation and simulation tools typically provides an improvement in product development cycle times. Current models for semiconductor devices do not take into account all of the parasitic elements associated with the way the devices are physically drawn, positioned, and connected.
To address this issue there is a set of electronic design automation tools referred to as “parasitic extractors” that can measure and provide this information for simulation purposes. Current parasitic extractors accurately extract parasitic devices between interconnections but depend on device models for the design devices. The device models may contain accurate parasitic information for the device itself, but do not account for the interactions afforded by its surroundings since its environment is usually unique and therefore not known at the time that the models were developed.
These tools currently deal with this problem by lumping all device parasitic elements together and assigning them to the terminals of the device. This approach provides an approximation to the reality of the silicon layout and can turn out to be a bad approximation, especially as device operating frequencies increase. This is particularly true in devices that are physically large. These devices encounter a higher level of interaction with surrounding devices and interconnections wherein much of the interaction is typically located in the body of the device and not at its terminals, as the current tools assume.
Accordingly, what is needed in the art is an enhanced way to account for the parasitic elements associated with devices embedded in a network.
SUMMARY OF THE INVENTION
To address the above-discussed deficiencies of the prior art, the present invention provides a distributed element generator for use with an electronic design automation tool. In one embodiment, the distributed element generator includes a parasitic element extractor configured to identify parasitic elements associated with a passive integrated circuit device having a surrounding layout environment. Additionally, the distributed element generator also includes a distributed parameter allocator coupled to the parasitic element extractor and configured to provide a distributed model of the passive integrated circuit device and allocate the parasitic elements within the distributed model based on the surrounding layout environment.
In another aspect, the present invention provides a method of generating distributed elements for use with an electronic design automation tool. The method includes identifying parasitic elements associated with a passive integrated circuit device having a surrounding layout environment, providing a distributed model of the passive integrated circuit device and allocating the parasitic elements within the distributed model based on the surrounding layout environment.
The present invention also provides, in yet another aspect, an electronic design automation tool. The electronic design automation tool includes a layout versus schematic module and a resistance-capacitance extraction module that is coupled to the layout versus schematic module. The electronic design automation tool also includes a distributed element generator that is coupled to the resistance-capacitance extraction module. The distributed element generator has a parasitic element extractor that identifies parasitic elements associated with a passive integrated circuit device having a surrounding layout environment and a distributed parameter allocator, coupled to the parasitic element extractor, that provides a distributed model of the passive integrated circuit device and allocates the parasitic elements within the distributed model based on the surrounding layout environment.
The foregoing has outlined preferred and alternative features of the present invention so that those skilled in the art may better understand the detailed description of the invention that follows. Additional features of the invention will be described hereinafter that form the subject of the claims of the invention. Those skilled in the art should appreciate that they can readily use the disclosed conception and specific embodiment as a basis for designing or modifying other structures for carrying out the same purposes of the present invention. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the invention.
BRIEF DESCRIPTION OF THE DRAWINGS
For a more complete understanding of the present invention, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
FIG. 1 illustrates a block diagram of an embodiment of an electronic design automation tool constructed in accordance with the principles of the present invention;
FIGS. 2A and 2B illustrate embodiments of distributed models constructed in accordance with the principles of the present invention;
FIGS. 3A and 3B illustrate a resistor layout structure and an embodiment of a corresponding distributed parasitic network representing a distributed model constructed in accordance with the principles of the present invention;
FIGS. 4A and 4B illustrate a capacitor layout structure and an embodiment of a corresponding distributed parasitic network representing a distributed model constructed in accordance with the principles of the present invention;
FIGS. 5A and 5B illustrate first and second resistor layout structures having an interconnect crossing located in different positions thereby creating different leakage current profiles;
FIG. 6 illustrates a comparative chart of leakage currents for distributed models of the first and second resistor layout structures of FIGS. 5A and 5B; and
FIG. 7 illustrates a flow diagram of an embodiment of a method of generating distributed elements carried out in accordance with the principles of the present invention.
DETAILED DESCRIPTION
Referring initially to FIG. 1, illustrated is a block diagram of an embodiment of an electronic design automation tool, generally designated 100, constructed in accordance with the principles of the present invention. The electronic design automation tool 100 includes a layout module 105, a schematic module 110, a layout versus schematic (LVS) module 115, a resistance-capacitance-inductance extraction (RCLX) module 120, a Simulation Program with Integrated Circuit Emphasis (SPICE) module 125 and a distributed element generator 130.
In the illustrated embodiment, the layout module 105, the schematic module 110, the LVS module 115 and the RCLX module 120 are existing modules as may be associated with an existing electronic design automation tool (e.g., Assura RCX, a Cadence tool). The layout and schematic modules 105, 110 provide layout and schematic information specific to a particular integrated circuit. The LVS module 115 verifies that the layout represents the schematic, and the RCLX module 120 is employed to extract lumped parasitic quantities associated with interconnects only. The SPICE module 125 is also an existing module that provides simulation capabilities for performance verification of the particular integrated circuit.
The RCLX module 120 accounts for interactions between integrated circuit components. However, the RCLX module 120 provides only a coarse approximation to these interactions since integrated circuit components are treated as black boxes wherein many of the interactions to their surrounding layout environments are not appropriately taken into account. For example, the RCLX module 120 assigns a parasitic capacitance associated with the body of an integrated circuit component to its nearest head, thereby affording what is often a worst-case approximation, especially at higher frequencies.
The SPICE module 125 also does not accurately assign parasitic elements. For example, the SPICE module 125 also assumes that all parasitic capacitance is associated with the heads of a resistor. This is again a worst-case approximation, particularly for large resistors connected to critical nodes. Additionally, the models do not account for the parasitic capacitance to actual network connections that may be going over or near the resistor body since the placement of the resistor is not modeled. Additionally, these models do not account for shielding effects of metal and diffusions that may be above or below the resistor and assume that all parasitic capacitance is connected to the substrate, which is typically operated at ground potential.
The distributed element generator 130 includes a parasitic element extractor 131 and a distributed parameter allocator 132. The parasitic element extractor 131 is configured to identify parasitic elements associated with a passive integrated circuit device having a surrounding layout environment. Additionally, the distributed parameter allocator 132 is coupled to the parasitic element extractor 131 and is configured to provide a distributed model of the passive integrated circuit device and allocate the parasitic elements within the distributed model based on the surrounding layout environment. In the illustrated embodiment, the distributed element generator 130 performs as an extension to the RCLX module 120. In alternative embodiments, the distributed element generator 130 may be configured to operate independently or, alternatively, may be incorporated into existing modules as appropriate to particular applications.
In order to describe a circuit for accurate simulation, designed devices must be extracted based on their physical geometry and location and not as a black box dropped into a circuit. The distributed element generator 130 allows for passive designed devices (e.g., resistors, capacitors, inductors and pairs of mutually-coupled inductors) to be extracted at the same time as the interconnect. This action ensures that all circuit interactions to the passive designed devices are identified and simulated in a more realistic fashion.
The distributed element generator 130 first extracts the passive designed device as a black box device and then replaces it with extracted information. This maintains all of the necessary device and electric network naming information and makes viewing and comparing simulation data straightforward and convenient, thereby avoiding workarounds or renaming. The distributed element generator 130 accomplishes this seamlessly by altering the input and output data that the existing electronic design automation tool uses and creates, thereby extending its functionality.
Turning now to FIGS. 2A and 2B, illustrated are embodiments of distributed models, generally designated 200, 250, constructed in accordance with the principles of the present invention. The distributed model 200 includes a representative interconnect 205 and a corresponding distributed interconnect network 210. The representative interconnect 205 provides a parametric representation of a design device, such as a resistor, that has been replaced with extracted information, as was discussed with respect to FIG. 1. The representative interconnect 205 is a “lossy interconnect” that employs a resistivity corresponding to the resistance of the design device resistor. The representative interconnect 205 is divided into three segments, wherein the number of segments is based on a requirement for simulation accuracy.
The distributed interconnect network 210 is an embodiment of a ladder network having series-coupled resistance and parallel-coupled capacitance. The distributed interconnect network 210 includes first, second and third distributed resistances R1, R2, R3 that correspond to each of the three segments of the representative interconnect 205. The summation of the resistances of the first, second and third distributed resistances R1, R2, R3 equals the resistance of the design device resistor. In the illustrated embodiment of FIG. 2A, the first, second and third distributed resistances R1, R2, R3 are equal, corresponding to the three segments having equal areas. Of course, other embodiments may employ a different number of resistances or differing resistances corresponding to a different number of segments or segments having differing areas as appropriate to a particular simulation.
The distributed interconnect network 210 also includes first, second, third and fourth parasitic capacitances C1, C2, C3, C4. As may be seen in FIG. 2A, the first, second, third and fourth parasitic capacitances C1, C2, C3, C4 are distributed, thereby providing for a more accurate simulation for the design device resistor than would parasitic capacitance that has been lumped together. Additionally, the first, second, third and fourth parasitic capacitances C1, C2, C3, C4 may employ equal values of capacitance or they may have differing values as appropriate to the design device resistor and its surrounding layout environment.
Alternatively the ladder network having series-coupled resistances and parallel-coupled capacitances may represent a design device capacitor. For this embodiment, the distributed interconnect network 210 includes first, second, third and fourth distributed capacitances C1, C2, C3, C4 that represent the design device capacitor. The distributed interconnect network 210 also includes first, second and third parasitic resistances R1, R2, R3. In the design device resistor representation, the distributed resistance values are typically much larger than the parasitic resistance values for the design device capacitor representation. Correspondingly, in the design device capacitor representation, the distributed capacitance values are typically much larger than the parasitic capacitance values for the design device resistor representation.
The distributed model 250 includes a representative interconnect 255 and a corresponding distributed interconnect network 260. The representative interconnect 255 also provides a parametric representation of a design device that has been replaced with extracted information. The representative interconnect 255 is again divided into three equal segments wherein this may also be modified as appropriate to a particular requirement for simulation accuracy.
The distributed interconnect network 260 illustrates an embodiment employing a ladder network that incorporates multiple resistances R1, R2, R3, multiple capacitances C1, C2, C3, C4 and both multiple separate inductances L1, L2, L3 and a mutually-coupled inductance K. The multiple resistances R1, R2, R3 and multiple capacitances C1, C2, C3, C4 may represent a design device resistor and parasitic capacitances or a design device capacitor and parasitic resistances as discussed above. The multiple separate inductances L1, L2, L3 and mutually-coupled inductance K are series-coupled and may represent a design device inductor having a mutual inductance or a parasitic inductance having a mutual inductance. In an alternative embodiment, inductances having similar representations that are parallel-coupled may be employed in parallel with the multiple capacitances C1, C2, C3, C4.
Design device inductors typically work by combining the inductance of a conductor along with the inductance of other pieces of the same conductor in order to create a multiplying effect. In order to accurately model the device, this inductance is measured as well as a mutual inductance to nearby conductors. Due to the inherent nature of inductance, the inductance is generated in the area surrounding the drawn device and not just in the device itself. As a consequence, a surrounding layout environment of the inductor device may alter the function and frequency response of that inductor device, sometimes drastically.
Turning now to FIGS. 3A and 3B, illustrated are a resistor layout structure and an embodiment of a corresponding distributed parasitic network representing a distributed model, generally designated 300, 350, constructed in accordance with the principles of the present invention. The resistor layout structure 300 includes a design device resistor 305 employing first and second resistor heads HEAD1, HEAD2 and first, second and third network connections NET1, NET2, NET3 that are fabricated on a substrate. The first resistor head HEAD1 is connected to the first network connection NET1 employing a via, and the second resistor head HEAD2 is connected to the second network connection NET2 employing another via. The third network connection NET3 does not directly connect to the design device resistor 305 but forms part of its surrounding layout environment wherein it crosses the design device resistor 305 asymmetrically and nearer to the second network connection NET2.
The distributed parasitic network 350 corresponds to a distributed model having allocated parasitic elements as may be provided by a distributed element generator or a method of generating distributed elements. The distributed parasitic network 350 includes first, second and third distributed resistances R1, R2, R3, and first, second, third, fourth and fifth parasitic capacitances CP1, CP2, CP3, CP4, CP5. In the illustrated embodiment, the first, second and third distributed resistances R1, R2, R3 have equal values whose sum corresponds to the resistance of the design device resistor 305.
The first and fifth parasitic capacitances CP1, CP5 are connected between the substrate and the first and second resistor heads HEAD1, HEAD2, which also connects them to the first and second network connections NET1, NET2, respectively. The second and fourth parasitic capacitances CP2, CP4 are respectively connected between the substrate and each end of the second distributed resistor R2, as shown. This arrangement provides a symmetrically distributed network corresponding to a design device resistor that is isolated from additional network influences. Connection of the third parasitic capacitance CP3 between the appropriate end of the second distributed resistor R2 and the third network connection NET3 accounts for its influence on the design device resistor 305, which may be quite significant.
In the illustrated embodiment, the first and fifth parasitic capacitances CP1, CP5 may employ a same value of capacitance and the second and fourth parasitic capacitances CP2, CP4 may employ another same value of capacitance. However, the third parasitic capacitance CP3 may typically employ yet another capacitance value that is greater that the others due to the strong influence that the third network connection NET3 exerts on the design device resistor 305. The distributed modeling afforded by various embodiments of the distributed parasitic network 350 allows a more accurate simulation of the design device resistor 305.
Turning now to FIGS. 4A and 4B, illustrated are a capacitor layout structure and an embodiment of a corresponding distributed parasitic network representing a distributed model, generally designated 400, 450, constructed in accordance with the principles of the present invention. The capacitor layout structure 400 includes a design device capacitor 405 having a top plate 405 a connected to a first network connection NET1 and a bottom plate 405 b connected to a second network connection NET2 that are fabricated on a substrate. The capacitor layout structure 400 also includes a third network connections NET3, also fabricated on the substrate, that does not directly connect to the design device capacitor 405 but forms part of its surrounding layout environment wherein it is positioned over a portion of the design device capacitor 405, as shown.
The distributed parasitic network 450 corresponds to a distributed model having allocated parasitic elements as may be provided by a distributed element generator or a method of generating distributed elements, as before. The distributed parasitic network 450 includes first, second and third distributed capacitances C1, C2, C3, first, second, third and fourth parasitic resistances RP1, RP2, RP3, RP4 and first, second, third, fourth and fifth parasitic capacitances CP1, CP2, CP3, CP4, CP5. In the illustrated embodiment, the first, second and third distributed capacitances C1, C2, C3 have equal values whose sum corresponds to the capacitance of the design device capacitor 405.
As was generally discussed with respect to FIG. 3B, the first, second and third distributed capacitances C1, C2, C3, the first, second, third and fourth parasitic resistances RP1, RP2, RP3, RP4 and the first, second and third parasitic capacitances CP1, CP2, CP3 provide a symmetrically distributed network corresponding to a design device capacitor that is isolated from the influence of the third network connection NET3. Connection of the fourth and fifth parasitic capacitances CP4, CP5 between this symmetrically distributed network and the third network connection NET3, as shown, accounts for its influence on the design device capacitor 405, which may also be quite significant. As before, selection of the parasitic resistance and capacitance values may be tailored to accommodate a particular simulation application.
Turning now to FIGS. 5A and 5B, illustrated are first and second resistor layout structures, generally designated 500, 550, having an interconnect crossing located in different positions thereby creating different leakage current profiles. Both of the first and second resistor layout structures 500, 550 employ the same design device resistor 505 employing first and second resistor heads HEAD1, HEAD2 and first, second and third network connections NET1, NET2, NET3 that are fabricated on a substrate. The first resistor head HEAD1 is connected to the first network connection NET1 employing a via, and the second resistor head HEAD2 is connected to the second network connection NET2 employing another via.
In the first resistor layout structure 500, the third network connection NET3 does not directly connect to the design device resistor 505 but forms part of its surrounding layout environment wherein it crosses the design device resistor 505 asymmetrically and nearer to the second network connection NET2. Analogously, in the second resistor layout structure 550, the third network connection NET3 also does not directly connect to the design device resistor 505 but forms part of its surrounding layout environment wherein it crosses the design device resistor 505 asymmetrically and nearer to the first network connection NET1. The influence afforded by the third network connection NET3 will clearly be greater on the second network connection NET2 in the first resistor layout structure 500 and greater on the first network connection NET1 in the second resistor layout structure 550.
Turning now to FIG. 6, illustrated is a comparative chart of leakage currents, generally designated 600, for distributed models of the first and second resistor layout structures of FIGS. 5A and 5B. These distributed models are based on the concepts presented with respect to FIGS. 3A and 3B. The comparative chart 600 includes a first leakage curve 605 and a second leakage curve 610. The first leakage curve 605 is representative of a leakage current between the third network connection NET3 and a corresponding nearest network connection. Analogously, the second leakage curve 610 is representative of a leakage current between the third network connection NET3 and a corresponding farthest network connection.
Therefore, the first leakage curve 605 represents the leakage current between the second and third network connections NET2, NET3 for the first resistor layout structure 500 and between the first and third network connections NET1, NET3 for the second resistor layout structure 550. Correspondingly, the second leakage curve 610 represents the leakage current between the first and third network connections NET1, NET3 for the first resistor layout structure 500 and between the second and third network connections NET2, NET3 for the second resistor layout structure 550.
The distributed models employed for the first and second resistor layout structures 500, 550 provide a more accurate simulation resulting in an appropriate separation of the first and second leakage curves 605, 610. This may be contrasted with a lumped parameter model, which would typically provide less separation for the two leakage curves or even cause them to converge into a single curve.
Turning now to FIG. 7, illustrated is a flow diagram of an embodiment of a method of generating distributed elements, generally designated 700, carried out in accordance with the principles of the present invention. The method 700 is for use an electronic design automation tool and starts in a step 705. Then, in a step 710, parasitic elements are identified that are associated with a passive integrated circuit device having a surrounding layout environment. The surrounding layout environment includes elements that are selected from the group consisting of an interconnect, a network node, a via, a substrate and another integrated circuit device. The parasitic elements are selected from a group consisting of a resistance, a capacitance and an inductance wherein the inductance is a separate inductance or a mutual inductance.
A distributed model of the passive integrated circuit device is provided in a step 715, and the parasitic elements are allocated within the distributed model based on the surrounding layout environment in a step 720. In allocating the parasitic elements in the step 720, they typically employ connection to interconnecting networks as well as to a substrate as deemed appropriate to a particular application. The distributed model employs ladder networks that generally contain series-coupled resistances and parallel-coupled capacitances as well as inductances that may be series-coupled or parallel-coupled. Additionally, the distributed model may employ a segmented interconnect having a resistivity corresponding to the passive integrated circuit device. The method ends in a step 725.
While the method disclosed herein has been described and shown with reference to particular steps performed in a particular order, it will be understood that these steps may be combined, subdivided, or reordered to form an equivalent method without departing from the teachings of the present invention. Accordingly, unless specifically indicated herein, the order or the grouping of the steps is not a limitation of the present invention.
In summary, embodiments of the present invention employing a distributed element generator, a method of generating distributed elements and an electronic design automation tool employing the generator or the method have been presented. Advantages include the ability to extract real parasitic information associated with the designed device for accurate simulation while maintaining the naming and electric network information. This allows both analysis and comparison to be accomplished on a head-to-head basis. Furthermore, this approach is seamless and automatic and happens without intervention or special steps being taken by a user thereby allowing more accurate analog simulations that result in enhanced analog components and designs, less product design rework and a shorter time to market. Additionally, existing procedures associated with standard practices employing existing design tools may be maintained and testing enhancements may be accommodated both economically and rapidly as appropriate to a particular application.
Although the present invention has been described in detail, those skilled in the art should understand that they can make various changes, substitutions and alterations herein without departing from the spirit and scope of the invention in its broadest form.

Claims (41)

1. A distributed element generator for use with an electronic design automation tool, comprising:
a parasitic element extractor configured to identify parasitic elements associated with an integrated circuit passive designed device having a surrounding layout environment; and
a distributed parameter allocator coupled to said parasitic element extractor and configured to provide a distributed model of said integrated circuit passive designed device in which said passive designed device is divided into a plurality of segments and said parasitic elements are allocated relative to said segments within said distributed model based on relative physical location of said parasitic elements to said passive designed device in said surrounding layout environment.
2. The generator as recited in claim 1, wherein said integrated circuit passive designed device is selected from the group consisting of a resistor, a capacitor, an inductor, and a mutually-coupled inductor.
3. The generator as recited in claim 1, wherein said distributed model employs a ladder network having series-coupled resistances and parallel-coupled capacitances.
4. The generator as recited in claim 3, wherein said distributed model further employs a series-coupled inductance or a parallel-coupled inductance.
5. The generator as recited in claim 1, wherein said distributed model employs an interconnect having a resistivity corresponding to said integrated circuit passive design device.
6. The generator as recited in claim 1, wherein said surrounding layout environment includes an element selected from the group consisting of an interconnect, a network node, a via, a substrate, and another integrated circuit design device.
7. The distributed element generator of claim 1, further comprising providing a parametric representation of said designed device, by first extracting the designed device as a black box device and then replacing it with extracted information.
8. The distributed element generator of claim 1, wherein said passive designed device is divided into a plurality of three or more segments corresponding to physical segments of said designed device, and said parasitic elements are allocated based on their proximity relative to said physical segments.
9. The distributed element generator of claim 1, wherein said passive designed device is a resistor; and the distributed model divides said resistor into at least three segments having resistances whose sum equals the resistance of the designed device resistor.
10. The distributed element generator of claim 9, wherein said distributed model is a ladder network having series-coupled resistance and parallel-coupled capacitance, with the at least three segments being modeled as corresponding at least three series-coupled resistors, and said parasitic elements being modeled as capacitors distributed to connect to interconnections between pairs of said resistors according to physical locations of said parasitic elements relative to corresponding physical segments of said designed device resistor.
11. The distributed element generator of claim 10, wherein the designed device resistor employs first and second resistor heads and first, second and third network connections for fabrication on a substrate; the first and second resistor heads respectively connecting the first and second network connections; the third network connection forming a part of the surrounding layout environment that does not directly connect to the designed device resistor and crosses the designed device resistor asymmetrically and nearer to one of the first and second resistor heads; and wherein the distributed model models a parasitic element corresponding to the third network connection as a capacitor allocated asymmetrically to an interconnection of a pair of said resistors corresponding to a location nearer to said one head.
12. The distributed element generator of claim 1, wherein said passive designed device is a capacitor; and the distributed model divides said capacitor into at least three segments having parallel capacitances whose sum equals the capacitance of the designed device capacitor.
13. The distributed element generator of claim 12, wherein said distributed model is a ladder network having series-coupled resistances and parallel-coupled capacitances, with the at least three segments being modeled as corresponding at least three parallel-coupled capacitors, and said parasitic elements being modeled as resistors distributed to connect between pairs of said capacitors according to physical locations of said parasitic elements relative to corresponding physical segments of said designed device capacitor.
14. The distributed element generator of claim 13, wherein the designed device capacitor employs first and second capacitor plates and first, second and third network connections for fabrication on a substrate; the first and second capacitor plates respectively connecting the first and second network connections; the third network connection forming a part of the surrounding layout environment that does not directly connect to the designed device capacitor and that is positioned over the designed device capacitor asymmetrically; and wherein the distributed model models a parasitic element corresponding to the third network connection as a capacitance allocated asymmetrically corresponding to a location relative to a portion of the designed device capacitor.
15. The distributed element generator of claim 1, wherein said passive designed device is an inductor having a mutual inductance; and the distributed model divides said inductor into at least three segments having series-connected inductances and a mutually-couple inductance.
16. The distributed element generator of claim 15, wherein said distributed model is a ladder network having series-coupled resistances, parallel-coupled capacitances, series-coupled inductances and mutually-coupled inductance, with the at least three segments being modeled as corresponding at least three series-coupled inductors, and said parasitic elements being modeled as resistors, capacitors and mutual inductance distributed to connect to said inductors according to physical locations of said parasitic elements relative to corresponding physical segments of said designed device inductor.
17. The distributed element generator of claim 1, wherein said distributed model is a ladder network having series-coupled resistances, parallel-coupled capacitances, series-coupled and/or parallel-coupled inductances and mutually-coupled inductance.
18. A method of generating distributed elements for use with an electronic design automation tool, comprising:
identifying, via an electronic design automation tool, parasitic elements; in order to positively tie-in the apparatus aiding in performing the method associated with an integrated circuit passive designed device having a surrounding layout environment; and
providing a distributed model of said integrated circuit passive designed device, said providing including dividing said passive designed device into a plurality of segments and allocating said parasitic elements relative to said segments within said distributed model based on relative physical location of said parasitic elements to said passive designed device in said surrounding layout environment.
19. The method of claim 18, further comprising providing a parametric representation of said designed device, by first extracting the designed device as a black box device and then replacing it with extracted information.
20. The method of claim 18, wherein said passive designed device is divided into a plurality of three or more segments corresponding to physical segments of said designed device, and said parasitic elements are allocated based on their proximity relative to said physical segments.
21. The method of claim 18, wherein said passive designed device is a resistor; and the distributed model divides said resistor into at least three segments having resistances whose sum equals the resistance of the designed device resistor.
22. The method of claim 21, wherein said distributed model is a ladder network having series-coupled resistance and parallel-coupled capacitance, with the at least three segments being modeled as corresponding at least three series-coupled resistors, and said parasitic elements being modeled as capacitors distributed to connect to interconnections between pairs of said resistors according to physical locations of said parasitic elements relative to corresponding physical segments of said designed device resistor.
23. The method of claim 22, wherein the designed device resistor employs first and second resistor heads and first, second and third network connections for fabrication on a substrate; the first and second resistor heads respectively connecting the first and second network connections; the third network connection forming a part of the surrounding layout environment that does not directly connect to the designed device resistor and crosses the designed device resistor asymmetrically and nearer to one of the first and second resistor heads; and wherein the distributed model models a parasitic element corresponding to the third network connection as a capacitor allocated asymmetrically to an interconnection of a pair of said resistors corresponding to a location nearer to said one head.
24. The method of claim 18, wherein said passive designed device is a capacitor; and the distributed model divides said capacitor into at least three segments having parallel capacitances whose sum equals the capacitance of the designed device capacitor.
25. The method of claim 24, wherein said distributed model is a ladder network having series-coupled resistances and parallel-coupled capacitances, with the at least three segments being modeled as corresponding at least three parallel-coupled capacitors, and said parasitic elements being modeled as resistors distributed to connect between pairs of said capacitors according to physical locations of said parasitic elements relative to corresponding physical segments of said designed device capacitor.
26. The method of claim 25, wherein the designed device capacitor employs first and second capacitor plates and first, second and third network connections for fabrication on a substrate; the first and second capacitor plates respectively connecting the first and second network connections; the third network connection forming a part of the surrounding layout environment that does not directly connect to the designed device capacitor and that is positioned over the designed device capacitor asymmetrically; and wherein the distributed model models a parasitic element corresponding to the third network connection as a capacitance allocated asymmetrically corresponding to a location relative to a portion of the designed device capacitor.
27. The method of claim 18, wherein said passive designed device is an inductor having a mutual inductance; and the distributed model divides said inductor into at least three segments having series-connected inductances and a mutually-couple inductance.
28. The method of claim 27, wherein said distributed model is a ladder network having series-coupled resistances, parallel-coupled capacitances, series-coupled inductances and mutually-coupled inductance, with the at least three segments being modeled as corresponding at least three series-coupled inductors, and said parasitic elements being modeled as resistors, capacitors and mutual inductance distributed to connect to said inductors according to physical locations of said parasitic elements relative to corresponding physical segments of said designed device inductor.
29. The method of claim 18, wherein said distributed model is a ladder network having series-coupled resistances, parallel-coupled capacitances, series-coupled and/or parallel-coupled inductances and mutually-coupled inductance.
30. An electronic design automation tool, comprising:
a layout versus schematic module;
a resistance-capacitance extraction module that is coupled to the layout versus schematic module; and
a distributed element generator that is coupled to the resistance-capacitance extraction module, including:
a parasitic element extractor that identifies parasitic elements associated with an integrated circuit passive designed device having a surrounding layout environment; and
a distributed parameter allocator, coupled to said parasitic element extractor, that provides a distributed model of said integrated circuit passive designed device in which said passive designed device is divided into a plurality of segments and said parasitic elements are allocated relative to said segments within said distributed model based on relative physical location of said parasitic elements to said passive designed device in said surrounding layout environment.
31. The design automation tool of claim 30, wherein the tool is further configured to provide a parametric representation of said designed device, by first extracting the designed device as a black box device and then replacing it with extracted information.
32. The design automation tool of claim 30, wherein said passive designed device is divided into a plurality of three or more segments corresponding to physical segments of said designed device, and said parasitic elements are allocated based on their proximity relative to said physical segments.
33. The design automation tool of claim 30, wherein said passive designed device is a resistor; and the distributed model divides said resistor into at least three segments having resistances whose sum equals the resistance of the designed device resistor.
34. The design automation tool of claim 33, wherein said distributed model is a ladder network having series-coupled resistance and parallel-coupled capacitance, with the at least three segments being modeled as corresponding at least three series-coupled resistors, and said parasitic elements being modeled as capacitors distributed to connect to interconnections between pairs of said resistors according to physical locations of said parasitic elements relative to corresponding physical segments of said designed device resistor.
35. The design automation tool of claim 34, wherein the designed device resistor employs first and second resistor heads and first, second and third network connections for fabrication on a substrate; the first and second resistor heads respectively connecting the first and second network connections; the third network connection forming a part of the surrounding layout environment that does not directly connect to the designed device resistor and crosses the designed device resistor asymmetrically and nearer to one of the first and second resistor heads; and wherein the distributed model models a parasitic element corresponding to the third network connection as a capacitor allocated asymmetrically to an interconnection of a pair of said resistors corresponding to a location nearer to said one head.
36. The design automation tool of claim 30, wherein said passive designed device is a capacitor; and the distributed model divides said capacitor into at least three segments having parallel capacitances whose sum equals the capacitance of the designed device capacitor.
37. The design automation tool of claim 36, wherein said distributed model is a ladder network having series-coupled resistances and parallel-coupled capacitances, with the at least three segments being modeled as corresponding at least three parallel-coupled capacitors, and said parasitic elements being modeled as resistors distributed to connect between pairs of said capacitors according to physical locations of said parasitic elements relative to corresponding physical segments of said designed device capacitor.
38. The design automation tool of claim 37, wherein the designed device capacitor employs first and second capacitor plates and first, second and third network connections for fabrication on a substrate; the first and second capacitor plates respectively connecting the first and second network connections; the third network connection forming a part of the surrounding layout environment that does not directly connect to the designed device capacitor and that is positioned over the designed device capacitor asymmetrically; and wherein the distributed model models a parasitic element corresponding to the third network connection as a capacitance allocated asymmetrically corresponding to a location relative to a portion of the designed device capacitor.
39. The design automation tool of claim 30, wherein said passive designed device is an inductor having a mutual inductance; and the distributed model divides said inductor into at least three segments having series-connected inductances and a mutually-couple inductance.
40. The design automation tool of claim 39, wherein said distributed model is a ladder network having series-coupled resistances, parallel-coupled capacitances, series-coupled inductances and mutually-coupled inductance, with the at least three segments being modeled as corresponding at least three series-coupled inductors, and said parasitic elements being modeled as resistors, capacitors and mutual inductance distributed to connect to said inductors according to physical locations of said parasitic elements relative to corresponding physical segments of said designed device inductor.
41. The design automation tool of claim 30, wherein said distributed model is a ladder network having series-coupled resistances, parallel-coupled capacitances, series-coupled and/or parallel-coupled inductances and mutually-coupled inductance.
US11/125,437 2005-05-10 2005-05-10 Distributed element generator, method of generating distributed elements and an electronic design automation tool employing the same Active US7596771B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/125,437 US7596771B2 (en) 2005-05-10 2005-05-10 Distributed element generator, method of generating distributed elements and an electronic design automation tool employing the same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/125,437 US7596771B2 (en) 2005-05-10 2005-05-10 Distributed element generator, method of generating distributed elements and an electronic design automation tool employing the same

Publications (2)

Publication Number Publication Date
US20060259883A1 US20060259883A1 (en) 2006-11-16
US7596771B2 true US7596771B2 (en) 2009-09-29

Family

ID=37420657

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/125,437 Active US7596771B2 (en) 2005-05-10 2005-05-10 Distributed element generator, method of generating distributed elements and an electronic design automation tool employing the same

Country Status (1)

Country Link
US (1) US7596771B2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120023468A1 (en) * 2010-07-24 2012-01-26 Fischer Ed Methods, systems, and articles of manufacture for constraint verification for implementing electronic circuit designs with electrical awareness
US8782577B2 (en) 2010-07-24 2014-07-15 Cadence Design Systems, Inc. Method, apparatus, and article of manufacture for providing in situ, customizable information in designing electronic circuits with electrical awareness
US20170206299A1 (en) * 2016-01-15 2017-07-20 International Business Machines Corporation Method for improving capacitance extraction performance by approximating the effect of distant shapes

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8091052B2 (en) * 2007-10-31 2012-01-03 Synopsys, Inc. Optimization of post-layout arrays of cells for accelerated transistor level simulation
US8141013B2 (en) * 2009-06-30 2012-03-20 International Business Machines Corporation Method and system of linking on-chip parasitic coupling capacitance into distributed pre-layout passive models
CN102955865B (en) * 2011-08-19 2015-02-04 上海华虹宏力半导体制造有限公司 Black box logic verification method for physical chip layout
US8707245B2 (en) * 2012-02-27 2014-04-22 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device design method, system and computer-readable medium

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020104063A1 (en) * 1999-07-09 2002-08-01 Keh-Jeng Chang Method and system for extraction of parasitic interconnect impedance including inductance
US6438729B1 (en) * 1994-11-08 2002-08-20 Synopsys, Inc. Connectivity-based approach for extracting layout parasitics
US20030069722A1 (en) * 2001-07-17 2003-04-10 Beattie Michael W. Systems, methods and computer program products for creating hierarchical equivalent circuit models
US20030101418A1 (en) * 2001-11-05 2003-05-29 Draxler Paul J. Process for designing high frequency circuits in multiple domains
US6588002B1 (en) * 2001-08-28 2003-07-01 Conexant Systems, Inc. Method and system for predictive layout generation for inductors with reduced design cycle
US20030237063A1 (en) * 2002-06-24 2003-12-25 Mentor Graphics Corporation Hierarchical feature extraction for electrical interaction calculations
US20040049747A1 (en) * 2002-09-11 2004-03-11 Renesas Technology Corp. Verification apparatus

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6438729B1 (en) * 1994-11-08 2002-08-20 Synopsys, Inc. Connectivity-based approach for extracting layout parasitics
US20020104063A1 (en) * 1999-07-09 2002-08-01 Keh-Jeng Chang Method and system for extraction of parasitic interconnect impedance including inductance
US20030069722A1 (en) * 2001-07-17 2003-04-10 Beattie Michael W. Systems, methods and computer program products for creating hierarchical equivalent circuit models
US6588002B1 (en) * 2001-08-28 2003-07-01 Conexant Systems, Inc. Method and system for predictive layout generation for inductors with reduced design cycle
US20030101418A1 (en) * 2001-11-05 2003-05-29 Draxler Paul J. Process for designing high frequency circuits in multiple domains
US20030237063A1 (en) * 2002-06-24 2003-12-25 Mentor Graphics Corporation Hierarchical feature extraction for electrical interaction calculations
US20040049747A1 (en) * 2002-09-11 2004-03-11 Renesas Technology Corp. Verification apparatus

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120023468A1 (en) * 2010-07-24 2012-01-26 Fischer Ed Methods, systems, and articles of manufacture for constraint verification for implementing electronic circuit designs with electrical awareness
US8689169B2 (en) 2010-07-24 2014-04-01 Cadence Design Systems, Inc. Method, apparatus, and article of manufacture for providing in situ, customizable information in designing electronic circuits with electrical awareness
US8694950B2 (en) 2010-07-24 2014-04-08 Cadence Design Systems, Inc. Methods, systems, and articles of manufacture for implementing electronic circuit designs with electrical awareness
US8694933B2 (en) 2010-07-24 2014-04-08 Cadence Design Systems, Inc. Methods, systems, and articles of manufacture for implementing electronic circuit designs with simulation awareness
US8701067B1 (en) 2010-07-24 2014-04-15 Cadence Design Systems, Inc. Methods, systems, and articles of manufactures for implementing electronic circuit designs with IR-drop awareness
US8762914B2 (en) * 2010-07-24 2014-06-24 Cadence Design Systems, Inc. Methods, systems, and articles of manufacture for constraint verification for implementing electronic circuit designs with electrical awareness
US8782577B2 (en) 2010-07-24 2014-07-15 Cadence Design Systems, Inc. Method, apparatus, and article of manufacture for providing in situ, customizable information in designing electronic circuits with electrical awareness
US9223925B2 (en) 2010-07-24 2015-12-29 Cadence Design Systems, Inc. Methods, systems, and articles of manufacture for implementing electronic circuit designs with simulation awareness
US9330222B2 (en) 2010-07-24 2016-05-03 Cadence Design Systems, Inc. Methods, systems, and articles of manufacture for implementing electronic circuit designs with electro-migration awareness
US20170206299A1 (en) * 2016-01-15 2017-07-20 International Business Machines Corporation Method for improving capacitance extraction performance by approximating the effect of distant shapes
US10360338B2 (en) * 2016-01-15 2019-07-23 International Business Machines Corporation Method for improving capacitance extraction performance by approximating the effect of distant shapes

Also Published As

Publication number Publication date
US20060259883A1 (en) 2006-11-16

Similar Documents

Publication Publication Date Title
US7596771B2 (en) Distributed element generator, method of generating distributed elements and an electronic design automation tool employing the same
CN103310031B (en) System and method for modeling silicon hole
US8856701B1 (en) Method of radio-frequency and microwave device generation
US8607179B2 (en) RC extraction methodology for floating silicon substrate with TSV
US5566083A (en) Method for analyzing voltage fluctuations in multilayered electronic packaging structures
US8250506B2 (en) Bondwire design
US9348965B2 (en) Parasitic component library and method for efficient circuit design and simulation using the same
US9147034B1 (en) Circuit layout verification method
JPH10275176A (en) Interconnection modeling system and method therefor
Koo et al. Fast algorithm for minimizing the number of decap in power distribution networks
US20120079438A1 (en) Integrated circuit design framework comprising automatic analysis functionality
US20030172358A1 (en) Interconnect-aware methodology for integrated circuit design
JP2011065377A (en) System and method for extracting parasitic element
US20150019194A1 (en) Method for automatic design of an electronic circuit, corresponding system and computer program product
Shringarpure et al. Sensitivity analysis of a circuit model for power distribution network in a multilayered printed circuit board
JP4507421B2 (en) Passive element equivalent circuit model derivation method, simulator, and storage medium
JPWO2006121042A1 (en) Method, apparatus, and program for creating power supply model of semiconductor integrated circuit
Han et al. A knowledge based method for optimization of decoupling capacitors in power delivery networks
US20170293709A1 (en) Integrated circuit performance modeling that includes substrate-generated signal distortions
US20120226479A1 (en) Method of Generating RC Technology File
US8347244B2 (en) Topologies and methodologies for AMS integrated circuit design
Pan et al. Optimization of power delivery network design for multiple supply voltages
US7197446B2 (en) Hierarchical method of power supply noise and signal integrity analysis
US9104835B2 (en) Systems and methods for determining effective capacitance to facilitate a timing analysis
Ding et al. Physics-Based Modeling for Determining Transient Current Flow In Multi-layer PCB PI Designs

Legal Events

Date Code Title Description
AS Assignment

Owner name: TEXAS INSTRUMENTS INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:COHEN, ISSAC D.;KOMAROV, SERGEY F.;REEL/FRAME:016559/0185

Effective date: 20050506

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12