US7476473B2 - Process control method, a method for forming monitor marks, a mask for process control, and a semiconductor device manufacturing method - Google Patents

Process control method, a method for forming monitor marks, a mask for process control, and a semiconductor device manufacturing method Download PDF

Info

Publication number
US7476473B2
US7476473B2 US11/198,368 US19836805A US7476473B2 US 7476473 B2 US7476473 B2 US 7476473B2 US 19836805 A US19836805 A US 19836805A US 7476473 B2 US7476473 B2 US 7476473B2
Authority
US
United States
Prior art keywords
line
pattern
marks
mask
resist
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related, expires
Application number
US11/198,368
Other versions
US20060035158A1 (en
Inventor
Masafumi Asano
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Assigned to KABUSHIKI KAISHA TOSHIBA reassignment KABUSHIKI KAISHA TOSHIBA ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ASANO, MASAFUMI
Publication of US20060035158A1 publication Critical patent/US20060035158A1/en
Application granted granted Critical
Publication of US7476473B2 publication Critical patent/US7476473B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/26Processing photosensitive materials; Apparatus therefor
    • G03F7/40Treatment after imagewise removal, e.g. baking
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06TIMAGE DATA PROCESSING OR GENERATION, IN GENERAL
    • G06T7/00Image analysis
    • G06T7/0002Inspection of images, e.g. flaw detection
    • G06T7/0004Industrial image inspection
    • G06T7/001Industrial image inspection using an image reference approach
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/10Measuring as part of the manufacturing process
    • H01L22/12Measuring as part of the manufacturing process for structural parameters, e.g. thickness, line width, refractive index, temperature, warp, bond strength, defects, optical inspection, electrical measurement of structural dimensions, metallurgic measurement of diffusions
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06TIMAGE DATA PROCESSING OR GENERATION, IN GENERAL
    • G06T2207/00Indexing scheme for image analysis or image enhancement
    • G06T2207/30Subject of image; Context of image processing
    • G06T2207/30108Industrial image inspection
    • G06T2207/30148Semiconductor; IC; Wafer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present invention relates to manufacturing of semiconductor devices and specifically to a process control method, a method for forming monitor marks, and a mask for process control used in a lithography process.
  • a mask pattern is first projected onto a resist formed on a wafer using an exposure optical system. Then, the resist, on which the mask pattern has been exposed, is developed form to a resist pattern.
  • An aspect of the present invention inheres in a process control method including forming an inspection pattern by a resist having a first line and a plurality of second lines having a line width smaller than that of the first line pattern and being parallel with the first line, and a reference pattern being in the orthogonal direction to the direction in which the first line extends on a semiconductor substrate, flowing the inspection pattern and the reference pattern by heating the resist, measuring the distance between the center of the inspection pattern and the reference pattern after flowing the inspection pattern and the reference pattern, and checking the magnitude of variation in increases of line widths of the inspection pattern and the reference pattern after the flowing the inspection pattern and the reference pattern, based on the measurement result of the distance between the centers.
  • Another aspect of the present invention inheres in a process control method including forming four outer marks in a rectangular shape by a resist, divided into two orthogonal sets of marks, each of the outer marks having a first line and a plurality of second lines having a line width smaller than that of the first line and in parallel with the first line, and four inner marks being arranged in a rectangular shape on inner sides of the outer marks parallel with the outer marks respectively on a semiconductor substrate, flowing the outer marks and the inner marks by heating the resist, measuring the distance between the center of the outer marks and the inner marks after flowing the outer marks and the inner marks, and checking the magnitude of variation in increases of line widths of the outer marks and the inner marks after the flowing the outer marks and the inner marks, based on the measurement result of the distance between the centers.
  • Another aspect of the present invention inheres in a method for forming a monitor mark configured to measure a distance between the center of an inspection pattern and a reference pattern after a flow process including forming the inspection pattern in a rectangular shape by a resist having a first line and a plurality of second lines having a line width smaller than that of the first line and being parallel with the first line, and a reference pattern being in the orthogonal direction to the direction in which the first line extends on a semiconductor substrate, and flowing the inspection pattern and the reference pattern by heating the resist.
  • Another aspect of the present invention inheres in a mask for process control flowing of an inspection pattern and a reference pattern having a first line and a second line which were projected by heating an exposure object, and measuring the distance between the center of the inspection pattern and the reference pattern after a flow including a mask substrate, a first mask pattern having a first line pattern and a plurality of second line patterns having a line width smaller than that of the first line pattern and being parallel with the first line pattern, the first mask pattern being formed on the mask substrate, and a second mask pattern having a third line pattern being in the orthogonal direction to the direction in which the first line pattern extends, and being formed on the mask substrate.
  • Another aspect of the present invention inheres in a mask for measuring the distance between the center of an inspection pattern and a reference pattern after flowing the inspection pattern and the reference pattern having first and second lines by heating an exposure object including a mask substrate, four outer mask patterns arranged in a rectangular shape on the mask substrate, being divided into two orthogonal sets of patterns, each of the outer mask patterns having a first line pattern and a plurality of second line patterns having a line width smaller than that of the first line pattern and being parallel with the first line, and four inner mask patterns arranged in a rectangular shape on the mask substrate on inner sides of the rectangular arrangement of the outer mask patterns in parallel with the outer mask patterns respectively.
  • FIG. 1 is a plane view of a mask for process control according to a first embodiment of the present invention.
  • FIG. 2 is a flow chart showing a method for forming monitor marks on a resist according to the first embodiment of the present invention.
  • FIG. 3 is a process cross-sectional view of the mask formation for process controls according to the first embodiment of the present invention.
  • FIG. 4 is a process cross-sectional view after the process shown in FIG. 3 of the mask formation for process controls according to the first embodiment of the present invention.
  • FIG. 6A is a cross-sectional view before performing a flow of a monitor mark according to the first embodiment of the present invention.
  • FIG. 7 is a graph to show a relation between a line width of a pattern of the monitor mark and an increase in the line width due to the flow according to the first embodiment of the present invention.
  • FIG. 8 is a flow chart showing a process control method according to the first embodiment of the present invention.
  • FIG. 9 is a magnified plane view of one part of a wafer transferred on the resist by means of the mask for process controls according to the first embodiment of the present invention.
  • FIG. 10 is a plane view of the first pattern and the second pattern before performing a flow of the monitor mark according to the first embodiment of the present invention.
  • FIG. 11 is a plane view of the first pattern and the second pattern after performing a flow of the monitor mark according to the first embodiment of the present invention.
  • FIG. 12 is a plane view of a mask for process control according to a second embodiment of the present invention.
  • FIG. 13 is a flow chart showing a method for forming monitor marks on a resist according to the second embodiment of the present invention.
  • FIG. 14 is a plane view of a monitor mark according to the second embodiment of the present invention.
  • FIG. 15 is a cross-sectional view before performing a flow of the monitor mark according to the second embodiment of the present invention.
  • FIG. 16 is a cross-sectional view after performing a flow of the monitor mark according to the second embodiment of the present invention.
  • FIG. 17 is a plane view to show a change due to a flow of the monitor mark according to the second embodiment of the present invention.
  • FIG. 18 is a graph comparing measurement time using a monitor mark according to the second embodiment of the present invention and measurement time using a conventional monitor mark.
  • FIG. 19 is a plane view of a mask according to modification of the second embodiment of the present invention.
  • FIG. 20 is a plane view showing a change due to a flow of the monitor mark according to modification of the second embodiment of the present invention.
  • the first mask pattern 20 has a first line pattern 2 a having a line width W 1 and a plurality of second line patterns 3 a having a line width W 2 smaller than that of the first line pattern 2 a , parallel and next to the first line pattern 2 a .
  • the first line pattern 2 a is placed on either the right or left side of the first mask pattern 20 .
  • the second mask pattern 30 is placed beside the first mask pattern 20 in the orthogonal direction to the direction in which the first mask pattern 20 extends.
  • a plurality of third line patterns 9 a having a single line width (for example, the line width W 2 in FIG. 1 ) is provided.
  • the plurality of third line patterns 9 a may be a single line.
  • layout data including a design pattern of a semiconductor integrated circuit, the first mask pattern 20 , and the second mask pattern 30 are generated.
  • layout data including a design pattern of a semiconductor integrated circuit, the first mask pattern 20 , and the second mask pattern 30 are generated.
  • an electron beam lithography apparatus a pattern generator
  • the generated layout data is transformed into drawing data.
  • the respective pattern data of masks is determined by using a CAD system.
  • an electron beam lithography apparatus draws the patterns on the mask substrate 10 using the pattern data, thus completing a mask for process control.
  • a semiconductor substrate 4 is mounted on a stage of an excimer laser exposure apparatus (not shown).
  • a resist 44 is applied on an antireflective film 42 formed on a wafer 40 as shown in FIG. 3 .
  • a negative resist is used for the resist 44 .
  • step S 102 the resist 44 of the semiconductor substrate 4 is exposed by, for example, a krypton-fluoride (KrF) excimer laser apparatus with a numerical aperture (NA) of 0.68, where the mask for process control shown in FIG. 1 is set.
  • the exposure of the resist 44 is carried out by light transmitted through the first and second mask patterns 20 and 30 shown in FIG. 3 .
  • step S 103 the exposed semiconductor substrate 4 is developed.
  • an inspection pattern 50 transferred from the first mask pattern 20 and a reference pattern 60 transferred from the second mask pattern 30 are formed on the resist 44 as shown in FIG. 4 .
  • the inspection pattern 50 includes a first line 52 with a line width of W 1 and a plurality of second lines 54 with a line width W 2 .
  • the reference pattern 60 includes a plurality of third lines 62 with single line width W 2 , corresponding to the second lines 54 .
  • step S 104 the semiconductor substrate 4 is heated by a heating apparatus such as a hot plate or an oven. Heating conditions can be selected as appropriate depending on a kind of resist and line widths of patterns, and the semiconductor substrate 4 is heated, for example, at 164 degrees centigrade for 60 seconds.
  • a heating apparatus such as a hot plate or an oven. Heating conditions can be selected as appropriate depending on a kind of resist and line widths of patterns, and the semiconductor substrate 4 is heated, for example, at 164 degrees centigrade for 60 seconds.
  • the inspection pattern 50 and the reference pattern 60 are melted to a flow state, and monitor marks, each having a modified inspection pattern 50 x and a modified reference pattern 60 x are formed as shown in FIG. 5 .
  • the modified inspection pattern 50 x includes a first modified line 53 and a plurality of second modified lines 55 .
  • the modified reference pattern 60 x includes a plurality of third modified lines 63 .
  • FIG. 6A is a cross-sectional view of the inspection pattern 50 formed by the aforementioned method before the flow of the reference pattern.
  • FIG. 6B is a cross-sectional view of the modified inspection pattern 50 x after the flow of the reference pattern.
  • the center of the inspection pattern 50 before the flow, shown in FIG. 6A is indicated by a center line L 1 , at a distance l 1 from both sides of the inspection pattern 50 .
  • the center of the modified inspection pattern 50 x after the flow shown in FIG.
  • FIG. 6B is indicated by a center line L 2 , at a distance l 2 from both sides of the modified inspection pattern 50 x .
  • FIG. 6B also shows the center line L 1 of the inspection pattern 50 depicted in FIG. 6A .
  • the center line L 1 of the inspection pattern 50 moves along with the flow because, with some large line width of a pattern, a line width increases by the flow.
  • a line width does not change so much even after the flow of the reference patterns.
  • the center of the reference pattern 60 does not move, even if the resist flows, since the third lines 62 have a single line width.
  • the amount of change in the pattern is different on both sides thereof, from which, it can be understood that the center position of the entire inspection pattern 50 moves.
  • first line 52 has a pattern with a maximized line width due to the flow
  • second lines 54 have a pattern of a line width which does not change even if the second lines 54 flow
  • a value of a line width of a pattern having maximum an increase in the line width by the flow varies depending on the thickness and kind of a resist and the like.
  • the mask for process control according to the first embodiment is transferred onto a resist 44 of a semiconductor substrate 4 .
  • a resist 44 is applied onto an antireflective film 42 formed on a wafer 40 .
  • resist patterns (details are omitted) 46 of semiconductor chips and monitor marks are formed prior to the flow process.
  • the monitor marks are provided in spaces on the resist patterns 46 that one not used as semiconductor chips or dicing lines.
  • the number of monitor marks provided on a single wafer is, for example, 30 .
  • each of the monitor marks has at least one inspection pattern 50 and one reference pattern 60 .
  • a distance between the centers of the inspection pattern 50 and the reference pattern 60 is set at D 1 .
  • step S 112 the semiconductor substrate 4 is heated by a heating apparatus such as a hot plate or an oven.
  • the resist patterns 46 and the monitor marks on the heated semiconductor substrate 4 flow as shown in FIG. 5 .
  • line widths of the semiconductor chips are changed and resist patterns having desired line widths are obtained.
  • step S 113 the semiconductor substrate 4 is moved to a measuring apparatus (not shown) such as an optical misalignment inspection apparatus. Thereafter, by using the optical measuring apparatus, a distance between the centers of the deformed inspection pattern 50 x and the deformed reference pattern 60 x , after the flow, is measured for each of the monitor marks scattered over the semiconductor substrate 4 .
  • a measuring apparatus such as an optical misalignment inspection apparatus.
  • step S 114 based on the measurement result of the distance between the centers of the deformed inspection pattern 50 x and the deformed reference pattern 60 x , after the flow for each of the monitor marks, the magnitude of variation in increases of line widths due to the flow on the semiconductor substrate 4 is checked.
  • an optimal value of the distance between the centers after the flow is set at D 2 which is shorter than D 1 when, for example, the center of the inspection pattern 50 moves towards the reference pattern 60 .
  • variation in increases in line widths due to the flow in each of the monitor marks is evaluated based on the set value D 2 , and chips arranged in an area where a large variation in increases in line widths is observed due to the flow are removed as waste chips.
  • the magnitude of variation in the flow on the semiconductor substrate 4 can be controlled by measuring a distance between the centers of the modified inspection pattern 50 x and the modified reference pattern 60 x . Since increases in line widths due to the flow depend on heating temperature and duration, the increases in line widths due to the flow within a wafer or between wafers vary because of uneven temperature of a heating apparatus. A magnitude of variation in increases in line widths due to the flow on the semiconductor substrate 4 can be measured by using an optical accurately measuring apparatus such as a misalignment inspection apparatus without using an electronic measuring apparatus such as a CD-SEM. Therefore, variation in increases in resist line widths due to the flow can be controlled and provide a high throughput.
  • a mask for process control according to the second embodiment of the present invention is different from the mask for process control shown in FIG. 1 in that four of the first mask patterns 20 according to the first embodiment are prepared and these first mask patterns 20 are combined and used as outer mask patterns 70 a to 70 d .
  • the mask for process control according to the second embodiment is also provided with inner mask patterns 72 a to 72 d arranged in a rectangular shape on the inner sides of the outer mask patterns 70 a to 70 d in parallel with the same, respectively.
  • the rest of the structure is substantially the same as the mask for process control shown in FIG. 1 and duplicated description is thus omitted.
  • the outer masks are divided into two orthogonal sets: a set of the outer mask patterns 70 a and 70 c that face each other in parallel and a set of the outer mask patterns 70 b and 70 d that also face each other in parallel.
  • the set of the outer mask patterns 70 a and 70 c and the set of the outer mask patterns 70 b and 70 d are arranged in a rectangular shape and placed on four sides of a chip.
  • the outer mask patterns 70 a to 70 d are used to form a resist pattern in which a central position moves due to a flow of the resist.
  • first line patterns 2 a thereof are placed on the outer side of the outer mask patterns 70 a to 70 d placed on four sides.
  • first line patterns 2 a thereof are placed on the inner side of the outer mask patterns 70 a to 70 d on four sides thereof.
  • the inner mask pattern 72 a and 72 c are placed to face each other in parallel, and the inner mask patterns 72 b and 72 d are placed to face each other in parallel.
  • the inner mask patterns 72 a to 72 d are placed so that directions in which the inner mask patterns 72 a and 72 c extend and a direction in which the inner mask patterns 72 b and 72 d extend are orthogonal to each other.
  • the inner mask patterns 72 a to 72 d are used to form a resist pattern in which the center position does not move, even if the resist flows.
  • a pattern with a single line or a plurality of lines with the same line width or the like can be used.
  • each of the monitor marks prior to the flow has the outer marks 50 a to 50 d and the inner marks 80 a to 80 d .
  • the center position of the outer marks 50 a to 50 d and the center position C 1 of the inner marks 80 a to 80 d coincide with each other.
  • First lines 52 and second lines 54 of the outer marks 50 a to 50 d have common line widths, respectively.
  • the line width of the first line 52 is, for example, 400 nm.
  • the second lines 54 are, for example, a 150 nm-line and space (L/S).
  • the line width of the inner marks 80 a to 80 d is, for example, 150 nm.
  • step S 123 the semiconductor substrate 4 is moved to a measuring apparatus (not shown) such as an optical misalignment inspection apparatus. Thereafter, the monitor marks are observed in a state in which fine lines are not resolved as shown in FIG. 17 , because fine L/S is cannot resolved by an optical misalignment inspection apparatus. Due to the flow of the outer marks 50 a to 50 d , the outer marks 50 a to 50 d respectively move towards the positions where the first lines 52 with large line widths were placed. In other words, since modified outer marks 501 a to 501 d respectively move in the directions shown by thick arrows in FIG. 17 , the center position C 2 of the modified outer marks 501 a to 501 d is moved in the direction shown by a thin arrow.
  • the center position C 1 of modified inner marks 801 a to 801 d does not move since the inner marks 80 a to 80 d are single line patterns. Thereafter, by using an optical measuring apparatus, increases in line widths due to the flow are measured for each of the monitor marks scattered over the semiconductor substrate 4 . The increases in line widths due to the flow for each of the monitor marks are obtained by measuring the center position C 2 of the modified outer marks 501 a to 501 d which have moved and the center position C 1 of the modified inner marks 801 a to 801 d , which have not moved for each of the two directions shown by the thick arrow then, average values of the measurements for both directions are obtained.
  • step S 214 based on the measurement results of the center position C 2 of the modified outer marks 501 a to 501 d and the center position C 1 of the modified inner marks 801 a to 801 d , variations in increases in line widths, due to the flow, measured for each of the monitor marks scattered on the wafer are compared to each other. In accordance with the set specified value, chips arranged in an area where a large variation in increases in line widths is observed due to the flow are removed as waste chips.
  • the process control method of the second embodiment by measuring the center positions of the monitor marks after the flow each having the outer marks 50 a to 50 d and the inner marks 80 a to 80 d , it becomes possible to control the magnitude of variation in increases in line widths due to the flow on the semiconductor substrate 4 . Moreover, since increases in line widths due to the flow depend on heating temperature and duration, increases in line widths due to the flow within a wafer or between wafers vary because of uneven temperature of a heating apparatus or the like. A magnitude of variation in increases in line widths due to the flow on the semiconductor substrate 4 can be accurately measured by using an optical measuring apparatus such as a misalignment inspection apparatus without using an electronic measuring apparatus such as a CD-SEM.
  • time required for measurement of 30 monitor marks by a CD-SEM is 420 seconds as shown in FIG. 18 as it takes 7 seconds to measure each monitor mark and measurements of the same have to be carried out before and after heating in order to control variation in increases in resist line widths due to the flow.
  • the time required for measurement of 30 monitor marks by a misalignment inspection apparatus is only 60 seconds since it takes 2 seconds to measure each monitor mark and the measurements of the monitor marks are carried out only after heating.
  • the center position of the inner marks 80 a to 80 d does not move even if they flow. Therefore, the monitor marks can be inspected using a normal alignment inspection method.
  • a mask for process control according to a modification of the second embodiment of the present invention is different from the mask for process control shown in FIG. 12 in that four of the first mask patterns 20 according to the first embodiment are prepared and these first mask patterns 20 are combined and used as inner mask patterns 72 e to 72 h instead of the inner mask patterns 72 a to 72 d .
  • the rest of the construction is substantially the same as the mask for process control shown in FIG. 12 , and duplicated description is thus omitted.
  • the inner mask patterns are divided into two sets: a set of inner mask patterns 72 e and 72 g which face each other in parallel, and a set of inner mask patterns 72 f and 72 h which face each other in parallel. These two sets of inner mask patterns 72 e and 72 g and the inner mask patterns 72 f and 72 h are place on four sides of the chip.
  • the inner mask patterns 72 e to 72 h are mask patterns used to form a resist pattern in which the center position moves after the patterns flow.
  • the patterns placed in parallel with each other are designed so that the center positions of the resist patterns move in the same direction.
  • first line patterns 2 a thereof are placed on the outer side of the inner mask patterns 72 e to 72 h .
  • first line patterns 2 a thereof are placed on the inner sides of the inner mask patterns 72 e to 72 h.
  • the semiconductor substrate 4 is moved to a measuring apparatus such as an optical misalignment inspection apparatus and observed. With an optical misalignment inspection apparatus, fine L/S is not resolved. Therefore, the monitor marks are observed as shown in FIG. 20 . Due to the flow of outer marks 50 a to 50 d and inner marks 82 e to 82 h , the outer and inner marks move towards positions where the first lines 52 with large pattern line widths were placed.
  • modified outer marks 501 a to 501 d move in directions indicated by thick outline arrows
  • the center position C 2 of the modified outer marks 501 a to 501 d moves in a direction shown by a thin solid arrow.
  • modified inner marks 821 e and 821 h move in directions indicated by thick black arrows
  • the center positions C 3 of the modified inner marks 821 e to 821 h move in a direction shown by a thin broken-line arrow.
  • the center position C 2 of the modified outer marks 501 a to 501 d and the center position C 3 of the modified inner marks 821 e to 821 h can be measured by an optical measuring apparatus. Since the center position C 2 of the modified outer marks 501 a to 501 d and the center position C 3 of the modified inner marks 821 e to 821 h shift in directions opposite to each other, relative measurement sensitivity is doubled.
  • monitor marks are formed using a mask for process control.
  • monitor marks may be directly drawn by an electron beam without using a mask for process control.
  • a negative resist is used for the resist 44 .
  • a positive resist may be used by changing processes as appropriate.

Abstract

A process control method includes forming an inspection pattern having a first line and a plurality of second lines being parallel with the first line, and a reference pattern being in the orthogonal direction to the direction in which the first line extends, flowing the inspection pattern and the reference pattern measuring the distance between the center of the inspection and the reference pattern after flowing the inspection and the reference pattern, and checking the magnitude of variation in increases of line widths of the inspection and the reference pattern after the flowing the inspection and the reference pattern.

Description

CROSS REFERENCE TO RELATED APPLICATIONS AND INCORPORATION BY REFERENCE
This application is based on and claims the benefit of priority from the prior Japanese Patent Applications No. P2004-232572, filed on Aug. 9, 2004; the entire contents of which are incorporated herein by reference.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to manufacturing of semiconductor devices and specifically to a process control method, a method for forming monitor marks, and a mask for process control used in a lithography process.
2. Description of the Related Art
During lithography, a manufacturing process of semiconductor devices, a mask pattern is first projected onto a resist formed on a wafer using an exposure optical system. Then, the resist, on which the mask pattern has been exposed, is developed form to a resist pattern.
In recent years, as design rules for semiconductor devices have grown finer, there have been increasing demands for higher lithographic resolution. However, lithography resolution has its limits and it has become more difficult to achieve line requirements. However, by heating a formed resist pattern, the shape of a resist pattern changes (flows) and spacing between lines is narrowed. Thus, a resist pattern with a desired line width is obtained.
In order to obtain a resist pattern having desired line widths by allowing the resist to flow, it is required to control variation in changes of line widths of a resist pattern due to the flow within a wafer surface or the like. Line width variations of a resist pattern due to a flow are controlled by a critical dimension scanning electron microscope (a CD-SEM). However, as an optical inspection apparatus, the CD-SEM does not have sufficient resolution. Such control using a CD-SEM also has problems, such as low throughput and the like.
SUMMARY OF THE INVENTION
An aspect of the present invention inheres in a process control method including forming an inspection pattern by a resist having a first line and a plurality of second lines having a line width smaller than that of the first line pattern and being parallel with the first line, and a reference pattern being in the orthogonal direction to the direction in which the first line extends on a semiconductor substrate, flowing the inspection pattern and the reference pattern by heating the resist, measuring the distance between the center of the inspection pattern and the reference pattern after flowing the inspection pattern and the reference pattern, and checking the magnitude of variation in increases of line widths of the inspection pattern and the reference pattern after the flowing the inspection pattern and the reference pattern, based on the measurement result of the distance between the centers.
Another aspect of the present invention inheres in a process control method including forming four outer marks in a rectangular shape by a resist, divided into two orthogonal sets of marks, each of the outer marks having a first line and a plurality of second lines having a line width smaller than that of the first line and in parallel with the first line, and four inner marks being arranged in a rectangular shape on inner sides of the outer marks parallel with the outer marks respectively on a semiconductor substrate, flowing the outer marks and the inner marks by heating the resist, measuring the distance between the center of the outer marks and the inner marks after flowing the outer marks and the inner marks, and checking the magnitude of variation in increases of line widths of the outer marks and the inner marks after the flowing the outer marks and the inner marks, based on the measurement result of the distance between the centers.
Another aspect of the present invention inheres in a method for forming a monitor mark configured to measure a distance between the center of an inspection pattern and a reference pattern after a flow process including forming the inspection pattern in a rectangular shape by a resist having a first line and a plurality of second lines having a line width smaller than that of the first line and being parallel with the first line, and a reference pattern being in the orthogonal direction to the direction in which the first line extends on a semiconductor substrate, and flowing the inspection pattern and the reference pattern by heating the resist.
Another aspect of the present invention inheres in a method for forming a monitor mark configured to measure a distance between the center of an outer mark and an inner mark after a flow process including forming the outer marks in a rectangular shape by a resist, divided into two orthogonal sets of marks, each of the outer marks having a first line and a plurality of second lines having a line width smaller than that of the first line and in parallel with the first line, and the inner marks being arranged in a rectangular shape on inner sides of the outer marks parallel with the outer marks respectively on a semiconductor substrate, and flowing the outer marks and the inner marks by heating the resist.
Another aspect of the present invention inheres in a mask for process control flowing of an inspection pattern and a reference pattern having a first line and a second line which were projected by heating an exposure object, and measuring the distance between the center of the inspection pattern and the reference pattern after a flow including a mask substrate, a first mask pattern having a first line pattern and a plurality of second line patterns having a line width smaller than that of the first line pattern and being parallel with the first line pattern, the first mask pattern being formed on the mask substrate, and a second mask pattern having a third line pattern being in the orthogonal direction to the direction in which the first line pattern extends, and being formed on the mask substrate.
Another aspect of the present invention inheres in a mask for measuring the distance between the center of an inspection pattern and a reference pattern after flowing the inspection pattern and the reference pattern having first and second lines by heating an exposure object including a mask substrate, four outer mask patterns arranged in a rectangular shape on the mask substrate, being divided into two orthogonal sets of patterns, each of the outer mask patterns having a first line pattern and a plurality of second line patterns having a line width smaller than that of the first line pattern and being parallel with the first line, and four inner mask patterns arranged in a rectangular shape on the mask substrate on inner sides of the rectangular arrangement of the outer mask patterns in parallel with the outer mask patterns respectively.
Another aspect of the present invention inheres in a semiconductor device manufacturing method including forming an inspection pattern by a resist having a first line and a plurality of second lines having a line width smaller than that of the first line pattern and being in parallel with the first line, and a reference pattern being orthogonal to the direction in which the first line extends on a semiconductor substrate, flowing the inspection pattern and the reference pattern by heating the resist, measuring distance between the center of the inspection pattern and the reference pattern after flowing the inspection pattern and the reference pattern, and checking the magnitude of variation in increases of line widths of the inspection pattern and the reference pattern after the flowing the inspection pattern and the reference pattern, based on the measurement result of the distance between the centers.
BRIEF DESCRIPTION OF DRAWINGS
FIG. 1 is a plane view of a mask for process control according to a first embodiment of the present invention.
FIG. 2 is a flow chart showing a method for forming monitor marks on a resist according to the first embodiment of the present invention.
FIG. 3 is a process cross-sectional view of the mask formation for process controls according to the first embodiment of the present invention.
FIG. 4 is a process cross-sectional view after the process shown in FIG. 3 of the mask formation for process controls according to the first embodiment of the present invention.
FIG. 5 is a process cross-sectional view after the process shown in FIG. 4 of the mask formation for process controls according to the first embodiment of the present invention.
FIG. 6A is a cross-sectional view before performing a flow of a monitor mark according to the first embodiment of the present invention.
FIG. 6B is a cross-sectional view after performing a flow of the monitor mark according to the first embodiment of the present invention.
FIG. 7 is a graph to show a relation between a line width of a pattern of the monitor mark and an increase in the line width due to the flow according to the first embodiment of the present invention.
FIG. 8 is a flow chart showing a process control method according to the first embodiment of the present invention.
FIG. 9 is a magnified plane view of one part of a wafer transferred on the resist by means of the mask for process controls according to the first embodiment of the present invention.
FIG. 10 is a plane view of the first pattern and the second pattern before performing a flow of the monitor mark according to the first embodiment of the present invention.
FIG. 11 is a plane view of the first pattern and the second pattern after performing a flow of the monitor mark according to the first embodiment of the present invention.
FIG. 12 is a plane view of a mask for process control according to a second embodiment of the present invention.
FIG. 13 is a flow chart showing a method for forming monitor marks on a resist according to the second embodiment of the present invention.
FIG. 14 is a plane view of a monitor mark according to the second embodiment of the present invention.
FIG. 15 is a cross-sectional view before performing a flow of the monitor mark according to the second embodiment of the present invention.
FIG. 16 is a cross-sectional view after performing a flow of the monitor mark according to the second embodiment of the present invention.
FIG. 17 is a plane view to show a change due to a flow of the monitor mark according to the second embodiment of the present invention.
FIG. 18 is a graph comparing measurement time using a monitor mark according to the second embodiment of the present invention and measurement time using a conventional monitor mark.
FIG. 19 is a plane view of a mask according to modification of the second embodiment of the present invention.
FIG. 20 is a plane view showing a change due to a flow of the monitor mark according to modification of the second embodiment of the present invention.
DETAILED DESCRIPTION OF THE INVENTION
Various embodiments of the present invention will be described with reference to the accompanying drawings. It is to be noted that the same or similar reference numerals are applied to the same or similar parts and elements throughout the drawings, and the description of the same or similar parts and elements will be omitted or simplified.
In the following descriptions, numerous specific details are set forth such as specific signal values, etc. to provide a thorough understanding of the present invention. However, it will be obvious to those skilled in the art that the present invention may be practiced without such specific details.
First Embodiment
As shown in FIG. 1, a mask for process control according to the first embodiment of the present invention includes a translucent mask substrate 10 made of glass or the like, and first and second mask patterns 20 and 30 provided in a light-shielding layer 12 on the mask substrate 10. The first and second mask patterns 20 and 30 are transparent parts for transmitting light, electron beams (EB) and the like through the mask substrate 10. Although FIG. 1 describes a single first mask pattern 20 and second mask pattern 30, in reality a plurality of first and second mask patterns 20 and 30 are scattered over the mask substrate 10.
The first mask pattern 20 has a first line pattern 2 a having a line width W1 and a plurality of second line patterns 3 a having a line width W2 smaller than that of the first line pattern 2 a, parallel and next to the first line pattern 2 a. The first line pattern 2 a is placed on either the right or left side of the first mask pattern 20.
The second mask pattern 30 is placed beside the first mask pattern 20 in the orthogonal direction to the direction in which the first mask pattern 20 extends. In the second mask pattern 30, a plurality of third line patterns 9 a having a single line width (for example, the line width W2 in FIG. 1) is provided. Here, the plurality of third line patterns 9 a may be a single line.
A method for manufacturing the mask for process control according to the first embodiment will be described. First of all, layout data (design data) including a design pattern of a semiconductor integrated circuit, the first mask pattern 20, and the second mask pattern 30 are generated. Next, by using an electron beam lithography apparatus (a pattern generator), the generated layout data is transformed into drawing data. The respective pattern data of masks (drawing mask data) is determined by using a CAD system. Further, an electron beam lithography apparatus draws the patterns on the mask substrate 10 using the pattern data, thus completing a mask for process control.
Hereinbelow, a description is provided of a method for forming monitor marks on a resist using the mask for process control according to the first embodiment, with reference to the flowchart shown in FIG. 2.
In the step S101 shown in FIG. 2, a semiconductor substrate 4 is mounted on a stage of an excimer laser exposure apparatus (not shown). On the semiconductor substrate 4, a resist 44 is applied on an antireflective film 42 formed on a wafer 40 as shown in FIG. 3. For the resist 44, a negative resist is used.
In step S102, the resist 44 of the semiconductor substrate 4 is exposed by, for example, a krypton-fluoride (KrF) excimer laser apparatus with a numerical aperture (NA) of 0.68, where the mask for process control shown in FIG. 1 is set. The exposure of the resist 44 is carried out by light transmitted through the first and second mask patterns 20 and 30 shown in FIG. 3.
In step S103, the exposed semiconductor substrate 4 is developed. As a result, an inspection pattern 50 transferred from the first mask pattern 20 and a reference pattern 60 transferred from the second mask pattern 30 are formed on the resist 44 as shown in FIG. 4. The inspection pattern 50 includes a first line 52 with a line width of W1 and a plurality of second lines 54 with a line width W2. The reference pattern 60 includes a plurality of third lines 62 with single line width W2, corresponding to the second lines 54.
Next, in step S104, the semiconductor substrate 4 is heated by a heating apparatus such as a hot plate or an oven. Heating conditions can be selected as appropriate depending on a kind of resist and line widths of patterns, and the semiconductor substrate 4 is heated, for example, at 164 degrees centigrade for 60 seconds. By heating the semiconductor substrate 4, the inspection pattern 50 and the reference pattern 60 are melted to a flow state, and monitor marks, each having a modified inspection pattern 50 x and a modified reference pattern 60 x are formed as shown in FIG. 5. The modified inspection pattern 50 x includes a first modified line 53 and a plurality of second modified lines 55. In addition, the modified reference pattern 60 x includes a plurality of third modified lines 63.
A difference between a monitor mark before and after the flow of the reference patterns 50 and 60 is described with reference to FIGS. 6A and 6B. FIG. 6A is a cross-sectional view of the inspection pattern 50 formed by the aforementioned method before the flow of the reference pattern. FIG. 6B is a cross-sectional view of the modified inspection pattern 50 x after the flow of the reference pattern. The center of the inspection pattern 50 before the flow, shown in FIG. 6A, is indicated by a center line L1, at a distance l1 from both sides of the inspection pattern 50. Next, the center of the modified inspection pattern 50 x, after the flow shown in FIG. 6B, is indicated by a center line L2, at a distance l2 from both sides of the modified inspection pattern 50 x. FIG. 6B also shows the center line L1 of the inspection pattern 50 depicted in FIG. 6A. As shown by an arrow in FIG. 6B, by allowing the resist to flow, the center of the inspection pattern 50 moves, by a movement width ΔW, to the side where the first line 52 is positioned. The center line L1 of the inspection pattern 50 moves along with the flow because, with some large line width of a pattern, a line width increases by the flow. On the other hand, with a small line width, a line width does not change so much even after the flow of the reference patterns. The center of the reference pattern 60 does not move, even if the resist flows, since the third lines 62 have a single line width. In other words, where a pattern has different line widths on both sides thereof, the amount of change in the pattern is different on both sides thereof, from which, it can be understood that the center position of the entire inspection pattern 50 moves.
The graph of FIG. 7 is an example of a relation between a line width of a pattern and an increase in the line width due to the flow. In this graph, a line width of a pattern increases up to about 500 nm due to the flow. However, the graph also shows that, once the line width of a pattern exceeds about 500 nm, the amount of increase in the line width due to the flow starts to decrease. In other words, by placing a pattern, like the inspection pattern 50, with a line width increased to a maximum an increase amount of the line width due to the flow, on either the right or left end of a mark, the center of the mark will move. Where the first line 52 has a pattern with a maximized line width due to the flow, and the second lines 54 have a pattern of a line width which does not change even if the second lines 54 flow, there will be a large movement width ΔW of the center of the mark. A value of a line width of a pattern having maximum an increase in the line width by the flow varies depending on the thickness and kind of a resist and the like.
Hereinbelow, a process control method using the monitor mark formed by the mask for process control according to the first embodiment is described with reference to the flowchart in FIG. 8.
In the step S111 shown in FIG. 8, the mask for process control according to the first embodiment is transferred onto a resist 44 of a semiconductor substrate 4. In the semiconductor substrate 4, a resist 44 is applied onto an antireflective film 42 formed on a wafer 40. Thus, resist patterns (details are omitted) 46 of semiconductor chips and monitor marks (shown as shaded parts) are formed prior to the flow process. The monitor marks are provided in spaces on the resist patterns 46 that one not used as semiconductor chips or dicing lines. The number of monitor marks provided on a single wafer is, for example, 30. As shown in FIG. 4, each of the monitor marks has at least one inspection pattern 50 and one reference pattern 60. As shown in FIG. 10, a distance between the centers of the inspection pattern 50 and the reference pattern 60 is set at D1.
Next, in step S112, the semiconductor substrate 4 is heated by a heating apparatus such as a hot plate or an oven. The resist patterns 46 and the monitor marks on the heated semiconductor substrate 4 flow as shown in FIG. 5. By allowing the resist patterns 46 and the monitor marks to flow, line widths of the semiconductor chips are changed and resist patterns having desired line widths are obtained.
Next, in step S113, the semiconductor substrate 4 is moved to a measuring apparatus (not shown) such as an optical misalignment inspection apparatus. Thereafter, by using the optical measuring apparatus, a distance between the centers of the deformed inspection pattern 50 x and the deformed reference pattern 60 x, after the flow, is measured for each of the monitor marks scattered over the semiconductor substrate 4.
In step S114, based on the measurement result of the distance between the centers of the deformed inspection pattern 50 x and the deformed reference pattern 60 x, after the flow for each of the monitor marks, the magnitude of variation in increases of line widths due to the flow on the semiconductor substrate 4 is checked. As shown in FIG. 11, an optimal value of the distance between the centers after the flow is set at D2 which is shorter than D1 when, for example, the center of the inspection pattern 50 moves towards the reference pattern 60. Thereafter, variation in increases in line widths due to the flow in each of the monitor marks is evaluated based on the set value D2, and chips arranged in an area where a large variation in increases in line widths is observed due to the flow are removed as waste chips.
According to the process control method of the first embodiment, the magnitude of variation in the flow on the semiconductor substrate 4 can be controlled by measuring a distance between the centers of the modified inspection pattern 50 x and the modified reference pattern 60 x. Since increases in line widths due to the flow depend on heating temperature and duration, the increases in line widths due to the flow within a wafer or between wafers vary because of uneven temperature of a heating apparatus. A magnitude of variation in increases in line widths due to the flow on the semiconductor substrate 4 can be measured by using an optical accurately measuring apparatus such as a misalignment inspection apparatus without using an electronic measuring apparatus such as a CD-SEM. Therefore, variation in increases in resist line widths due to the flow can be controlled and provide a high throughput.
Second Embodiment
As shown in FIG. 12, a mask for process control according to the second embodiment of the present invention is different from the mask for process control shown in FIG. 1 in that four of the first mask patterns 20 according to the first embodiment are prepared and these first mask patterns 20 are combined and used as outer mask patterns 70 a to 70 d. Another difference is that the mask for process control according to the second embodiment is also provided with inner mask patterns 72 a to 72 d arranged in a rectangular shape on the inner sides of the outer mask patterns 70 a to 70 d in parallel with the same, respectively. The rest of the structure is substantially the same as the mask for process control shown in FIG. 1 and duplicated description is thus omitted.
As shown in FIG. 12, the outer masks are divided into two orthogonal sets: a set of the outer mask patterns 70 a and 70 c that face each other in parallel and a set of the outer mask patterns 70 b and 70 d that also face each other in parallel. The set of the outer mask patterns 70 a and 70 c and the set of the outer mask patterns 70 b and 70 d are arranged in a rectangular shape and placed on four sides of a chip. The outer mask patterns 70 a to 70 d are used to form a resist pattern in which a central position moves due to a flow of the resist. Of the outer mask patterns 70 a to 70 d, the center positions of those placed in parallel with each other and move in the same direction after the flow. In other words, as for the outer mask patterns 70 a and 70 d, first line patterns 2 a thereof are placed on the outer side of the outer mask patterns 70 a to 70 d placed on four sides. As for the outer mask patterns 70 b and 70 c, first line patterns 2 a thereof are placed on the inner side of the outer mask patterns 70 a to 70 d on four sides thereof.
The inner mask pattern 72 a and 72 c are placed to face each other in parallel, and the inner mask patterns 72 b and 72 d are placed to face each other in parallel. The inner mask patterns 72 a to 72 d are placed so that directions in which the inner mask patterns 72 a and 72 c extend and a direction in which the inner mask patterns 72 b and 72 d extend are orthogonal to each other. The inner mask patterns 72 a to 72 d are used to form a resist pattern in which the center position does not move, even if the resist flows. For the inner mask patterns 72 a to 72 d, a pattern with a single line or a plurality of lines with the same line width or the like can be used.
Hereinbelow, a process control method using monitor marks formed by the mask for process control according to the second embodiment is described with reference to the flowchart in FIG. 13.
In step S211 shown in FIG. 13, the mask for process control according to the second embodiment is transferred onto a resist 44 of a semiconductor substrate 4. In the semiconductor substrate 4, a resist 44 is applied onto an antireflective film 42 formed on a wafer 40. Thus, as shown in FIG. 9, resist patterns (details are omitted) 46 of semiconductor chips and monitor marks (shown as shaded parts) prior to the flow, are formed. The monitor marks are provided on an area of the resist patterns 46 not used as semiconductor chips or dicing lines. The number of monitor marks provided on a single wafer is, for example, 30. As shown in FIGS. 14 and 15, each of the monitor marks prior to the flow, has the outer marks 50 a to 50 d and the inner marks 80 a to 80 d. As shown in FIG. 14, the center position of the outer marks 50 a to 50 d and the center position C1 of the inner marks 80 a to 80 d coincide with each other. First lines 52 and second lines 54 of the outer marks 50 a to 50 d have common line widths, respectively. The line width of the first line 52 is, for example, 400 nm. The second lines 54 are, for example, a 150 nm-line and space (L/S). The line width of the inner marks 80 a to 80 d is, for example, 150 nm.
Next, in step S212, the semiconductor substrate 4 is heated by a heating apparatus such as a hot plate or an oven. The resist patterns 46 and the monitor marks on the heated semiconductor substrate 4 flow as shown in FIG. 16. By allowing the resist patterns and the monitor marks to flow as shown in FIG. 16, the line widths of semiconductor chips are changed, providing resist patterns having desired line widths.
Next, in step S123, the semiconductor substrate 4 is moved to a measuring apparatus (not shown) such as an optical misalignment inspection apparatus. Thereafter, the monitor marks are observed in a state in which fine lines are not resolved as shown in FIG. 17, because fine L/S is cannot resolved by an optical misalignment inspection apparatus. Due to the flow of the outer marks 50 a to 50 d, the outer marks 50 a to 50 d respectively move towards the positions where the first lines 52 with large line widths were placed. In other words, since modified outer marks 501 a to 501 d respectively move in the directions shown by thick arrows in FIG. 17, the center position C2 of the modified outer marks 501 a to 501 d is moved in the direction shown by a thin arrow. The center position C1 of modified inner marks 801 a to 801 d does not move since the inner marks 80 a to 80 d are single line patterns. Thereafter, by using an optical measuring apparatus, increases in line widths due to the flow are measured for each of the monitor marks scattered over the semiconductor substrate 4. The increases in line widths due to the flow for each of the monitor marks are obtained by measuring the center position C2 of the modified outer marks 501 a to 501 d which have moved and the center position C1 of the modified inner marks 801 a to 801 d, which have not moved for each of the two directions shown by the thick arrow then, average values of the measurements for both directions are obtained.
In step S214, based on the measurement results of the center position C2 of the modified outer marks 501 a to 501 d and the center position C1 of the modified inner marks 801 a to 801 d, variations in increases in line widths, due to the flow, measured for each of the monitor marks scattered on the wafer are compared to each other. In accordance with the set specified value, chips arranged in an area where a large variation in increases in line widths is observed due to the flow are removed as waste chips.
According to the process control method of the second embodiment, by measuring the center positions of the monitor marks after the flow each having the outer marks 50 a to 50 d and the inner marks 80 a to 80 d, it becomes possible to control the magnitude of variation in increases in line widths due to the flow on the semiconductor substrate 4. Moreover, since increases in line widths due to the flow depend on heating temperature and duration, increases in line widths due to the flow within a wafer or between wafers vary because of uneven temperature of a heating apparatus or the like. A magnitude of variation in increases in line widths due to the flow on the semiconductor substrate 4 can be accurately measured by using an optical measuring apparatus such as a misalignment inspection apparatus without using an electronic measuring apparatus such as a CD-SEM. Therefore, variation in increases in resist line widths due to the flow can be controlled to provide a high throughput. To be more specific, time required for measurement of 30 monitor marks by a CD-SEM is 420 seconds as shown in FIG. 18 as it takes 7 seconds to measure each monitor mark and measurements of the same have to be carried out before and after heating in order to control variation in increases in resist line widths due to the flow. The time required for measurement of 30 monitor marks by a misalignment inspection apparatus is only 60 seconds since it takes 2 seconds to measure each monitor mark and the measurements of the monitor marks are carried out only after heating. Moreover, the center position of the inner marks 80 a to 80 d does not move even if they flow. Therefore, the monitor marks can be inspected using a normal alignment inspection method.
Modification of Second Embodiment
As shown in FIG. 19, a mask for process control according to a modification of the second embodiment of the present invention is different from the mask for process control shown in FIG. 12 in that four of the first mask patterns 20 according to the first embodiment are prepared and these first mask patterns 20 are combined and used as inner mask patterns 72 e to 72 h instead of the inner mask patterns 72 a to 72 d. The rest of the construction is substantially the same as the mask for process control shown in FIG. 12, and duplicated description is thus omitted.
As shown in FIG. 19, the inner mask patterns are divided into two sets: a set of inner mask patterns 72 e and 72 g which face each other in parallel, and a set of inner mask patterns 72 f and 72 h which face each other in parallel. These two sets of inner mask patterns 72 e and 72 g and the inner mask patterns 72 f and 72 h are place on four sides of the chip. The inner mask patterns 72 e to 72 h are mask patterns used to form a resist pattern in which the center position moves after the patterns flow. Of the inner mask patterns 72 e to 72 h, the patterns placed in parallel with each other are designed so that the center positions of the resist patterns move in the same direction. The center positions of the resist patterns formed by the inner mask patterns 72 e to 72 h and the patterns of the resist patterns formed by the outer marks 50 a to 50 d, which the inner mask patterns 72 e to 72 h are parallel therewith, respectively, move in opposite directions. In other words, in the inner mask patterns 72 e and 72 h, first line patterns 2 a thereof are placed on the outer side of the inner mask patterns 72 e to 72 h. On the other hand, in the inner mask patterns 72 f and 72 g, first line patterns 2 a thereof are placed on the inner sides of the inner mask patterns 72 e to 72 h.
The monitor marks formed on the semiconductor substrate 4 by using the mask for process control, according to the modification of the second embodiment, flow by being heated by a heating apparatus such as a hot plate or an oven. The semiconductor substrate 4 is moved to a measuring apparatus such as an optical misalignment inspection apparatus and observed. With an optical misalignment inspection apparatus, fine L/S is not resolved. Therefore, the monitor marks are observed as shown in FIG. 20. Due to the flow of outer marks 50 a to 50 d and inner marks 82 e to 82 h, the outer and inner marks move towards positions where the first lines 52 with large pattern line widths were placed. In other words, since modified outer marks 501 a to 501 d move in directions indicated by thick outline arrows, the center position C2 of the modified outer marks 501 a to 501 d moves in a direction shown by a thin solid arrow. On the other hand, since modified inner marks 821 e and 821 h move in directions indicated by thick black arrows, the center positions C3 of the modified inner marks 821 e to 821 h move in a direction shown by a thin broken-line arrow. Further, the center position C2 of the modified outer marks 501 a to 501 d and the center position C3 of the modified inner marks 821 e to 821 h can be measured by an optical measuring apparatus. Since the center position C2 of the modified outer marks 501 a to 501 d and the center position C3 of the modified inner marks 821 e to 821 h shift in directions opposite to each other, relative measurement sensitivity is doubled.
According to the modification of the second embodiment, by measuring each of the center positions of the monitor marks, each having outer marks 50 a to 50 d and inner marks 80 e to 80 h, after the flow, it becomes possible to control a magnitude of variation in increases in line widths due to the flow in the semiconductor substrate 4. Further, since increases in line widths due to the flow depend on heating temperature and duration, uneven temperature or the like of a heating apparatus causes a variation in increases on line widths due to the flow within a wafer or between wafers. A magnitude of variation in increases in line widths due to the flow on the semiconductor substrate 4 can be accurately measured by an optical measuring apparatus such as a misalignment inspection apparatus without using an electronic measuring apparatus such as a CD-SEM. Therefore, variation in increases in resist line widths due to the flow can be controlled to provide a high throughput.
Other Embodiment
In the first embodiment, it was described that monitor marks are formed using a mask for process control. However, monitor marks may be directly drawn by an electron beam without using a mask for process control.
In the first embodiment, it was described that a negative resist is used for the resist 44. However, a positive resist may be used by changing processes as appropriate.
Various modifications will become possible for those skilled in the art after receiving the teachings of the present disclosure without departing from the scope thereof.

Claims (17)

1. A process control method comprising:
forming an inspection pattern by a resist having a first line and a plurality of second lines having a line width smaller than that of the first line pattern and being parallel with the first line, and a reference pattern being in the orthogonal direction to the direction in which the first line extends on a semiconductor substrate;
flowing the inspection pattern and the reference pattern by heating the resist;
measuring the distance between the center of the inspection pattern and the reference pattern after flowing the inspection pattern and the reference pattern; and
checking the magnitude of variation in increases of line widths of the inspection pattern and the reference pattern after the flowing the inspection pattern and the reference pattern, based on the measurement result of the distance between the centers.
2. The process control method of claim 1, wherein the reference pattern has a plurality of lines of a single line width.
3. The process control method of claim 1, wherein the reference pattern is a single line pattern.
4. A process control method comprising:
forming four outer marks in a rectangular shape by a resist, divided into two orthogonal sets of marks, each of the outer marks having a first line and a plurality of second lines having a line width smaller than that of the first line and in parallel with the first line, and four inner marks being arranged in a rectangular shape on inner sides of the outer marks parallel with the outer marks respectively on a semiconductor substrate;
flowing the outer marks and the inner marks by heating the resist;
measuring the distance between the center of the outer marks and the inner marks after flowing the outer marks and the inner marks; and
checking the magnitude of variation in increases of line widths of the outer marks and the inner marks after the flowing the outer marks and the inner marks, based on the measurement result of the distance between the centers.
5. The process control method of claim 4, wherein the inner mark has a plurality of lines of a single line width.
6. The process control method of claim 4, wherein the inner mark is a single line pattern.
7. The process control method of claim 4, wherein the inner mark is divided into two sets of marks facing each other and placed on four sides of a chip the two sets of marks having a first line and a plurality of second lines having a line width smaller than that of the first line pattern and being in parallel with the first line.
8. A method for forming a monitor mark configured to measure a distance between the center of an inspection pattern and a reference pattern after a flow process, comprising:
forming the inspection pattern in a rectangular shape by a resist having a first line and a plurality of second lines having a line width smaller than that of the first line and being parallel with the first line, and a reference pattern being in the orthogonal direction to the direction in which the first line pattern extends on a semiconductor substrate; and
flowing the inspection pattern and the reference pattern by heating the resist.
9. The method of claim 8 wherein the reference pattern has a plurality of lines of a single line width.
10. The method of claim 8, wherein the reference pattern is a single line pattern.
11. A method for forming a monitor mark configured to measure a distance between the center of four outer marks and four inner marks after a flow process, comprising:
forming the outer marks in a rectangular shape by a resist, divided into two orthogonal sets of marks, each of the outer marks having a first line and a plurality of second lines having a line width smaller than that of the first line and in parallel with the first line, and the inner marks being arranged in a rectangular shape on inner sides of the outer marks parallel with the outer marks respectively on a semiconductor substrate; and
flowing the outer marks and the inner marks by heating the resist.
12. The method of claim 11, wherein the inner mark has a plurality of lines of a single line width.
13. The method of claim 11, wherein the inner mark is a single line pattern.
14. The method of claim 11, wherein the inner mark is divided into two sets of marks facing each other and are placed on four sides of a chip having a first line and a plurality of second lines having a line width smaller than that of the first line pattern and being in parallel with the first line.
15. A mask for process control flowing of an inspection pattern and a reference pattern having a first line and a second line which were projected by heating an exposure object, and measuring the distance between, the center of the inspection pattern and the reference pattern after a flow, comprising:
a mask substrate;
a first mask pattern having a first line pattern and a plurality of second line patterns having a line width smaller than that of the first line pattern and being parallel with the first line pattern, the first mask pattern being formed on the mask substrate; and
a second mask pattern having a third line pattern being in the orthogonal direction to the direction in which the first line extends, and being formed on the mask substrate.
16. The mask of claim 15, wherein the third line pattern has a plurality of lines of a single line width.
17. The mask of claim 15, wherein the third line pattern is a single line pattern.
US11/198,368 2004-08-09 2005-08-08 Process control method, a method for forming monitor marks, a mask for process control, and a semiconductor device manufacturing method Expired - Fee Related US7476473B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JPP2004-232572 2004-08-09
JP2004232572A JP4373877B2 (en) 2004-08-09 2004-08-09 Process management method, monitor mark forming method, and mask for process management

Publications (2)

Publication Number Publication Date
US20060035158A1 US20060035158A1 (en) 2006-02-16
US7476473B2 true US7476473B2 (en) 2009-01-13

Family

ID=35800354

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/198,368 Expired - Fee Related US7476473B2 (en) 2004-08-09 2005-08-08 Process control method, a method for forming monitor marks, a mask for process control, and a semiconductor device manufacturing method

Country Status (2)

Country Link
US (1) US7476473B2 (en)
JP (1) JP4373877B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9360858B2 (en) 2011-08-08 2016-06-07 Globalfoundries Inc. Alignment data based process control system

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070239305A1 (en) * 2006-03-28 2007-10-11 Haoren Zhuang Process control systems and methods
US8980762B2 (en) * 2012-08-31 2015-03-17 Kabushiki Kaisha Toshiba Method for manufacturing semiconductor device
CN105336637A (en) * 2015-09-24 2016-02-17 武汉新芯集成电路制造有限公司 Method for measuring wafer deformation
US10656535B2 (en) * 2017-03-31 2020-05-19 Imec Vzw Metrology method for a semiconductor manufacturing process
CN107993956B (en) * 2017-11-29 2020-07-07 中国电子科技集团公司第十三研究所 Preparation method of line spacing standard sample wafer

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6226074B1 (en) 1999-02-22 2001-05-01 Kabushiki Kaisha Toshiba Exposure monitor mask, exposure adjusting method and method of manufacturing semiconductor devices
US20050008979A1 (en) 2003-06-30 2005-01-13 Kei Hayasaki Temperature calibration method for baking processing apparatus, adjustment method for development processing apparatus, and method of manufacturing semiconductor apparatus
US6866976B2 (en) 2002-03-26 2005-03-15 Kabushiki Kaisha Toshiba Monitoring method, exposure method, a manufacturing method for a semiconductor device, including an etching method and exposure processing unit

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6226074B1 (en) 1999-02-22 2001-05-01 Kabushiki Kaisha Toshiba Exposure monitor mask, exposure adjusting method and method of manufacturing semiconductor devices
US6866976B2 (en) 2002-03-26 2005-03-15 Kabushiki Kaisha Toshiba Monitoring method, exposure method, a manufacturing method for a semiconductor device, including an etching method and exposure processing unit
US20050008979A1 (en) 2003-06-30 2005-01-13 Kei Hayasaki Temperature calibration method for baking processing apparatus, adjustment method for development processing apparatus, and method of manufacturing semiconductor apparatus

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9360858B2 (en) 2011-08-08 2016-06-07 Globalfoundries Inc. Alignment data based process control system

Also Published As

Publication number Publication date
US20060035158A1 (en) 2006-02-16
JP4373877B2 (en) 2009-11-25
JP2006054213A (en) 2006-02-23

Similar Documents

Publication Publication Date Title
KR100714480B1 (en) systems and methods for detecting focus variation in photolithograph process using test features printed from photomask test pattern images
US7327436B2 (en) Method for evaluating a local flare, correction method for a mask pattern, manufacturing method for a semiconductor device and a computer program product
US20010017693A1 (en) Image displacement test reticle for measuring aberration characteristics of projection optics
US20070099091A1 (en) Method of the adjustable matching map system in lithography
US6885429B2 (en) System and method for automated focus measuring of a lithography tool
US8717539B2 (en) Calibration of optical line shortening measurements
US7476473B2 (en) Process control method, a method for forming monitor marks, a mask for process control, and a semiconductor device manufacturing method
KR20060109307A (en) Photomask structures providing improved photolithographic process windows and methods of manufacturing the same
US20100321705A1 (en) Semiconductor device and method of manufacturing the same
TW201940982A (en) Self-referencing and self-calibrating interference pattern overlay measurement
US6301008B1 (en) Arrangement and method for calibrating optical line shortening measurements
JP2002122977A (en) Method for producing photomask, photomask and exposure method
US5656403A (en) Method and template for focus control in lithography process
US20050136341A1 (en) Photomask and method of manufacturing the same
TW200307850A (en) Manufacturing method of mask and manufacturing method of semiconductor device using the mask
US6777145B2 (en) In-line focus monitor structure and method using top-down SEM
US7096127B2 (en) Measuring flare in semiconductor lithography
US6727989B1 (en) Enhanced overlay measurement marks for overlay alignment and exposure tool condition control
US6338926B1 (en) Focus measurement method
US8198105B2 (en) Monitor for variation of critical dimensions (CDs) of reticles
US20170005015A1 (en) Monitor process for lithography and etching processes
US20080057410A1 (en) Method of repairing a photolithographic mask
CN117111398B (en) Method and system for monitoring deviation of photomask manufacturing process
US6717685B1 (en) In situ proximity gap monitor for lithography
KR100564579B1 (en) Key for measuring reflow amount of resist and method for forming fine pattern of semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ASANO, MASAFUMI;REEL/FRAME:017156/0502

Effective date: 20051020

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20170113