US7279727B2 - Semiconductor device - Google Patents

Semiconductor device Download PDF

Info

Publication number
US7279727B2
US7279727B2 US11/148,208 US14820805A US7279727B2 US 7279727 B2 US7279727 B2 US 7279727B2 US 14820805 A US14820805 A US 14820805A US 7279727 B2 US7279727 B2 US 7279727B2
Authority
US
United States
Prior art keywords
gate
polysilicon film
type
semiconductor device
type polysilicon
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US11/148,208
Other versions
US20060017070A1 (en
Inventor
Daisaku Ikoma
Atsuhiro Kajiya
Katsuhiro Ootani
Kyoji Yamashita
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Godo Kaisha IP Bridge 1
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
PTAB case IPR2018-01404 filed (Settlement) litigation Critical https://portal.unifiedpatents.com/ptab/case/IPR2018-01404 Petitioner: "Unified Patents PTAB Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
US case filed in Texas Eastern District Court litigation https://portal.unifiedpatents.com/litigation/Texas%20Eastern%20District%20Court/case/2%3A17-cv-00676 Source: District Court Jurisdiction: Texas Eastern District Court "Unified Patents Litigation Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
US case filed in Delaware District Court litigation https://portal.unifiedpatents.com/litigation/Delaware%20District%20Court/case/1%3A16-cv-00290 Source: District Court Jurisdiction: Delaware District Court "Unified Patents Litigation Data" by Unified Patents is licensed under a Creative Commons Attribution 4.0 International License.
First worldwide family litigation filed litigation https://patents.darts-ip.com/?family=35656210&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=US7279727(B2) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Assigned to MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. reassignment MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: Ikoma, Daisaku, KAJIYA, ATSUHIRO, OOTANI, KATSUHIRO, YAMASHITA, KYOJI
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Publication of US20060017070A1 publication Critical patent/US20060017070A1/en
Priority to US11/892,053 priority Critical patent/US7709900B2/en
Publication of US7279727B2 publication Critical patent/US7279727B2/en
Application granted granted Critical
Assigned to PANASONIC CORPORATION reassignment PANASONIC CORPORATION CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.
Assigned to GODO KAISHA IP BRIDGE 1 reassignment GODO KAISHA IP BRIDGE 1 ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PANASONIC CORPORATION (FORMERLY MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.)
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76895Local interconnects; Local pads, as exemplified by patent document EP0896365
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823475MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type interconnection or wiring or contact manufacturing related aspects
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0207Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique

Definitions

  • the present invention relates to a semiconductor device having a miniaturized transistor, and particularly to a measure against an optical proximity effect.
  • Main factors causing variations in propagation delay time in a design of a semiconductor integrated circuit include variations in operating power supply voltage, temperature, process, etc.
  • the LSI should be designed so that its operation is ensured even when all the factors are worst.
  • the gate length is a particularly important determinant which defines the operation of the transistor.
  • the variations in the gate length thus affect variations in process greatly.
  • the gate length has been becoming much shorter and the variations in the gate length have been widening.
  • the variations in propagation delay time have also widened and the design margin has increased, and thereby it has become difficult to provide the LSI having high performance.
  • a photolithographic step including resist application, light exposure and development, an etching step for patterning the elements with a resist mask, and a resist removing step are repeated to form an integrated circuit on a semiconductor substrate.
  • the photolithographic step, the etching step and the resist removing step are also performed.
  • the exposure of the photolithographic step if the pattern dimension is not more than the exposure wavelength, the optical proximity effect generated by the influence of diffracted light causes a large error between the pattern dimension in the layout design and the actual pattern dimension on the semiconductor substrate.
  • Techniques for solving the above problems include a super resolution technique using a phase shift mask and an OPC (Optical Proximity Correction) technique for correcting the influence of the optical proximity effect by modifying a circuit pattern drawn on the mask (see e.g., Japanese Unexamined Patent Publication No. H08-272075).
  • OPC Optical Proximity Correction
  • the optical proximity effect inevitably occurs, and it is difficult to prevent the optical proximity effect only by manufacturing and process techniques such as the super resolution technique and the OPC technique. Therefore, a structure of the semiconductor device which can utilize to the optical proximity effect is desired at the design stage.
  • a continuous gate polysilicon film includes a gate electrode part which is a transistor element existing on an active region; a gate interconnect part extending from the gate electrode part onto an element isolation region; and a pad for forming a contact which connects the gate interconnect and an interconnect provided in an upper level.
  • a reflex angle at the boundary between the pad and the gate interconnect part is rounded due to the optical proximity effect, which causes errors in the dimension of the gate electrode part provided on the active region, namely in the gate length of the transistor.
  • FIGS. 7A and 7B are a plan view illustrating the design geometry of a known semiconductor device (e.g., standard cell) and a plan view illustrating the geometry of the known semiconductor device after fabricated, respectively.
  • a known semiconductor device e.g., standard cell
  • a gate polysilicon film is provided across a P-type diffusion region and an N-type diffusion region which are surrounded with an element isolation region made of STI or the like.
  • the gate polysilicon film provided across the P-type and N-type diffusion regions and the element isolation region parts located on the P-type and N-type diffusion regions serve as gate electrode parts (gates) G 101
  • a part located on the element isolation region serves as a gate interconnect part G 102 .
  • a rectangular enlarged part having a large area near the center of the gate interconnect part G 102 serves as a contact pad G 103
  • the contact pad G 103 includes a contact C 103 connecting the gate interconnect part G 102 and an interconnect provided in an upper level.
  • the P-type diffusion region is provided with a P-type transistor with a gate G 101 having a gate width W 1 and a gate length L
  • the N-type diffusion region is provided with an N-type transistor with a gate G 101 having a gate width W 2 and a gate length L.
  • the P-type diffusion region is provided with source/drain contacts C 101 and C 102
  • the N-type diffusion regions is provided with source/drain contacts C 104 and C 105 .
  • FIG. 7B illustrates the geometry of a semiconductor device which has been actually formed on the semiconductor substrate by subjecting the semiconductor device having the design geometry illustrated in FIG. 7A to a semiconductor device manufacturing process including a photolithographic step, an etching step and a resist removing step.
  • the boundary between the gate interconnect part G 102 and the contact pad G 103 has a reflex angle rounded under the influence of the optical proximity effect when exposed to light.
  • the end of the diffusion region located on the side near the contact pad G 103 has a gate length of L′+ ⁇ L of which ⁇ L is an error with respect to the desired gate length L′ on the design geometry. It is possible to suppress the error of the gate length caused by the optical proximity effect by keeping a sufficient distance between the contact pad G 103 and the diffusion region. However, this increases the area of the semiconductor device, decreases integration density, and hence is not practical.
  • the object of the present invention is to provide a structure of a semiconductor device which can suppress variations in gate length caused by an optical proximity effect and realize an LSI having high performance even in a miniaturization process.
  • the semiconductor device of the present invention is provided with a gate conductor film of constant dimension in the gate length direction including a gate electrode part located on a diffusion region and a gate interconnect part located on an element isolation region, wherein the dimension of the gate contact in the gate length direction is larger than that of the gate interconnect part in the gate length direction.
  • the gate conductor film has no reflex angle in the plan geometry. This provides a semiconductor device which can suppress variations in the gate length of a MIS transistor caused by the optical proximity effect.
  • the semiconductor device achieves the same function as the MIS transistor having a comb gate while preventing the variations in the gate length of the MIS transistor which would be caused by the optical proximity effect in the known comb gates.
  • a common gate contact extending across the gate interconnect parts is used as the gate contact, thereby simplifying the structure.
  • the gate conductor film has an N-type polysilicon film and a P-type polysilicon film
  • a pair of gate contacts are provided which are individually connected to gate interconnect parts for the N-type and P-type polysilicon films, and an interconnect connected to the pair of gate contacts is provided. According to this structure, it is possible to maintain electrical connection of the gate conductor film even when the gate conductor film is broken at the P-N boundary.
  • a conductor pad having a larger plane area than the gate contact may be further provided on each gate interconnect part to bring the gate contact into contact with the conductor pad. According to this structure, in forming a gate contact hole and source/drain contact holes simultaneously, the gate contact hole can be prevented from reaching the element isolation region.
  • the present invention it is possible to suppress variations in gate length of various MIS transistors caused by the generation of the optical proximity effect in the photolithographic step of the MIS transistors. As a result, the design margin can be reduced, and hence the LSI having high performance can be provided.
  • FIGS. 1A and 1B are a plan view of the design geometry of a semiconductor device according to a first embodiment of the present invention, and a plan view of the geometry of the semiconductor device after fabricated, respectively;
  • FIGS. 2A , 2 B and 2 C are a plan view of the geometry of a gate polysilicon film provided on an element isolation region prior to the formation of an interconnect of a semiconductor device according to a second embodiment of the invention, a plan view of the geometry of the gate polysilicon film and other features after the formation of the interconnect, and a cross sectional view of the geometry thereof taken along line IIc-IIc of FIG. 2B , respectively;
  • FIGS. 3A and 3B are a plan view of a gate polysilicon film and other features of a semiconductor device according to a third embodiment of the invention, and a cross sectional view thereof taken along line IIIb-IIIb of FIG. 3A , respectively;
  • FIGS. 4A and 4B are a plan view illustrating a first modification of the third embodiment, and a cross sectional view illustrating a second modification. thereof, respectively;
  • FIGS. 5A to 5C are cross sectional views illustrating parts of a manufacturing process of a semiconductor device according to a fourth embodiment of the invention, and right sides of FIGS. 5A to 5C are plan views thereof;
  • FIGS. 6A , 6 B and 6 C are a plan view of the geometry of the gate polysilicon film provided on the element isolation region prior to the formation of the interconnect of the semiconductor device according to a modification of the fourth embodiment, a plan view of the geometry of the gate polysilicon film and other features after the formation of the interconnect, and a cross sectional view of the geometry thereof taken along line VIc-VIc of FIG. 6B , respectively; and
  • FIGS. 7A and 7B are a plan view illustrating the design geometry of a known semiconductor device (e.g., standard cell) and a plan view illustrating the geometry of the known semiconductor device after fabricated, respectively.
  • a known semiconductor device e.g., standard cell
  • FIGS. 1A and 1B are a plan view of the design geometry of a semiconductor device (e.g., standard cell) according to the first embodiment of the invention, and a plan view of the geometry thereof after fabricated, respectively.
  • a semiconductor device e.g., standard cell
  • a gate polysilicon film is provided across a P-type diffusion region and an N-type diffusion region which are surrounded with an element isolation region made of STI or the like.
  • the gate polysilicon film G 0 which is used as a gate conductor film provided across the P-type and N-type diffusion regions and the element isolation region, its parts located on the P-type and N-type diffusion regions serve as gate electrode parts (gates) G 1 , and its part located on the element isolation region serves as a gate interconnect part G 2 .
  • the gate interconnect part G 2 is provided with a contact C 3 for connecting the gate interconnect part G 2 to an interconnect provided in an upper level.
  • the P-type diffusion region is provided with a P-type transistor with a gate G 1 having a gate width W 1 and a gate length L
  • the N-type diffusion region is provided with an N-type transistor with a gate G 1 having a gate width W 2 and a gate length L
  • the P-type diffusion region is provided with source/drain contacts C 1 and C 2
  • the N-type diffusion region is provided with source/drain contacts C 4 and C 5 .
  • the features of the design geometry of the semiconductor device according to the first embodiment reside in that a contact pad is not provided in the gate interconnect part while it is provided in the known semiconductor devices, and that the plan geometry of the gate polysilicon film G 0 is linear (rectangular).
  • the contact C 3 provided on the gate polisilicon film G 0 has a diameter R (especially a dimension in the gate length direction) larger than the dimension of the gate polysilicon film G 0 in the gate length direction.
  • FIG. 1B illustrates the geometry of a semiconductor device which has been actually formed on the semiconductor substrate by subjecting the semiconductor device having the design geometry illustrated in FIG. 1A to a semiconductor device manufacturing process including a photolithographic step, an etching step and a resist removing step.
  • the gate polysilicon film G 0 formed on the semiconductor substrate maintains a linear (rectangular) shape. This is because the design geometry of the gate polysilicon film G 0 shown in FIG. 1A has no reflex angle, and thereby no optical proximity effect occurs. Accordingly, in the semiconductor device of the first embodiment, the dimension of the gate polysilicon film in the gate length direction has a substantially constant value L′ in all over the element isolation region and the P-type and the N-type diffusion regions.
  • the plan design geometry of the gate polysilicon film G 0 is made linear (rectangular) and the dimension thereof in the gate length direction is made constant. Therefore, it is possible to keep the dimensions of gate electrode parts G 1 ′ in the gate length direction, which are provided on the diffusion regions, constant without widening the width of the element isolation region separating the active regions. As a result, it is possible to suppress variations in the dimension in the gate length direction due to the optical proximity effect while keeping the integration density of the semiconductor device high.
  • the above first embodiment has described the structure of the semiconductor device which suppresses variations in the gate length of the MIS transistor due to the optical proximity effect by making the gate electrode linear (rectangular) and the dimension thereof in the gate length direction constant.
  • a gate polysilicon film includes part that provides an N-type polysilicon film on a P-type well region and part that provides a P-type polysilicon film on an N-type well region. Therefore, when the dimension of the gate polysilicon film in the gate length direction at the boundary between the N-type and the P-type polysilicon films is smaller than a certain value, the gate polysilicon film may be broken.
  • a second embodiment of the invention will describe a structure that can maintain electrical connection even at the breakage of the gate polysilicon film while having a gate polysilicon film of linear (rectangular) plan geometry.
  • FIGS. 2A , 2 B and 2 C are a plan view of the geometry of a gate polysilicon film provided on an element isolation region prior to the formation of an interconnect of a semiconductor device according to the second embodiment, a plan view of the geometry of the gate polysilicon film and a metal interconnect after the formation of the interconnect, and a cross sectional view thereof taken along line IIc-IIc of FIG. 2B , respectively.
  • FIG. 2C an interlayer insulating film on which a contact is formed is not shown.
  • a gate interconnect part G 12 of a gate polysilicon film G 10 which is used as a linear (rectangular) gate conductor film having a constant dimension in the gate length direction includes an N-type polysilicon film G 12 a located on a P-type well region and a P-type polysilicon film G 12 b located on an N-type well region.
  • a first contact C 13 a is provided on the N-type polysilicon film G 12 a and a second contact C 13 b is on the P-type polysilicon film G 12 b .
  • Each diameter R of the first and the second contacts C 13 a , C 13 b is larger than the dimension L of the gate polysilicon film G 10 in the gate length direction.
  • a metal interconnect M 11 is formed on the first and the second contacts C 13 a , C 13 b to connect them to each other.
  • the semiconductor device of the second embodiment is provided with the linear (rectangular) gate polysilicon film G 10 having the first and the second contacts C 13 a , C 13 b and the metal interconnect M 11 , whereby electrical connection between the N-type polysilicon film G 12 a and the P-type polysilicon film G 12 b can be maintained even when the boundary therebetween is broken.
  • the breakage of the gate polysilicon film G 10 can be prevented in the boundary region between the P-type well and the N-type well regions, i.e., between the N-type polysilicon film and the P-type polysilicon film.
  • FIGS. 3A and 3B are a plan view illustrating the plan geometry of a gate polysilicon film and a metal interconnect of a semiconductor device according to a third embodiment of the invention, and a cross sectional view thereof taken along line IIIb-IIIb of FIG. 3A , respectively.
  • FIG. 3B an interlayer insulating film on which a contact is formed is not shown.
  • the third embodiment employs, instead of the comb gate, a structure in which gate interconnect parts G 21 a to G 21 c of a plurality of linear (rectangular) gate polysilicon films G 20 a to G 20 c are electrically connected to one another via a metal interconnect M 21 .
  • the gate polysilicon films are provided across a P-type diffusion region and an N-type diffusion region which are surrounded with an element isolation region made of STI or the like.
  • the gate polysilicon films G 20 a to G 20 c formed across the P-type and the N-type diffusion regions and the element isolation region their parts located on the P-type diffusion region serve as gate electrode parts (gates) G 21 a to G 21 c , respectively, and their parts located on the N-type region serve as gate interconnect parts G 22 a to G 22 c , respectively.
  • the semiconductor device has gate contacts C 23 a to C 23 c that pass through the interlayer insulating film and is then connected to the gate interconnect parts G 22 a to G 22 c to connect an upper interconnect to the gate polysilicon films G 20 a to G 20 c .
  • the semiconductor device has the metal interconnect M 21 that is connected to the gate contact C 23 a to C 23 c .
  • the gate contacts C 23 a to C 23 c have a diameter R (especially a dimension in the gate length direction) larger than the dimension L of the gate polysilicon film G 20 in the gate length direction.
  • the P-type diffusion region is provided with a P-type MIS transistor with gates G 21 a to G 21 c having a gate width W 1 and a gate length L
  • the N-type diffusion region is provided with an N-type MIS transistor with the gates G 21 a to G 21 c having a gate width W 2 and a gate length L.
  • each of the P-type and N-type diffusion regions is provided with source/drain contacts C 26 .
  • the known comb gate electrode has a structure in which a reflex angle always exists at the connection part of each gate, which generates variations in the gate length of the MIS transistor due to the optical proximity effect in the manufacturing process.
  • the plurality of gate polysilicon films are electrically connected to one another by the metal interconnect via the contacts provided on the gate interconnect parts, and therefore it is possible to make each gate polysilicon film linear (rectangular) and keep the constant dimension in the gate length direction. As a result, the variations in the gate length of the MIS transistor due to the optical proximity effect can be suppressed.
  • FIGS. 4A and 4B are a plan view illustrating a first modification of the third embodiment, and a cross sectional view illustrating a second modification thereof, respectively.
  • a semiconductor device has, instead of the contacts provided on the gate interconnect parts and on part of the element isolation region located between the P-type and the. N-type diffusion regions, pairs of contacts C 23 a , C 23 a to C 23 c , C 23 c provided on the gate interconnect parts G 22 a to G 22 c and on parts of the element isolation region between which the P-type diffusion region and the N-type diffusion region are interposed.
  • the semiconductor device also has a metal interconnect M 21 provided on the pairs of contacts C 23 a , C 23 a to C 23 c , C 23 c to electrically connect the contacts C 23 a , C 23 a to C 23 c , C 23 c to one another.
  • the structures of the gate polysilicon films G 20 a to G 20 c , the P-type diffusion region and the N-type diffusion region and the source/drain contacts C 26 are the same as in the third embodiment.
  • each of the gate polysilicon films G 20 a to G 20 c has the boundary between the P-type polysilicon film and the N-type polysilicon film in the vicinity of the middle between the N-type and P-type well regions.
  • the first modification like the third embodiment, it is possible to suppress the variations in the gate length of the MIS transistor which would be caused by the optical proximity effect in comb gates.
  • the second embodiment it is possible to maintain electrical connection of each of the gate polysilicon films G 20 a to G 20 c even when the boundary region between the N-type polysilicon film and the P-type polysilicon film is broken.
  • the gate interconnect parts G 22 a to G 22 c of the gate polysilicon films G 20 a to G 20 c are electrically connected to one another via a common gate contact P 21 which is formed thereon.
  • a common gate contact P 21 is provided instead of the contacts C 23 a to C 23 c and the metal interconnect M 21 of the third embodiment.
  • the second modification like the third embodiment, it is possible to suppress the variations in the gate length of the MIS transistor which would be caused by the optical proximity effect in comb gates.
  • the common gate contact P 21 is set to have such a dimension in the direction perpendicular to the gate length that the common gate contact P 21 is overlapped with both the N-type polysilicon film and the P-type polysilicon film in plan view.
  • the semiconductor device may be provided with a pad formed on each gate interconnect part as in a fourth embodiment which will be described later, and a plurality of gate contacts each reaching the pad. According to this structure, the effects obtained in the third and the fourth embodiments can be achieved.
  • the pad is provided across the boundary region between the N-type polysilicon film and the P-type polysilicon film.
  • a mask is not aligned in introducing the p-type and the n-type impurities for a dual gate into the gate polysilicon film G 20 .
  • the pad is set to have such a dimension in the direction perpendicular to the gate length that the pad is overlapped with both the N-type polysilicon film and the P-type polysilicon film.
  • FIGS. 5A to 5C are cross sectional views illustrating parts of a manufacturing process of a semiconductor device according to a fourth embodiment of the invention, and right sides of FIGS. 5A to 5C are plan views thereof.
  • the left side of each of FIGS. 5A to 5C illustrate different cross sectional structures in different two places (i.e., on the diffusion region and the element isolation region), taken along the lines Va 1 -Va 1 and Va 2 -Va 2 in the right side of FIG. 5A , the lines Vb 1 -Vb 1 and Vb 2 -Vb 2 in the right side of FIG. 5B , and the lines Vc 1 -Vc 1 and Vc 2 -Vc 2 in the right side of FIG. 5C .
  • a linear (rectangular) gate polysilicon film G 30 having a constant dimension in the gate length direction is formed across an element isolation region and active regions of a substrate.
  • the gate polysilicon film G 30 parts located on the active regions serve as gate electrode parts (gates) G 31 , G 31 and a part located on the element isolation region serves as a gate interconnect part G 32 .
  • a thin oxide film or nitride film is deposited on the substrate on which the gate polysilicon film G 30 is formed, the oxide film or the nitride film is then anisotropically etched to form sidewalls 35 on the side surfaces of the gate polysilicon film G 30 .
  • P-type source/drain regions (P-type diffusion regions) 31 a are formed in a region of the substrate for the formation of a P-channel MIS transistor and N-type source/drain regions (N-type diffusion regions) 31 b are formed in a region of the substrate for the formation of an N-channel MIS transistor.
  • a first interlayer insulating film 36 made of an oxide film is deposited on the substrate to cover the gate polysilicon film G 30 and the sidewalls 35 , and then subjected to a planarization processing by CMP (Chemical Mechanical Polishing) or dry etching to make the top surfaces of the first interlayer insulating film 36 , the gate polysilicon film G 30 and the sidewalls 35 flush with each other.
  • CMP Chemical Mechanical Polishing
  • a second interlayer insulating film 37 made of an oxide film is formed on the first interlayer insulating film 36 , the gate polysilicon film G 30 and the sidewalls 35 , and a hole is formed through the second interlayer insulating film 37 and reach the gate interconnect part G 32 of the gate polysilicon film G 30 .
  • This hole has a diameter larger than the dimension of the gate polysilicon film G 30 in the gate length direction and the diameter of a gate contact hole described later, and is overlapped with the N-type polysilicon film and the P-type polysilicon film of the gate polysilicon film G 30 .
  • planarization processing is performed by CMP (Chemical Mechanical Polishing) or dry etching to form a pad 38 by embedding a metal film into the hole of the second interlayer insulating film 37 .
  • a third interlayer insulating film 39 made of an oxide film is formed to cover the second interlayer insulating film 37 and the pad 38 , and a gate contact hole is formed which passes through the third interlayer insulating film 39 to reach the pad 38 .
  • source/drain contact holes are simultaneously formed which pass through the third interlayer insulating film 39 , the second interlayer insulating film 37 and the first interlayer insulating film 36 and reach the P-type source/drain regions 31 a and the N-type source/drain regions 31 b .
  • the contact holes are filled with tungsten or the like to form a gate contact 40 and source/drain contacts 41 a and 41 b.
  • the gate polysilicon film G 30 is linear (rectangular) and has a constant dimension in the gate length direction. Thus, if the contact hole formation step shown in FIG. 5C is performed directly, the gate contact hole reaching the gate interconnect part G 32 may pass through the first interlayer insulating film 36 and the element isolation region to reach the well regions.
  • the pad 38 is formed on the gate interconnect part G 32 to have a diameter larger than the dimension of the gate polysilicon film G 30 in the gate length direction and the diameter of the gate contact, followed by simultaneous formation of the gate contact hole and the source/drain contact holes. Therefore, it is possible to definitely prevent the gate contact hole from reaching the element isolation region in spite of the linear gate polysilicon film G 30 having a constant dimension in the gate length direction.
  • the mask is not aligned in introducing p-type and n-type impurities for a dual gate into the gate polysilicon film G 30 .
  • the size of the pad 38 is set such that the pad 38 is overlapped with both the N-type polysilicon film and the P-type polysilicon film.
  • FIGS. 6A , 6 B and 6 C are a plan view of the geometry of the gate polysilicon film provided on the element isolation region prior to the formation of the interconnect of the semiconductor device according to the modification of the fourth embodiment, a plan view of the geometry of the gate polysilicon film and the metal interconnect after the formation of the interconnect, and a cross sectional view thereof taken along line VIc-VIc of FIG. 6B , respectively.
  • FIG. 6C the interlayer insulating film on which the contact is formed is not shown.
  • a gate interconnect part G 42 of a linear (rectangular) gate polysilicon film G 40 has an N-type polysilicon film G 42 a located on a P-type well region and a P-type polysilicon film G 42 b located on an N-type well region.
  • a first contact C 43 a is provided via a pad P 41 a on the N-type polysilicon film G 42 a
  • a second contact C 43 b is provided via a pad P 41 b on the P-type polysilicon film G 42 b .
  • the diameter R of the first and the second contacts C 43 a , C 43 b is larger than the dimension L of the gate polysilicon film G 40 in the gate length direction, and the diameter of the pads P 41 a , P 41 b is larger than the diameter R of the first and the second contacts C 43 a , C 43 b.
  • a metal interconnect M 41 is formed on the first and the second contacts C 43 a , C 43 b to electrically connect them to each other.
  • the first and the second contacts C 43 a , C 43 b and the metal interconnect M 41 ensure electrical connection between the N-type polysilicon film G 42 a and the P-type polysilicon film G 42 b even when the boundary between the N-type polysilicon film G 42 a and the P-type polysilicon film G 42 b is broken because of the linear (rectangular) gate polysilicon film G 40 .
  • the breakage of the gate polysilicon film G 40 in the boundary region between the P-type well and the N-type well regions, i.e., between the N-type polysilicon film and the P-type polysilicon film, can be compensated for, even when the gate polysilicon film G 40 has a linear (rectangular) plan geometry and a constant dimension in the gate length direction.
  • the gate polysilicon film is used as the gate conductor film, but the gate conductor film of the present invention is not limited to the polysilicon film.
  • the gate conductor film may be other conductor films such as a metal film or a polymetallic film in which metal films and polysilicon films are stacked. Also in these cases, the same effects as in each embodiment can be achieved.
  • upper portions of the gate polysilicon film and the source/drain regions are in general silicified by a so-called salicide process in employing the present invention although the description is omitted in each embodiment.
  • the semiconductor device of the present invention can be used for LSIs which are mounted on various electronics, in particular for an LSI with high performance in which variations in the gate length of a MIS transistor are small.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing & Machinery (AREA)
  • General Engineering & Computer Science (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

A semiconductor device includes a semiconductor substrate; a diffusion region which is formed in the semiconductor substrate and serves as a region for the formation of a MIS transistor; an element isolation region surrounding the diffusion region; at least one gate conductor film which is formed across the diffusion region and the element isolation region, includes a gate electrode part located on the diffusion region and a gate interconnect part located on the element isolation region, and has a constant dimension in the gate length direction; and an interlayer insulating film covering the gate electrode. The semiconductor device further includes a gate contact which passes through the interlayer insulating film, is connected to the gate interconnect part, and has the dimension in the gate length direction larger than the gate interconnect part.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
The present application claims priority under 35 USC 119(a) to Japanese Patent Application No. 2004-213903 filed on Jul. 22, 2004 the entire contents of which are hereby incorporated by reference.
BACKGROUND OF THE INVENTION
(a) Field of the Invention
The present invention relates to a semiconductor device having a miniaturized transistor, and particularly to a measure against an optical proximity effect.
(b) Description of the Related Art
Main factors causing variations in propagation delay time in a design of a semiconductor integrated circuit (LSI) include variations in operating power supply voltage, temperature, process, etc. The LSI should be designed so that its operation is ensured even when all the factors are worst. Among determinants of a transistor, the gate length is a particularly important determinant which defines the operation of the transistor. The variations in the gate length thus affect variations in process greatly. As the transistor is reduced in size, the gate length has been becoming much shorter and the variations in the gate length have been widening. As a result, the variations in propagation delay time have also widened and the design margin has increased, and thereby it has become difficult to provide the LSI having high performance.
In general, in a semiconductor fabricating process, a photolithographic step including resist application, light exposure and development, an etching step for patterning the elements with a resist mask, and a resist removing step are repeated to form an integrated circuit on a semiconductor substrate. In forming a gate of the transistor, the photolithographic step, the etching step and the resist removing step are also performed. In the exposure of the photolithographic step, if the pattern dimension is not more than the exposure wavelength, the optical proximity effect generated by the influence of diffracted light causes a large error between the pattern dimension in the layout design and the actual pattern dimension on the semiconductor substrate.
Techniques for solving the above problems include a super resolution technique using a phase shift mask and an OPC (Optical Proximity Correction) technique for correcting the influence of the optical proximity effect by modifying a circuit pattern drawn on the mask (see e.g., Japanese Unexamined Patent Publication No. H08-272075). However, the optical proximity effect inevitably occurs, and it is difficult to prevent the optical proximity effect only by manufacturing and process techniques such as the super resolution technique and the OPC technique. Therefore, a structure of the semiconductor device which can utilize to the optical proximity effect is desired at the design stage.
As previously mentioned, as the transistor is reduced in size, the gate length becomes shorter and the optical proximity effect caused by diffracted light more affects the gate in exposing the gate to light. The optical proximity effect in the formation of the gate occurs depending on the layout pattern of the gate of the transistor, and causes not only variations in the gate length among the transistors but variations in the gate length along the gate width direction. Particularly, assume that a continuous gate polysilicon film includes a gate electrode part which is a transistor element existing on an active region; a gate interconnect part extending from the gate electrode part onto an element isolation region; and a pad for forming a contact which connects the gate interconnect and an interconnect provided in an upper level. In this case, a reflex angle at the boundary between the pad and the gate interconnect part is rounded due to the optical proximity effect, which causes errors in the dimension of the gate electrode part provided on the active region, namely in the gate length of the transistor.
FIGS. 7A and 7B are a plan view illustrating the design geometry of a known semiconductor device (e.g., standard cell) and a plan view illustrating the geometry of the known semiconductor device after fabricated, respectively.
As shown in FIG. 7A, in the known semiconductor device, a gate polysilicon film is provided across a P-type diffusion region and an N-type diffusion region which are surrounded with an element isolation region made of STI or the like. Of the gate polysilicon film provided across the P-type and N-type diffusion regions and the element isolation region, parts located on the P-type and N-type diffusion regions serve as gate electrode parts (gates) G101, a part located on the element isolation region serves as a gate interconnect part G102. A rectangular enlarged part having a large area near the center of the gate interconnect part G102 serves as a contact pad G103, and the contact pad G103 includes a contact C103 connecting the gate interconnect part G102 and an interconnect provided in an upper level. The P-type diffusion region is provided with a P-type transistor with a gate G101 having a gate width W1 and a gate length L, and the N-type diffusion region is provided with an N-type transistor with a gate G101 having a gate width W2 and a gate length L. In addition, the P-type diffusion region is provided with source/drain contacts C101 and C102 and the N-type diffusion regions is provided with source/drain contacts C104 and C105.
FIG. 7B illustrates the geometry of a semiconductor device which has been actually formed on the semiconductor substrate by subjecting the semiconductor device having the design geometry illustrated in FIG. 7A to a semiconductor device manufacturing process including a photolithographic step, an etching step and a resist removing step. As shown in FIG. 7A, the boundary between the gate interconnect part G102 and the contact pad G103 has a reflex angle rounded under the influence of the optical proximity effect when exposed to light. Accordingly, as shown in FIG. 7B, the end of the diffusion region located on the side near the contact pad G103 has a gate length of L′+ΔL of which ΔL is an error with respect to the desired gate length L′ on the design geometry. It is possible to suppress the error of the gate length caused by the optical proximity effect by keeping a sufficient distance between the contact pad G103 and the diffusion region. However, this increases the area of the semiconductor device, decreases integration density, and hence is not practical.
SUMMARY OF THE INVENTION
The object of the present invention is to provide a structure of a semiconductor device which can suppress variations in gate length caused by an optical proximity effect and realize an LSI having high performance even in a miniaturization process.
The semiconductor device of the present invention is provided with a gate conductor film of constant dimension in the gate length direction including a gate electrode part located on a diffusion region and a gate interconnect part located on an element isolation region, wherein the dimension of the gate contact in the gate length direction is larger than that of the gate interconnect part in the gate length direction.
According to the present invention, the gate conductor film has no reflex angle in the plan geometry. This provides a semiconductor device which can suppress variations in the gate length of a MIS transistor caused by the optical proximity effect.
In the case where a plurality of gate conductor films are provided on a single diffusion region, a plurality of gate contacts are provided so as to be in contact with gate interconnect parts, respectively, and an interconnect in contact with the plurality of gate contacts is provided. Thus, the semiconductor device achieves the same function as the MIS transistor having a comb gate while preventing the variations in the gate length of the MIS transistor which would be caused by the optical proximity effect in the known comb gates.
Moreover, in the case where the plurality of gate conductor films are provided on a single diffusion region, a common gate contact extending across the gate interconnect parts is used as the gate contact, thereby simplifying the structure.
In the case where the gate conductor film has an N-type polysilicon film and a P-type polysilicon film, a pair of gate contacts are provided which are individually connected to gate interconnect parts for the N-type and P-type polysilicon films, and an interconnect connected to the pair of gate contacts is provided. According to this structure, it is possible to maintain electrical connection of the gate conductor film even when the gate conductor film is broken at the P-N boundary.
In the semiconductor device of the present invention, a conductor pad having a larger plane area than the gate contact may be further provided on each gate interconnect part to bring the gate contact into contact with the conductor pad. According to this structure, in forming a gate contact hole and source/drain contact holes simultaneously, the gate contact hole can be prevented from reaching the element isolation region.
As mentioned above, according to the present invention, it is possible to suppress variations in gate length of various MIS transistors caused by the generation of the optical proximity effect in the photolithographic step of the MIS transistors. As a result, the design margin can be reduced, and hence the LSI having high performance can be provided.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1A and 1B are a plan view of the design geometry of a semiconductor device according to a first embodiment of the present invention, and a plan view of the geometry of the semiconductor device after fabricated, respectively;
FIGS. 2A, 2B and 2C are a plan view of the geometry of a gate polysilicon film provided on an element isolation region prior to the formation of an interconnect of a semiconductor device according to a second embodiment of the invention, a plan view of the geometry of the gate polysilicon film and other features after the formation of the interconnect, and a cross sectional view of the geometry thereof taken along line IIc-IIc of FIG. 2B, respectively;
FIGS. 3A and 3B are a plan view of a gate polysilicon film and other features of a semiconductor device according to a third embodiment of the invention, and a cross sectional view thereof taken along line IIIb-IIIb of FIG. 3A, respectively;
FIGS. 4A and 4B are a plan view illustrating a first modification of the third embodiment, and a cross sectional view illustrating a second modification. thereof, respectively;
Left sides of FIGS. 5A to 5C are cross sectional views illustrating parts of a manufacturing process of a semiconductor device according to a fourth embodiment of the invention, and right sides of FIGS. 5A to 5C are plan views thereof;
FIGS. 6A, 6B and 6C are a plan view of the geometry of the gate polysilicon film provided on the element isolation region prior to the formation of the interconnect of the semiconductor device according to a modification of the fourth embodiment, a plan view of the geometry of the gate polysilicon film and other features after the formation of the interconnect, and a cross sectional view of the geometry thereof taken along line VIc-VIc of FIG. 6B, respectively; and
FIGS. 7A and 7B are a plan view illustrating the design geometry of a known semiconductor device (e.g., standard cell) and a plan view illustrating the geometry of the known semiconductor device after fabricated, respectively.
DETAILED DESCRIPTION OF THE INVENTION FIRST EMBODIMENT
A first embodiment of the present invention will be described below with reference to the drawings. FIGS. 1A and 1B are a plan view of the design geometry of a semiconductor device (e.g., standard cell) according to the first embodiment of the invention, and a plan view of the geometry thereof after fabricated, respectively.
As shown in FIG. 1A, in the semiconductor device of the first embodiment, a gate polysilicon film is provided across a P-type diffusion region and an N-type diffusion region which are surrounded with an element isolation region made of STI or the like. Of the gate polysilicon film G0 which is used as a gate conductor film provided across the P-type and N-type diffusion regions and the element isolation region, its parts located on the P-type and N-type diffusion regions serve as gate electrode parts (gates) G1, and its part located on the element isolation region serves as a gate interconnect part G2. The gate interconnect part G2 is provided with a contact C3 for connecting the gate interconnect part G2 to an interconnect provided in an upper level. The P-type diffusion region is provided with a P-type transistor with a gate G1 having a gate width W1 and a gate length L, and the N-type diffusion region is provided with an N-type transistor with a gate G1 having a gate width W2 and a gate length L. In addition, the P-type diffusion region is provided with source/drain contacts C1 and C2, and the N-type diffusion region is provided with source/drain contacts C4 and C5.
Here, as shown in FIG. 1A, the features of the design geometry of the semiconductor device according to the first embodiment reside in that a contact pad is not provided in the gate interconnect part while it is provided in the known semiconductor devices, and that the plan geometry of the gate polysilicon film G0 is linear (rectangular). In addition, the contact C3 provided on the gate polisilicon film G0 has a diameter R (especially a dimension in the gate length direction) larger than the dimension of the gate polysilicon film G0 in the gate length direction.
FIG. 1B illustrates the geometry of a semiconductor device which has been actually formed on the semiconductor substrate by subjecting the semiconductor device having the design geometry illustrated in FIG. 1A to a semiconductor device manufacturing process including a photolithographic step, an etching step and a resist removing step.
As shown in FIG. 1B, the gate polysilicon film G0 formed on the semiconductor substrate maintains a linear (rectangular) shape. This is because the design geometry of the gate polysilicon film G0 shown in FIG. 1A has no reflex angle, and thereby no optical proximity effect occurs. Accordingly, in the semiconductor device of the first embodiment, the dimension of the gate polysilicon film in the gate length direction has a substantially constant value L′ in all over the element isolation region and the P-type and the N-type diffusion regions.
In the first embodiment, the plan design geometry of the gate polysilicon film G0 is made linear (rectangular) and the dimension thereof in the gate length direction is made constant. Therefore, it is possible to keep the dimensions of gate electrode parts G1′ in the gate length direction, which are provided on the diffusion regions, constant without widening the width of the element isolation region separating the active regions. As a result, it is possible to suppress variations in the dimension in the gate length direction due to the optical proximity effect while keeping the integration density of the semiconductor device high.
SECOND EMBODIMENT
The above first embodiment has described the structure of the semiconductor device which suppresses variations in the gate length of the MIS transistor due to the optical proximity effect by making the gate electrode linear (rectangular) and the dimension thereof in the gate length direction constant.
Now, in a CMOS device having a dual-gate structure, a p-type impurity is doped into the gate electrode of a P-channel MIS transistor, and an n-type impurity is doped into a gate electrode of an N-channel MIS transistor. Therefore, a gate polysilicon film includes part that provides an N-type polysilicon film on a P-type well region and part that provides a P-type polysilicon film on an N-type well region. Therefore, when the dimension of the gate polysilicon film in the gate length direction at the boundary between the N-type and the P-type polysilicon films is smaller than a certain value, the gate polysilicon film may be broken.
A second embodiment of the invention will describe a structure that can maintain electrical connection even at the breakage of the gate polysilicon film while having a gate polysilicon film of linear (rectangular) plan geometry.
FIGS. 2A, 2B and 2C are a plan view of the geometry of a gate polysilicon film provided on an element isolation region prior to the formation of an interconnect of a semiconductor device according to the second embodiment, a plan view of the geometry of the gate polysilicon film and a metal interconnect after the formation of the interconnect, and a cross sectional view thereof taken along line IIc-IIc of FIG. 2B, respectively. In FIG. 2C, an interlayer insulating film on which a contact is formed is not shown.
As shown in FIG. 2A, a gate interconnect part G12 of a gate polysilicon film G10 which is used as a linear (rectangular) gate conductor film having a constant dimension in the gate length direction includes an N-type polysilicon film G12 a located on a P-type well region and a P-type polysilicon film G12 b located on an N-type well region. A first contact C13 a is provided on the N-type polysilicon film G12 a and a second contact C13 b is on the P-type polysilicon film G12 b. Each diameter R of the first and the second contacts C13 a, C13 b is larger than the dimension L of the gate polysilicon film G10 in the gate length direction.
As shown in FIGS. 2B and 2C, after the formation of the interconnect, a metal interconnect M11 is formed on the first and the second contacts C13 a, C13 b to connect them to each other.
The semiconductor device of the second embodiment is provided with the linear (rectangular) gate polysilicon film G10 having the first and the second contacts C13 a, C13 b and the metal interconnect M11, whereby electrical connection between the N-type polysilicon film G12 a and the P-type polysilicon film G12 b can be maintained even when the boundary therebetween is broken.
According to this structure, even when the gate polysilicon film G10 has a linear (rectangular) plan geometry and has a constant dimension in the gate length direction, the breakage of the gate polysilicon film G10 can be prevented in the boundary region between the P-type well and the N-type well regions, i.e., between the N-type polysilicon film and the P-type polysilicon film.
THIRD EMBODIMENT
FIGS. 3A and 3B are a plan view illustrating the plan geometry of a gate polysilicon film and a metal interconnect of a semiconductor device according to a third embodiment of the invention, and a cross sectional view thereof taken along line IIIb-IIIb of FIG. 3A, respectively. In FIG. 3B, an interlayer insulating film on which a contact is formed is not shown.
As show in FIGS. 3A and 3B, the third embodiment employs, instead of the comb gate, a structure in which gate interconnect parts G21 a to G21 c of a plurality of linear (rectangular) gate polysilicon films G20 a to G20 c are electrically connected to one another via a metal interconnect M21.
In the semiconductor device of the third embodiment, the gate polysilicon films are provided across a P-type diffusion region and an N-type diffusion region which are surrounded with an element isolation region made of STI or the like. Of the gate polysilicon films G20 a to G20 c formed across the P-type and the N-type diffusion regions and the element isolation region, their parts located on the P-type diffusion region serve as gate electrode parts (gates) G21 a to G21 c, respectively, and their parts located on the N-type region serve as gate interconnect parts G22 a to G22 c, respectively. The semiconductor device has gate contacts C23 a to C23 c that pass through the interlayer insulating film and is then connected to the gate interconnect parts G22 a to G22 c to connect an upper interconnect to the gate polysilicon films G20 a to G20 c. In addition, the semiconductor device has the metal interconnect M21 that is connected to the gate contact C23 a to C23 c. The gate contacts C23 a to C23 c have a diameter R (especially a dimension in the gate length direction) larger than the dimension L of the gate polysilicon film G20 in the gate length direction.
The P-type diffusion region is provided with a P-type MIS transistor with gates G21 a to G21 c having a gate width W1 and a gate length L, and the N-type diffusion region is provided with an N-type MIS transistor with the gates G21 a to G21 c having a gate width W2 and a gate length L. In addition, each of the P-type and N-type diffusion regions is provided with source/drain contacts C26.
The known comb gate electrode has a structure in which a reflex angle always exists at the connection part of each gate, which generates variations in the gate length of the MIS transistor due to the optical proximity effect in the manufacturing process. On the other hand, in the third embodiment, the plurality of gate polysilicon films are electrically connected to one another by the metal interconnect via the contacts provided on the gate interconnect parts, and therefore it is possible to make each gate polysilicon film linear (rectangular) and keep the constant dimension in the gate length direction. As a result, the variations in the gate length of the MIS transistor due to the optical proximity effect can be suppressed.
Note that when the third embodiment is applied to cells requiring exacting tolerances for the gate length of a MIS transistor, such as a clock cell, significant effects can be achieved.
Modifications of Third Embodiment
FIGS. 4A and 4B are a plan view illustrating a first modification of the third embodiment, and a cross sectional view illustrating a second modification thereof, respectively.
As shown in FIG. 4A, a semiconductor device according to the first modification of the third embodiment has, instead of the contacts provided on the gate interconnect parts and on part of the element isolation region located between the P-type and the. N-type diffusion regions, pairs of contacts C23 a, C23 a to C23 c, C23 c provided on the gate interconnect parts G22 a to G22 c and on parts of the element isolation region between which the P-type diffusion region and the N-type diffusion region are interposed. The semiconductor device also has a metal interconnect M21 provided on the pairs of contacts C23 a, C23 a to C23 c, C23 c to electrically connect the contacts C23 a, C23 a to C23 c, C23 c to one another. The structures of the gate polysilicon films G20 a to G20 c, the P-type diffusion region and the N-type diffusion region and the source/drain contacts C26 are the same as in the third embodiment.
Although not shown, an N-type well region and a P-type well region are provided below the P-type and the N-type diffusion regions, respectively, and the gate polysilicon films G20 a to G20 c serve as the P-type polysilicon film on the N-type well region and as the N-type polysilicon film on the P-type well region. Therefore, each of the gate polysilicon films G20 a to G20 c has the boundary between the P-type polysilicon film and the N-type polysilicon film in the vicinity of the middle between the N-type and P-type well regions.
According to the first modification, like the third embodiment, it is possible to suppress the variations in the gate length of the MIS transistor which would be caused by the optical proximity effect in comb gates. In addition to the effect obtained in the third embodiment, like the second embodiment, it is possible to maintain electrical connection of each of the gate polysilicon films G20 a to G20 c even when the boundary region between the N-type polysilicon film and the P-type polysilicon film is broken.
As shown in FIG. 4B, in the semiconductor device according to a second modification of the third embodiment, the gate interconnect parts G22 a to G22 c of the gate polysilicon films G20 a to G20 c are electrically connected to one another via a common gate contact P21 which is formed thereon. In other words, a common gate contact P21 is provided instead of the contacts C23 a to C23 c and the metal interconnect M21 of the third embodiment.
According to the second modification, like the third embodiment, it is possible to suppress the variations in the gate length of the MIS transistor which would be caused by the optical proximity effect in comb gates.
It can be considered that a mask is not aligned in introducing p-type and n-type impurities for a dual gate into the gate polysilicon film G20. To cope with this, the common gate contact P21 is set to have such a dimension in the direction perpendicular to the gate length that the common gate contact P21 is overlapped with both the N-type polysilicon film and the P-type polysilicon film in plan view. Thereby, in addition to the effect obtained in the third embodiment and like the second embodiment, it is possible to maintain electrical connection of each of the gate polysilicon films G20 a to G20 c even when the boundary region between the N-type polysilicon film and the P-type polysilicon film is broken.
Note that in the third embodiment, the semiconductor device may be provided with a pad formed on each gate interconnect part as in a fourth embodiment which will be described later, and a plurality of gate contacts each reaching the pad. According to this structure, the effects obtained in the third and the fourth embodiments can be achieved.
In the above case, the pad is provided across the boundary region between the N-type polysilicon film and the P-type polysilicon film. Likewise, it can be considered that a mask is not aligned in introducing the p-type and the n-type impurities for a dual gate into the gate polysilicon film G20. To cope with this, the pad is set to have such a dimension in the direction perpendicular to the gate length that the pad is overlapped with both the N-type polysilicon film and the P-type polysilicon film. Thereby, like the second embodiment, it is possible to maintain electrical connection of each of the gate polysilicon films G20 a to G20 c even when the boundary region between the N-type polysilicon film and the P-type polysilicon film is broken.
FOURTH EMBODIMENT
Left sides of FIGS. 5A to 5C are cross sectional views illustrating parts of a manufacturing process of a semiconductor device according to a fourth embodiment of the invention, and right sides of FIGS. 5A to 5C are plan views thereof. Note that the left side of each of FIGS. 5A to 5C illustrate different cross sectional structures in different two places (i.e., on the diffusion region and the element isolation region), taken along the lines Va1-Va1 and Va2-Va2 in the right side of FIG. 5A, the lines Vb1-Vb1 and Vb2-Vb2 in the right side of FIG. 5B, and the lines Vc1-Vc1 and Vc2-Vc2 in the right side of FIG. 5C.
In the step shown in FIG. 5A, a linear (rectangular) gate polysilicon film G30 having a constant dimension in the gate length direction is formed across an element isolation region and active regions of a substrate. Of the gate polysilicon film G30, parts located on the active regions serve as gate electrode parts (gates) G31, G31 and a part located on the element isolation region serves as a gate interconnect part G32. Next, a thin oxide film or nitride film is deposited on the substrate on which the gate polysilicon film G30 is formed, the oxide film or the nitride film is then anisotropically etched to form sidewalls 35 on the side surfaces of the gate polysilicon film G30. Moreover, using the gate polysilicon film G30 and the sidewalls 35 as a mask, P-type source/drain regions (P-type diffusion regions) 31 a are formed in a region of the substrate for the formation of a P-channel MIS transistor and N-type source/drain regions (N-type diffusion regions) 31 b are formed in a region of the substrate for the formation of an N-channel MIS transistor. Therefore, a first interlayer insulating film 36 made of an oxide film is deposited on the substrate to cover the gate polysilicon film G30 and the sidewalls 35, and then subjected to a planarization processing by CMP (Chemical Mechanical Polishing) or dry etching to make the top surfaces of the first interlayer insulating film 36, the gate polysilicon film G30 and the sidewalls 35 flush with each other.
In the step shown in FIG. 5B, a second interlayer insulating film 37 made of an oxide film is formed on the first interlayer insulating film 36, the gate polysilicon film G30 and the sidewalls 35, and a hole is formed through the second interlayer insulating film 37 and reach the gate interconnect part G32 of the gate polysilicon film G30. This hole has a diameter larger than the dimension of the gate polysilicon film G30 in the gate length direction and the diameter of a gate contact hole described later, and is overlapped with the N-type polysilicon film and the P-type polysilicon film of the gate polysilicon film G30. Then, planarization processing is performed by CMP (Chemical Mechanical Polishing) or dry etching to form a pad 38 by embedding a metal film into the hole of the second interlayer insulating film 37.
In the step shown in FIG. 5C, a third interlayer insulating film 39 made of an oxide film is formed to cover the second interlayer insulating film 37 and the pad 38, and a gate contact hole is formed which passes through the third interlayer insulating film 39 to reach the pad 38. At this time, source/drain contact holes are simultaneously formed which pass through the third interlayer insulating film 39, the second interlayer insulating film 37 and the first interlayer insulating film 36 and reach the P-type source/drain regions 31 a and the N-type source/drain regions 31 b. Moreover, the contact holes are filled with tungsten or the like to form a gate contact 40 and source/ drain contacts 41 a and 41 b.
The gate polysilicon film G30 is linear (rectangular) and has a constant dimension in the gate length direction. Thus, if the contact hole formation step shown in FIG. 5C is performed directly, the gate contact hole reaching the gate interconnect part G32 may pass through the first interlayer insulating film 36 and the element isolation region to reach the well regions.
On the other hand, in the fourth embodiment, the pad 38 is formed on the gate interconnect part G32 to have a diameter larger than the dimension of the gate polysilicon film G30 in the gate length direction and the diameter of the gate contact, followed by simultaneous formation of the gate contact hole and the source/drain contact holes. Therefore, it is possible to definitely prevent the gate contact hole from reaching the element isolation region in spite of the linear gate polysilicon film G30 having a constant dimension in the gate length direction.
Also in this embodiment, it can be considered that the mask is not aligned in introducing p-type and n-type impurities for a dual gate into the gate polysilicon film G30. To cope with this, the size of the pad 38 is set such that the pad 38 is overlapped with both the N-type polysilicon film and the P-type polysilicon film. Thereby, like the second embodiment, it is possible to maintain electrical connection of the gate polysilicon film G30 even when the boundary region between the N-type polysilicon film and the P-type polysilicon film is broken.
Modification of Fourth Embodiment
FIGS. 6A, 6B and 6C are a plan view of the geometry of the gate polysilicon film provided on the element isolation region prior to the formation of the interconnect of the semiconductor device according to the modification of the fourth embodiment, a plan view of the geometry of the gate polysilicon film and the metal interconnect after the formation of the interconnect, and a cross sectional view thereof taken along line VIc-VIc of FIG. 6B, respectively. In FIG. 6C, the interlayer insulating film on which the contact is formed is not shown.
As shown in FIG. 6A, a gate interconnect part G42 of a linear (rectangular) gate polysilicon film G40 has an N-type polysilicon film G42 a located on a P-type well region and a P-type polysilicon film G42 b located on an N-type well region. A first contact C43 a is provided via a pad P41 a on the N-type polysilicon film G42 a, and a second contact C43 b is provided via a pad P41 b on the P-type polysilicon film G42 b. The diameter R of the first and the second contacts C43 a, C43 b is larger than the dimension L of the gate polysilicon film G40 in the gate length direction, and the diameter of the pads P41 a, P41 b is larger than the diameter R of the first and the second contacts C43 a, C43 b.
As shown in FIGS. 6B and 6C, after an interconnect formation process step, a metal interconnect M41 is formed on the first and the second contacts C43 a, C43 b to electrically connect them to each other.
According to the semiconductor device of the modification of the fourth embodiment, the first and the second contacts C43 a, C43 b and the metal interconnect M41 ensure electrical connection between the N-type polysilicon film G42 a and the P-type polysilicon film G42 b even when the boundary between the N-type polysilicon film G42 a and the P-type polysilicon film G42 b is broken because of the linear (rectangular) gate polysilicon film G40.
Therefore, in addition to the effect obtained in the fourth embodiment, the breakage of the gate polysilicon film G40 in the boundary region between the P-type well and the N-type well regions, i.e., between the N-type polysilicon film and the P-type polysilicon film, can be compensated for, even when the gate polysilicon film G40 has a linear (rectangular) plan geometry and a constant dimension in the gate length direction.
In each embodiment, the gate polysilicon film is used as the gate conductor film, but the gate conductor film of the present invention is not limited to the polysilicon film. The gate conductor film may be other conductor films such as a metal film or a polymetallic film in which metal films and polysilicon films are stacked. Also in these cases, the same effects as in each embodiment can be achieved. Moreover, upper portions of the gate polysilicon film and the source/drain regions are in general silicified by a so-called salicide process in employing the present invention although the description is omitted in each embodiment.
The semiconductor device of the present invention can be used for LSIs which are mounted on various electronics, in particular for an LSI with high performance in which variations in the gate length of a MIS transistor are small.

Claims (11)

1. A semiconductor device, comprising:
a semiconductor substrate;
a diffusion region which is formed in the semiconductor substrate and serves as a region for the formation of a MIS transistor;
an element isolation region surrounding the diffusion region;
at least one gate conductor film which is formed across the diffusion region and the element isolation region, includes a gate electrode part located on the diffusion region and a gate interconnect part located on the element isolation region, and has a constant dimension in a gate length direction;
an interlayer insulating film covering the gate electrode part; and
a gate contact which passes through the interlayer insulating film, is connected to the gate interconnect part, and has a dimension in the gate length direction larger than the gate interconnect part.
2. The semiconductor device according to claim 1, wherein
a plurality of said gate conductor films are provided on the diffusion region,
a plurality of said gate contacts are provided to connect to gate interconnect parts of the plurality of gate conductor films, respectively, and
the semiconductor device further comprises an interconnect which is formed on the interlayer insulating film and is in contact with the plurality of gate contacts.
3. The semiconductor device according to claim 2, further comprising conductor pads which are provided on the gate interconnect parts, respectively, each having a plane area larger than the gate contact,
wherein the gate contacts are in contact with the conductor pads, respectively.
4. The semiconductor device according to claim 3, wherein
each of the gate conductor films has an N-type polysilicon film containing an n-type impurity and a P-type polysilicon film containing a p-type impurity, and
each of the conductor pads is provided on the boundary between the N-type polysilicon film and the P-type polysilicon film and is overlapped with the N-type polysilicon film and the P-type polysilicon film.
5. The semiconductor device according to claim 1, wherein
a plurality of said gate conductor films are provided on the diffusion region, and
the gate contact is a common gate contact extending across gate interconnect parts of the plurality of gate conductor films.
6. The semiconductor device according to claim 5, wherein
each of the gate conductor films has an N-type polysilicon film containing an n-type impurity and a P-type polysilicon film containing a p-type impurity, and
the common gate contact is provided on the boundary between the N-type polysilicon film and the P-type polysilicon film and is overlapped with the N-type polysilicon film and the P-type polysilicon film.
7. The semiconductor device according to claim 2, wherein
each of the gate conductor films has an N-type polysilicon film containing an n-type impurity and a P-type polysilicon film containing a p-type impurity,
each of the gate contacts comprises a pair of gate contacts which are connected to gate interconnect parts of the N-type polysilicon film and the P-type polysilicon film, respectively, and
the interconnect is connected to all the gate contacts.
8. The semiconductor device according to claim 1, wherein
the gate conductor film has an N-type polysilicon film containing an n-type impurity and a P-type polysilicon film containing a p-type impurity,
the gate contact comprises a pair of gate contacts which are connected to gate interconnect parts of the N-type polysilicon film and the P-type polysilicon film, respectively, and
the interconnect is connected to the pair of gate contacts.
9. The semiconductor device according to claim 8, further comprising conductor pads which are provided on the gate interconnect parts, each having a plane area larger than the gate contact,
wherein the pair of gate contacts are in contact with the conductor pads, respectively.
10. The semiconductor device according to claim 1, further comprising a conductor pad which is provided on the gate interconnect part and has a plane area larger than the gate contact,
wherein the gate contact is in contact with the conductor pad.
11. The semiconductor device according to claim 10, further comprising source/drain contacts which pass through the interlayer insulating film and are connected to the diffusion region.
US11/148,208 2004-07-22 2005-06-09 Semiconductor device Active 2026-03-06 US7279727B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/892,053 US7709900B2 (en) 2004-07-22 2007-08-20 Semiconductor device

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2004213903A JP4175649B2 (en) 2004-07-22 2004-07-22 Semiconductor device
JP2004-213903 2004-07-22

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/892,053 Division US7709900B2 (en) 2004-07-22 2007-08-20 Semiconductor device

Publications (2)

Publication Number Publication Date
US20060017070A1 US20060017070A1 (en) 2006-01-26
US7279727B2 true US7279727B2 (en) 2007-10-09

Family

ID=35656210

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/148,208 Active 2026-03-06 US7279727B2 (en) 2004-07-22 2005-06-09 Semiconductor device
US11/892,053 Active 2025-10-08 US7709900B2 (en) 2004-07-22 2007-08-20 Semiconductor device

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/892,053 Active 2025-10-08 US7709900B2 (en) 2004-07-22 2007-08-20 Semiconductor device

Country Status (3)

Country Link
US (2) US7279727B2 (en)
JP (1) JP4175649B2 (en)
CN (1) CN100539144C (en)

Cited By (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080042214A1 (en) * 2004-07-22 2008-02-21 Matsushita Electric Industrial Co., Ltd. Semiconductor device
US20100187627A1 (en) * 2008-03-13 2010-07-29 Tela Innovations, Inc. Channelized Gate Level Cross-Coupled Transistor Device with Overlapping PMOS Transistors and Overlapping NMOS Transistors Relative to Direction of Gate Electrodes
US20110133253A1 (en) * 2009-10-19 2011-06-09 Panasonic Corporation Semiconductor device
US20110193170A1 (en) * 2010-02-11 2011-08-11 United Microelectronics Corporation Electro-Static Discharge (ESD) Clamping Device
US20120292666A1 (en) * 2010-03-05 2012-11-22 Panasonic Corporation Semiconductor device
US20130161760A1 (en) * 2006-03-09 2013-06-27 Scott T. Becker Integrated Circuit Including Gate Electrode Tracks Including Offset End-to-End Spacings
US8541879B2 (en) 2007-12-13 2013-09-24 Tela Innovations, Inc. Super-self-aligned contacts and method for making the same
US8549455B2 (en) 2007-08-02 2013-10-01 Tela Innovations, Inc. Methods for cell phasing and placement in dynamic array architecture and implementation of the same
US8653857B2 (en) 2006-03-09 2014-02-18 Tela Innovations, Inc. Circuitry and layouts for XOR and XNOR logic
US8658542B2 (en) 2006-03-09 2014-02-25 Tela Innovations, Inc. Coarse grid design methods and structures
US8661392B2 (en) 2009-10-13 2014-02-25 Tela Innovations, Inc. Methods for cell boundary encroachment and layouts implementing the Same
US8667443B2 (en) 2007-03-05 2014-03-04 Tela Innovations, Inc. Integrated circuit cell library for multiple patterning
US8680626B2 (en) 2007-10-26 2014-03-25 Tela Innovations, Inc. Methods, structures, and designs for self-aligning local interconnects used in integrated circuits
US8701071B2 (en) 2008-01-31 2014-04-15 Tela Innovations, Inc. Enforcement of semiconductor structure regularity for localized transistors and interconnect
US8756551B2 (en) 2007-08-02 2014-06-17 Tela Innovations, Inc. Methods for designing semiconductor device with dynamic array section
US8759985B2 (en) 2008-03-27 2014-06-24 Tela Innovations, Inc. Methods for multi-wire routing and apparatus implementing same
US8839175B2 (en) 2006-03-09 2014-09-16 Tela Innovations, Inc. Scalable meta-data objects
US8863063B2 (en) 2009-05-06 2014-10-14 Tela Innovations, Inc. Finfet transistor circuit
US9035359B2 (en) 2006-03-09 2015-05-19 Tela Innovations, Inc. Semiconductor chip including region including linear-shaped conductive structures forming gate electrodes and having electrical connection areas arranged relative to inner region between transistors of different types and associated methods
US9122832B2 (en) 2008-08-01 2015-09-01 Tela Innovations, Inc. Methods for controlling microloading variation in semiconductor wafer layout and fabrication
US9159627B2 (en) 2010-11-12 2015-10-13 Tela Innovations, Inc. Methods for linewidth modification and apparatus implementing the same
US9230910B2 (en) 2006-03-09 2016-01-05 Tela Innovations, Inc. Oversized contacts and vias in layout defined by linearly constrained topology
US9449970B2 (en) 2014-08-22 2016-09-20 Samsung Electronics Co., Ltd. Semiconductor devices and methods of forming the same
US9563733B2 (en) 2009-05-06 2017-02-07 Tela Innovations, Inc. Cell circuit and layout with linear finfet structures
US9754878B2 (en) 2006-03-09 2017-09-05 Tela Innovations, Inc. Semiconductor chip including a chip level based on a layout that includes both regular and irregular wires
US10276488B2 (en) 2012-06-01 2019-04-30 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating field effect transistor having non-orthogonal gate electrode

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2006054430A (en) * 2004-07-12 2006-02-23 Renesas Technology Corp Semiconductor device
CN101512753B (en) * 2006-09-04 2011-06-15 Nxp股份有限公司 Fabrication of self-assembled nanowire-type interconnects on a semiconductor device
JP2009152437A (en) * 2007-12-21 2009-07-09 Nec Electronics Corp Semiconductor device
US8018000B2 (en) * 2008-01-11 2011-09-13 Taiwan Semiconductor Manufacturing Company, Ltd. Electrostatic discharge protection pattern for high voltage applications
JP2010050311A (en) * 2008-08-22 2010-03-04 Elpida Memory Inc Semiconductor device, and method of manufacturing the same
JP2010118410A (en) * 2008-11-11 2010-05-27 Nec Electronics Corp Semiconductor device
GB2466313A (en) 2008-12-22 2010-06-23 Cambridge Silicon Radio Ltd Radio Frequency CMOS Transistor
JP6083930B2 (en) 2012-01-18 2017-02-22 キヤノン株式会社 Photoelectric conversion device, imaging system, and method of manufacturing photoelectric conversion device
US20150061076A1 (en) * 2013-08-27 2015-03-05 International Business Machines Corporation High density resistor
US9640444B2 (en) 2014-07-23 2017-05-02 Samsung Electronics Co., Ltd. Semiconductor device and method of fabricating the same
EP3113477B1 (en) * 2015-06-30 2017-08-02 Axis AB Monitoring camera

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5420447A (en) * 1993-01-29 1995-05-30 Sgs-Thomson Microelectronics, Inc. Double buffer base gate array cell
US5498897A (en) * 1994-07-01 1996-03-12 Texas Instruments Incorporated Transistor layout for semiconductor integrated circuit
JPH08272075A (en) 1995-03-06 1996-10-18 Lsi Logic Corp System and method for optical proximity correction on macrocell library
JPH1032253A (en) 1996-07-15 1998-02-03 Toshiba Corp Semiconductor device, manufacture thereof, basic cell library and formation thereof, and mask
JP2002026125A (en) 2000-07-10 2002-01-25 Mitsubishi Electric Corp Semiconductor device

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6450443U (en) 1987-09-24 1989-03-29
JPS6489468A (en) 1987-09-30 1989-04-03 Toshiba Corp Semiconductor device
JPH056965A (en) 1991-06-26 1993-01-14 Nec Ic Microcomput Syst Ltd Semiconductor integrated circuit and manufacture thereof
JPH05251649A (en) * 1991-12-20 1993-09-28 Nippon Steel Corp Mos type semiconductor device and its manufacture
JPH09246541A (en) 1996-03-07 1997-09-19 Sony Corp Manufacture of semiconductor device
JPH11297850A (en) 1998-04-15 1999-10-29 Hitachi Ltd Semiconductor integrated circuit device and manufacture thereof
JP3394022B2 (en) 1999-08-16 2003-04-07 松下電器産業株式会社 Semiconductor device and manufacturing method thereof
JP2001168212A (en) * 1999-12-07 2001-06-22 Mitsubishi Electric Corp Semiconductor storage device
US6376351B1 (en) * 2001-06-28 2002-04-23 Taiwan Semiconductor Manufacturing Company High Fmax RF MOSFET with embedded stack gate
JP2003218117A (en) 2002-01-28 2003-07-31 Mitsubishi Electric Corp Manufacturing method for semiconductor device and semiconductor device
KR100553682B1 (en) * 2003-03-07 2006-02-24 삼성전자주식회사 Semiconductor device having gate electrodes and method of forming the same
JP4175649B2 (en) * 2004-07-22 2008-11-05 松下電器産業株式会社 Semiconductor device
JP2007073709A (en) * 2005-09-06 2007-03-22 Nec Electronics Corp Semiconductor device

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5420447A (en) * 1993-01-29 1995-05-30 Sgs-Thomson Microelectronics, Inc. Double buffer base gate array cell
US5498897A (en) * 1994-07-01 1996-03-12 Texas Instruments Incorporated Transistor layout for semiconductor integrated circuit
JPH08272075A (en) 1995-03-06 1996-10-18 Lsi Logic Corp System and method for optical proximity correction on macrocell library
JPH1032253A (en) 1996-07-15 1998-02-03 Toshiba Corp Semiconductor device, manufacture thereof, basic cell library and formation thereof, and mask
US5847421A (en) * 1996-07-15 1998-12-08 Kabushiki Kaisha Toshiba Logic cell having efficient optical proximity effect correction
JP2002026125A (en) 2000-07-10 2002-01-25 Mitsubishi Electric Corp Semiconductor device

Cited By (124)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080042214A1 (en) * 2004-07-22 2008-02-21 Matsushita Electric Industrial Co., Ltd. Semiconductor device
US7709900B2 (en) * 2004-07-22 2010-05-04 Panasonic Corporation Semiconductor device
US9589091B2 (en) 2006-03-09 2017-03-07 Tela Innovations, Inc. Scalable meta-data objects
US10217763B2 (en) 2006-03-09 2019-02-26 Tela Innovations, Inc. Semiconductor chip having region including gate electrode features of rectangular shape on gate horizontal grid and first-metal structures of rectangular shape on at least eight first-metal gridlines of first-metal vertical grid
US9711495B2 (en) 2006-03-09 2017-07-18 Tela Innovations, Inc. Oversized contacts and vias in layout defined by linearly constrained topology
US20170186771A1 (en) * 2006-03-09 2017-06-29 Tela Innovations, Inc. Semiconductor Chip and Method for Manufacturing the Same
US10186523B2 (en) 2006-03-09 2019-01-22 Tela Innovations, Inc. Semiconductor chip having region including gate electrode features formed in part from rectangular layout shapes on gate horizontal grid and first-metal structures formed in part from rectangular layout shapes on at least eight first-metal gridlines of first-metal vertical grid
US10141334B2 (en) 2006-03-09 2018-11-27 Tela Innovations, Inc. Semiconductor chip including region having rectangular-shaped gate structures and first-metal structures
US20130161760A1 (en) * 2006-03-09 2013-06-27 Scott T. Becker Integrated Circuit Including Gate Electrode Tracks Including Offset End-to-End Spacings
US20130168778A1 (en) * 2006-03-09 2013-07-04 Scott T. Becker Integrated Circuit Including Gate Electrode Tracks That Each Form Gate Electrodes of Different Transistor Types With Intervening Non-Gate-Forming Gate Electrode Track
US20130168777A1 (en) * 2006-03-09 2013-07-04 Scott T. Becker Integrated Circuit Including Gate Electrode Tracks Forming Gate Electrodes of Different Transistor Types and Linear Shaped Conductor Electrically Connecting Gate Electrodes
US10141335B2 (en) 2006-03-09 2018-11-27 Tela Innovations, Inc. Semiconductor CIP including region having rectangular-shaped gate structures and first metal structures
US8823062B2 (en) 2006-03-09 2014-09-02 Tela Innovations, Inc. Integrated circuit with offset line end spacings in linear gate electrode level
US9917056B2 (en) * 2006-03-09 2018-03-13 Tela Innovations, Inc. Coarse grid design methods and structures
US9905576B2 (en) 2006-03-09 2018-02-27 Tela Innovations, Inc. Semiconductor chip including region having rectangular-shaped gate structures and first metal structures
US9859277B2 (en) 2006-03-09 2018-01-02 Tela Innovations, Inc. Methods, structures, and designs for self-aligning local interconnects used in integrated circuits
US9754878B2 (en) 2006-03-09 2017-09-05 Tela Innovations, Inc. Semiconductor chip including a chip level based on a layout that includes both regular and irregular wires
US9741719B2 (en) 2006-03-09 2017-08-22 Tela Innovations, Inc. Methods, structures, and designs for self-aligning local interconnects used in integrated circuits
US10230377B2 (en) 2006-03-09 2019-03-12 Tela Innovations, Inc. Circuitry and layouts for XOR and XNOR logic
US9673825B2 (en) 2006-03-09 2017-06-06 Tela Innovations, Inc. Circuitry and layouts for XOR and XNOR logic
US8921897B2 (en) 2006-03-09 2014-12-30 Tela Innovations, Inc. Integrated circuit with gate electrode conductive structures having offset ends
US8839175B2 (en) 2006-03-09 2014-09-16 Tela Innovations, Inc. Scalable meta-data objects
US20170053937A1 (en) * 2006-03-09 2017-02-23 Tela Innovations, Inc. Semiconductor Chip and Method for Manufacturing the Same
US9443947B2 (en) 2006-03-09 2016-09-13 Tela Innovations, Inc. Semiconductor chip including region having integrated circuit transistor gate electrodes formed by various conductive structures of specified shape and position and method for manufacturing the same
US8653857B2 (en) 2006-03-09 2014-02-18 Tela Innovations, Inc. Circuitry and layouts for XOR and XNOR logic
US8658542B2 (en) 2006-03-09 2014-02-25 Tela Innovations, Inc. Coarse grid design methods and structures
US20160254223A1 (en) * 2006-03-09 2016-09-01 Tela Innovations, Inc. Coarse Grid Design Methods and Structures
US8921896B2 (en) 2006-03-09 2014-12-30 Tela Innovations, Inc. Integrated circuit including linear gate electrode structures having different extension distances beyond contact
US9425273B2 (en) 2006-03-09 2016-08-23 Tela Innovations, Inc. Semiconductor chip including integrated circuit including at least five gate level conductive structures having particular spatial and electrical relationship and method for manufacturing the same
US9425272B2 (en) 2006-03-09 2016-08-23 Tela Innovations, Inc. Semiconductor chip including integrated circuit including four transistors of first transistor type and four transistors of second transistor type with electrical connections between various transistors and methods for manufacturing the same
US9336344B2 (en) 2006-03-09 2016-05-10 Tela Innovations, Inc. Coarse grid design methods and structures
US9240413B2 (en) 2006-03-09 2016-01-19 Tela Innovations, Inc. Methods, structures, and designs for self-aligning local interconnects used in integrated circuits
US9230910B2 (en) 2006-03-09 2016-01-05 Tela Innovations, Inc. Oversized contacts and vias in layout defined by linearly constrained topology
US9035359B2 (en) 2006-03-09 2015-05-19 Tela Innovations, Inc. Semiconductor chip including region including linear-shaped conductive structures forming gate electrodes and having electrical connection areas arranged relative to inner region between transistors of different types and associated methods
US8952425B2 (en) 2006-03-09 2015-02-10 Tela Innovations, Inc. Integrated circuit including at least four linear-shaped conductive structures having extending portions of different length
US9425145B2 (en) 2006-03-09 2016-08-23 Tela Innovations, Inc. Oversized contacts and vias in layout defined by linearly constrained topology
US9009641B2 (en) 2006-03-09 2015-04-14 Tela Innovations, Inc. Circuits with linear finfet structures
US8946781B2 (en) 2006-03-09 2015-02-03 Tela Innovations, Inc. Integrated circuit including gate electrode conductive structures with different extension distances beyond contact
US10074640B2 (en) 2007-03-05 2018-09-11 Tela Innovations, Inc. Integrated circuit cell library for multiple patterning
US8667443B2 (en) 2007-03-05 2014-03-04 Tela Innovations, Inc. Integrated circuit cell library for multiple patterning
US9633987B2 (en) 2007-03-05 2017-04-25 Tela Innovations, Inc. Integrated circuit cell library for multiple patterning
US9595515B2 (en) 2007-03-07 2017-03-14 Tela Innovations, Inc. Semiconductor chip including integrated circuit defined within dynamic array section
US9910950B2 (en) 2007-03-07 2018-03-06 Tela Innovations, Inc. Methods for cell phasing and placement in dynamic array architecture and implementation of the same
US8966424B2 (en) 2007-03-07 2015-02-24 Tela Innovations, Inc. Methods for cell phasing and placement in dynamic array architecture and implementation of the same
US9424387B2 (en) 2007-03-07 2016-08-23 Tela Innovations, Inc. Methods for cell phasing and placement in dynamic array architecture and implementation of the same
US8549455B2 (en) 2007-08-02 2013-10-01 Tela Innovations, Inc. Methods for cell phasing and placement in dynamic array architecture and implementation of the same
US8759882B2 (en) 2007-08-02 2014-06-24 Tela Innovations, Inc. Semiconductor device with dynamic array sections defined and placed according to manufacturing assurance halos
US8756551B2 (en) 2007-08-02 2014-06-17 Tela Innovations, Inc. Methods for designing semiconductor device with dynamic array section
US10734383B2 (en) 2007-10-26 2020-08-04 Tela Innovations, Inc. Methods, structures, and designs for self-aligning local interconnects used in integrated circuits
US8680626B2 (en) 2007-10-26 2014-03-25 Tela Innovations, Inc. Methods, structures, and designs for self-aligning local interconnects used in integrated circuits
US8541879B2 (en) 2007-12-13 2013-09-24 Tela Innovations, Inc. Super-self-aligned contacts and method for making the same
US9818747B2 (en) 2007-12-13 2017-11-14 Tela Innovations, Inc. Super-self-aligned contacts and method for making the same
US8951916B2 (en) 2007-12-13 2015-02-10 Tela Innovations, Inc. Super-self-aligned contacts and method for making the same
US10461081B2 (en) 2007-12-13 2019-10-29 Tel Innovations, Inc. Super-self-aligned contacts and method for making the same
US9281371B2 (en) 2007-12-13 2016-03-08 Tela Innovations, Inc. Super-self-aligned contacts and method for making the same
US8701071B2 (en) 2008-01-31 2014-04-15 Tela Innovations, Inc. Enforcement of semiconductor structure regularity for localized transistors and interconnect
US9530734B2 (en) 2008-01-31 2016-12-27 Tela Innovations, Inc. Enforcement of semiconductor structure regularity for localized transistors and interconnect
US9202779B2 (en) 2008-01-31 2015-12-01 Tela Innovations, Inc. Enforcement of semiconductor structure regularity for localized transistors and interconnect
US8735995B2 (en) 2008-03-13 2014-05-27 Tela Innovations, Inc. Cross-coupled transistor circuit defined on three gate electrode tracks with diffusion regions of common node on opposing sides of same gate electrode track
US8587034B2 (en) 2008-03-13 2013-11-19 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with four inside positioned gate contacts and electrical connection of transistor gates through linear interconnect conductors in single interconnect layer
US8742463B2 (en) 2008-03-13 2014-06-03 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with outer positioned gate contacts
US8735944B2 (en) 2008-03-13 2014-05-27 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with serially connected transistors
US8772839B2 (en) 2008-03-13 2014-07-08 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with four inside positioned gate contacts having offset and aligned relationships and electrical connection of transistor gates through linear interconnect conductors in single interconnect layer
US8835989B2 (en) 2008-03-13 2014-09-16 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with gate electrode placement specifications
US8729643B2 (en) 2008-03-13 2014-05-20 Tela Innovations, Inc. Cross-coupled transistor circuit including offset inner gate contacts
US8729606B2 (en) 2008-03-13 2014-05-20 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels
US8872283B2 (en) 2008-03-13 2014-10-28 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with shared diffusion regions on opposite sides of two-transistor-forming gate level feature
US9081931B2 (en) 2008-03-13 2015-07-14 Tela Innovations, Inc. Cross-coupled transistor circuit having diffusion regions of common node on opposing sides of same gate electrode track and gate node connection through single interconnect layer
US9117050B2 (en) 2008-03-13 2015-08-25 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with gate contact position and offset specifications
US10727252B2 (en) 2008-03-13 2020-07-28 Tela Innovations, Inc. Semiconductor chip including integrated circuit having cross-coupled transistor configuration and method for manufacturing the same
US10658385B2 (en) 2008-03-13 2020-05-19 Tela Innovations, Inc. Cross-coupled transistor circuit defined on four gate electrode tracks
US8866197B2 (en) 2008-03-13 2014-10-21 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with at least two gate electrodes electrically connected to each other through another transistor forming gate level feature
US9208279B2 (en) 2008-03-13 2015-12-08 Tela Innovations, Inc. Semiconductor chip including digital logic circuit including linear-shaped conductive structures having electrical connection areas located within inner region between transistors of different type and associated methods
US9213792B2 (en) 2008-03-13 2015-12-15 Tela Innovations, Inc. Semiconductor chip including digital logic circuit including at least six transistors with some transistors forming cross-coupled transistor configuration and associated methods
US8680583B2 (en) 2008-03-13 2014-03-25 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within at least nine gate level feature layout channels
US10651200B2 (en) 2008-03-13 2020-05-12 Tela Innovations, Inc. Cross-coupled transistor circuit defined on three gate electrode tracks
US9245081B2 (en) 2008-03-13 2016-01-26 Tela Innovations, Inc. Semiconductor chip including digital logic circuit including at least nine linear-shaped conductive structures collectively forming gate electrodes of at least six transistors with some transistors forming cross-coupled transistor configuration and associated methods
US8785978B2 (en) 2008-03-13 2014-07-22 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with electrical connection of cross-coupled transistors through same interconnect layer
US8853794B2 (en) 2008-03-13 2014-10-07 Tela Innovations, Inc. Integrated circuit within semiconductor chip including cross-coupled transistor configuration
US8785979B2 (en) 2008-03-13 2014-07-22 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with two inside positioned gate contacts and two outside positioned gate contacts and electrical connection of cross-coupled transistors through same interconnect layer
US10020321B2 (en) 2008-03-13 2018-07-10 Tela Innovations, Inc. Cross-coupled transistor circuit defined on two gate electrode tracks
US8669595B2 (en) 2008-03-13 2014-03-11 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with gate contact position, alignment, and offset specifications
US8853793B2 (en) 2008-03-13 2014-10-07 Tela Innovations, Inc. Integrated circuit including gate electrode level region including cross-coupled transistors having gate contacts located over inner portion of gate electrode level region and offset gate level feature line ends
US8847331B2 (en) 2008-03-13 2014-09-30 Tela Innovations, Inc. Semiconductor chip including region having cross-coupled transistor configuration with offset electrical connection areas on gate electrode forming conductive structures and at least two different inner extension distances of gate electrode forming conductive structures
US8669594B2 (en) 2008-03-13 2014-03-11 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within at least twelve gate level feature layout channels
US8816402B2 (en) 2008-03-13 2014-08-26 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with gate level feature layout channel including single transistor
US8592872B2 (en) 2008-03-13 2013-11-26 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors with two transistors of different type having gate electrodes formed by common gate level feature with shared diffusion regions on opposite sides of common gate level feature
US8552508B2 (en) 2008-03-13 2013-10-08 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with shared diffusion regions on opposite sides of two-transistor-forming gate level feature and electrical connection of transistor gates through linear interconnect conductors in single interconnect layer
US9871056B2 (en) 2008-03-13 2018-01-16 Tela Innovations, Inc. Semiconductor chip including integrated circuit having cross-coupled transistor configuration and method for manufacturing the same
US8847329B2 (en) 2008-03-13 2014-09-30 Tela Innovations, Inc. Cross-coupled transistor circuit defined having diffusion regions of common node on opposing sides of same gate electrode track with at least two non-inner positioned gate contacts
US9536899B2 (en) 2008-03-13 2017-01-03 Tela Innovations, Inc. Semiconductor chip including integrated circuit having cross-coupled transistor configuration and method for manufacturing the same
US8552509B2 (en) 2008-03-13 2013-10-08 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with other transistors positioned between cross-coupled transistors
US8742462B2 (en) 2008-03-13 2014-06-03 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with gate contact position specifications
US20100187627A1 (en) * 2008-03-13 2010-07-29 Tela Innovations, Inc. Channelized Gate Level Cross-Coupled Transistor Device with Overlapping PMOS Transistors and Overlapping NMOS Transistors Relative to Direction of Gate Electrodes
US8836045B2 (en) 2008-03-13 2014-09-16 Tela Innovations, Inc. Cross-coupled transistor circuit having diffusion regions of common node on opposing sides of same gate electrode track
US8581304B2 (en) 2008-03-13 2013-11-12 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with four inside positioned gate contacts having offset and aligned relationships
US8581303B2 (en) 2008-03-13 2013-11-12 Tela Innovations, Inc. Integrated circuit including cross-coupled trasistors having gate electrodes formed within gate level feature layout channels with four inside positioned gate contacts having offset relationships and electrical connection of cross-coupled transistors through same interconnect layer
US8575706B2 (en) 2008-03-13 2013-11-05 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with at least two different gate level features inner extensions beyond gate electrode
US8558322B2 (en) 2008-03-13 2013-10-15 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with at least two gate electrodes electrically connected to each other through gate level feature
US8569841B2 (en) 2008-03-13 2013-10-29 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with at least one gate level feature extending into adjacent gate level feature layout channel
US8564071B2 (en) 2008-03-13 2013-10-22 Tela Innovations, Inc. Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with at least two different gate level feature extensions beyond contact
US9779200B2 (en) 2008-03-27 2017-10-03 Tela Innovations, Inc. Methods for multi-wire routing and apparatus implementing same
US8759985B2 (en) 2008-03-27 2014-06-24 Tela Innovations, Inc. Methods for multi-wire routing and apparatus implementing same
US9390215B2 (en) 2008-03-27 2016-07-12 Tela Innovations, Inc. Methods for multi-wire routing and apparatus implementing same
US9122832B2 (en) 2008-08-01 2015-09-01 Tela Innovations, Inc. Methods for controlling microloading variation in semiconductor wafer layout and fabrication
US8863063B2 (en) 2009-05-06 2014-10-14 Tela Innovations, Inc. Finfet transistor circuit
US9563733B2 (en) 2009-05-06 2017-02-07 Tela Innovations, Inc. Cell circuit and layout with linear finfet structures
US10446536B2 (en) 2009-05-06 2019-10-15 Tela Innovations, Inc. Cell circuit and layout with linear finfet structures
US9530795B2 (en) 2009-10-13 2016-12-27 Tela Innovations, Inc. Methods for cell boundary encroachment and semiconductor devices implementing the same
US8661392B2 (en) 2009-10-13 2014-02-25 Tela Innovations, Inc. Methods for cell boundary encroachment and layouts implementing the Same
US9269702B2 (en) 2009-10-13 2016-02-23 Tela Innovations, Inc. Methods for cell boundary encroachment and layouts implementing the same
US20130234211A1 (en) * 2009-10-19 2013-09-12 Panasonic Corporation Semiconductor device
US8431967B2 (en) * 2009-10-19 2013-04-30 Panasonic Corporation Semiconductor device
US8791507B2 (en) * 2009-10-19 2014-07-29 Panasonic Corporation Semiconductor device
US20110133253A1 (en) * 2009-10-19 2011-06-09 Panasonic Corporation Semiconductor device
US8319258B2 (en) * 2010-02-11 2012-11-27 United Microelectronics Corp. Electro-static discharge (ESD) clamping device
US20110193170A1 (en) * 2010-02-11 2011-08-11 United Microelectronics Corporation Electro-Static Discharge (ESD) Clamping Device
US20120292666A1 (en) * 2010-03-05 2012-11-22 Panasonic Corporation Semiconductor device
US8669596B2 (en) * 2010-03-05 2014-03-11 Panasonic Corporation Semiconductor device
US9704845B2 (en) 2010-11-12 2017-07-11 Tela Innovations, Inc. Methods for linewidth modification and apparatus implementing the same
US9159627B2 (en) 2010-11-12 2015-10-13 Tela Innovations, Inc. Methods for linewidth modification and apparatus implementing the same
US10276488B2 (en) 2012-06-01 2019-04-30 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating field effect transistor having non-orthogonal gate electrode
US11211323B2 (en) 2012-06-01 2021-12-28 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating field effect transistor having non-orthogonal gate electrode
US9449970B2 (en) 2014-08-22 2016-09-20 Samsung Electronics Co., Ltd. Semiconductor devices and methods of forming the same

Also Published As

Publication number Publication date
CN100539144C (en) 2009-09-09
JP2006040912A (en) 2006-02-09
US7709900B2 (en) 2010-05-04
US20080042214A1 (en) 2008-02-21
JP4175649B2 (en) 2008-11-05
US20060017070A1 (en) 2006-01-26
CN1725491A (en) 2006-01-25

Similar Documents

Publication Publication Date Title
US7279727B2 (en) Semiconductor device
US7112858B2 (en) Semiconductor device and manufacturing method of the same
US8377776B2 (en) Method of fabricating semiconductor device
US8013361B2 (en) Semiconductor device and method for fabricating the same
JPWO2005091374A1 (en) Semiconductor device and manufacturing method thereof
US20060113533A1 (en) Semiconductor device and layout design method for the same
US20060017119A1 (en) Multi-gate transistor and method of fabricating multi-gate transistor
JP2006054430A (en) Semiconductor device
KR20020085803A (en) Semiconductor device and manufacturing method thereof
US20050179090A1 (en) Semiconductor device and method for manufacturing the same
US9059018B2 (en) Semiconductor device layout reducing imbalance in characteristics of paired transistors
US6503789B1 (en) Contact structure for a semiconductor device and manufacturing method thereof
JP3544126B2 (en) Semiconductor device manufacturing method and semiconductor device
KR100232197B1 (en) Method of manufacturing semiconductor device
TWI737417B (en) Transistor structure and manufacturing method thereof
US20240136352A1 (en) Semiconductor device and method of manufacturing the same
US11177359B2 (en) Semiconductor device and manufacturing method of semiconductor device
JP2005197575A (en) Semiconductor device and method for manufacturing the same
US11201091B2 (en) Semiconductor structure implementing series-connected transistor and resistor and method for forming the same
US20070051995A1 (en) MOS transistor cell and semiconductor device
KR19980044198A (en) SRAM cell and its manufacturing method
KR20060031953A (en) Manufacturing method for semiconductor device
KR20000043210A (en) Fabrication method of semiconductor device
JPH05145026A (en) Semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:IKOMA, DAISAKU;KAJIYA, ATSUHIRO;OOTANI, KATSUHIRO;AND OTHERS;REEL/FRAME:016679/0009

Effective date: 20050530

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: PANASONIC CORPORATION, JAPAN

Free format text: CHANGE OF NAME;ASSIGNOR:MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.;REEL/FRAME:021930/0876

Effective date: 20081001

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: GODO KAISHA IP BRIDGE 1, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PANASONIC CORPORATION (FORMERLY MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.);REEL/FRAME:032152/0514

Effective date: 20140117

FPAY Fee payment

Year of fee payment: 8

IPR Aia trial proceeding filed before the patent and appeal board: inter partes review

Free format text: TRIAL NO: IPR2018-01404

Opponent name: INTEL CORPORATION

Effective date: 20180713

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12