US7098741B2 - Monolithically integrated power amplifier device - Google Patents
Monolithically integrated power amplifier device Download PDFInfo
- Publication number
- US7098741B2 US7098741B2 US10/882,868 US88286804A US7098741B2 US 7098741 B2 US7098741 B2 US 7098741B2 US 88286804 A US88286804 A US 88286804A US 7098741 B2 US7098741 B2 US 7098741B2
- Authority
- US
- United States
- Prior art keywords
- power amplifier
- amplifier stage
- stage
- input
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000003990 capacitor Substances 0.000 claims description 9
- 230000000903 blocking effect Effects 0.000 claims description 6
- 238000000034 method Methods 0.000 description 7
- 238000005516 engineering process Methods 0.000 description 6
- 238000013461 design Methods 0.000 description 4
- 230000009466 transformation Effects 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 230000003321 amplification Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 238000003199 nucleic acid amplification method Methods 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 238000004088 simulation Methods 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000011156 evaluation Methods 0.000 description 1
- 230000002349 favourable effect Effects 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 238000012827 research and development Methods 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/30—Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters
- H03F1/302—Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters in bipolar transistor amplifiers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/189—High-frequency amplifiers, e.g. radio frequency amplifiers
- H03F3/19—High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
Definitions
- the present invention generally relates to the field of integrated circuit technology, and more specifically the invention relates to a monolithically integrated microwave frequency high power amplifier device.
- LDMOS started replacing bipolar devices in base station applications 3–4 years ago and has for multiple reasons become the leading technology for base station power amplifier applications. It has high gain and shows excellent back-off linearity. For the output power amplifier however, discrete devices are still dominating.
- Integrated power amplifiers in LDMOS silicon technology moderately integrated as MMIC's (microwave monolithic integrated circuits) have only recently found its way from the research and development laboratories, see e.g. G. Bouisse, “Latest Advances in High Power Si MMIC”, IEEE Eumw, GaAs symposium 2001, and G. Bouisse, “0.2 db gain ripple-20W-WCDMA Si MMIC”, IEEE EuMC-ECWT symposium 2001.
- MMIC power amplifiers for radio base stations require wide bandwidth efficient impedance matching networks between the amplifier stages due to mismatch between the output impedance of a driver stage and the input impedance of a following amplifier stage.
- the high transformation ratio causes problems to achieve stable wideband operation and lowers the gain, thus lowering the overall efficiency, due to high loaded Q value of matching network.
- the transformation ratio mismatch could be reduced by lowering the supply voltage to the driver step, but such solution results in turn in no optimum use of the transistors since they are designed to have the best performance at a certain supply voltage.
- the necessary inductors and capacitors included in the matching networks occupy a substantial die area, increasing the cost of the device and causing power loss.
- a monolithically integrated microwave frequency high power amplifier device comprising input means for receiving a microwave frequency signal, a first power amplifier stage having an input and an output, the input of the first power amplifier stage being coupled to receive the microwave signal, a second power amplifier stage having an input and an output, the input of the second power amplifier stage being coupled to receive the microwave frequency signal after having been amplified by the first power amplifier stage, and an output for outputting the microwave frequency signal after having been amplified by the first and second power amplifier stages, wherein the first power amplifier stage is optimized to be supplied with a first supply voltage, the second power amplifier stage is optimized to be supplied with a second supply voltage, and the first supply voltage is essentially lower than the second supply voltage.
- a monolithically integrated microwave frequency high power amplifier device comprising input means for receiving a microwave frequency signal, a first power amplifier stage having an input and an output, the input of the first power amplifier stage being coupled to receive the microwave signal, the first power amplifier stage is optimized to be supplied with a first supply voltage, a second power amplifier stage having an input and an output, the input of the second power amplifier stage being with the output of the first power amplifier stage, the second power amplifier stage is optimized to be supplied with a second supply higher than the first supply voltage, and an output for outputting the microwave frequency signal coupled with the output of the second power amplifier.
- the first power amplifier stage may comprise a first transistor
- the second power amplifier stage may comprise a second transistor, the first and second transistors being of different type.
- the first transistor can be a low voltage bipolar transistor and the second transistor can be a high voltage LDMOS transistor.
- the amplifier device can be a two-stage amplifier device, in which the first power amplifier stage is a driver stage and the second power amplifier stage is an end stage.
- the amplifier device can be a three-stage amplifier device, in which the first power amplifier stage is a driver stage and the second power amplifier stage is an end stage, and a third power amplifier stage is provided having an input and an output, the input of the third power amplifier stage being coupled to receive the microwave signal before being received by the first power amplifier stage, and the output being coupled to feed the microwave frequency signal towards the first power amplifier stage after having been amplified by the third power amplifier stage.
- the third power amplifier stage can be optimized to be supplied with a third supply voltage, which is essentially lower than the first supply voltage.
- the third power amplifier stage may comprise a third transistor, which is a low voltage NMOS or PMOS transistor.
- the third power amplifier stage may comprise a third transistor, which is a low voltage NMOS or PMOS transistor.
- An impedance matching network can be interconnected between the output of the first power amplifier stage and the input of the second power amplifier stage.
- the output impedance of the first power amplifier stage can be similar to the input impedance of the second power amplifier stage.
- the output of the first power amplifier stage can be directly connected to the input of the second power amplifier stage.
- the output of the first power amplifier stage can be connected to the input of the second power amplifier stage via a DC blocking capacitor only.
- An impedance matching network can be interconnected between the output of the third power amplifier stage and the input of the first power amplifier stage.
- the output impedance of the third power amplifier stage may be similar to the input impedance of the first power amplifier stage; and the output of the may be similar to the input impedance of the first power amplifier stage; and the output of the third power amplifier stage may be directly connected to the input of the first power amplifier stage.
- the output of the third power amplifier stage can be connected to the input of the first power amplifier stage via a DC blocking capacitor only.
- the input means may comprise an input impedance matching network.
- a monolithically integrated microwave frequency high power amplifier device of the present invention comprises a first power amplifier stage and a second power amplifier stage.
- a microwave frequency signal is received at the input of the first power amplifier stage, is amplified by the first and second power amplifier stages, and is output at the output of the second power amplifier stage.
- the first power amplifier stage is optimized to be supplied with a first supply voltage and said second power amplifier stage is optimized to be supplied with a second supply voltage, wherein the first supply voltage is lower, preferably considerably lower, than the second supply voltage.
- the supply voltages V 1 , V 2 , . . . , Vn, with which the respective amplifier stages 1 , 2 , . . . , n are optimized to be supplied follow the relation V1 ⁇ V2 ⁇ . . . ⁇ Vn where n is a positive integer, and the amplifier stages are numbered in an increasing order from the input to the output.
- an input or driver stage of the integrated power amplifier device is based on a low voltage bipolar transistor and an end stage of the integrated power amplifier device is based on a high voltage LDMOS transistor.
- a low voltage driver stage based on e.g. a bipolar transistor and a high voltage end stage based on e.g. an LDMOS power transistor results in close impedance matching between the stages.
- an impedance matching network located between the two stages is more stable for process and temperature variations over a wider frequency range. This may also lead to a more easily matched inter-stage network with fewer components. In the ideal case no impedance matching at all between the stages may be necessary. In such instance costly die area is saved and the power loss is decreased.
- circuit design options can involve bias, temperature control, linearization circuits, e.g. based on digital or analog pre-distortion, and digital interfaces.
- FIGS. 1–3 are given by way of illustration only, and thus are not limitative of the present invention.
- FIG. 1 illustrates schematically a monolithically integrated two-stage power amplifier device according to a preferred embodiment of the present invention.
- FIG. 2 is a detailed circuit schematic of the power amplifier device of FIG. 1 .
- FIG. 3 illustrates schematically a monolithically integrated three-stage power amplifier device according to a further preferred embodiment of the present invention.
- FIG. 1 a monolithically integrated two-stage microwave frequency high power amplifier device according to a preferred embodiment of the present invention is schematically illustrated.
- the monolithically integrated power amplifier device comprises a first power amplifier stage 11 and a second power amplifier stage 12 connected in series.
- the first power amplifier stage 11 being referred to as a driver stage, is coupled to receive and subsequently amplify a microwave signal
- the second power amplifier stage 12 being referred to as an end stage, is coupled to receive the microwave frequency signal after having been amplified by the driver stage 11 , and to further amplify the microwave frequency signal.
- the driver stage 11 is optimized to be supplied with a first supply voltage, schematically indicated at 13
- the end stage 12 is optimized to be supplied with a second supply voltage, schematically indicated at 14 .
- the first supply voltage is lower than the second supply voltage dependent on the input characteristics of the end stage.
- the driver stage 11 comprises a low voltage bipolar transistor, whereas the end stage 12 comprises a high voltage LDMOS transistor.
- the monolithically integrated power amplifier device comprises advantageously an input impedance matching network 15 located at the input of the power amplifier device, an inter-stage impedance matching network 16 located between the two amplifier stages 11 , 12 .
- An output impedance matching network 17 located at the output of the power amplifier device is preferably located on a circuit board outside of the monolithically integrated power amplifier due to the large size of such a network.
- the output impedance of the driver stage 11 is identical with the input impedance of the end stage 12 no impedance matching at all between the stages may be necessary, and the output of the driver stage 11 can be directly connected to the input of the end stage 12 (not illustrated). However, it is preferred to at least have a DC blocking capacitor interconnected between the amplifier stages 11 , 12 .
- FIG. 2 is a detailed circuit schematic of the power amplifier device of FIG. 1 .
- R denotes a resistor
- L denotes an inductor
- C denotes a capacitor
- 21 denotes a bias network for biasing of the driver stage 11
- 22 denotes a bias network for biasing of the end stage 12 .
- the bipolar transistor 11 of the driver stage is optimized to be supplied with supply voltage of about 3 V
- the MOS transistor 12 of the end stage is optimized to be supplied with supply voltage of about 12 V.
- the end stage 12 is designed to give best linearity performance over a wide dynamic range at the above supply voltage. This is accomplished by presenting it with the desired impedances from the low frequency terminations up to the 3rd harmonic terminations. The biasing conditions have also been examined to give best linear and power efficient performance.
- the drive stage 11 is designed in Class A and to drive the end stage 12 over its full dynamic range and not to limit the overall linearity.
- the properties of the drive stage 11 include the optimized supply voltage of about 3 V to give an output impedance in the vicinity of the required input impedance for the end stage 12 at the selected operating frequency. This results ultimately in a loaded Q that is much lower compared to a two-stage design using only LDMOS transistors.
- the relationship between Q and the bandwidth B is
- FIG. 3 a monolithically integrated three-stage power amplifier device according to a further preferred embodiment of the present invention is schematically shown.
- the amplifier device comprises first, second, and third power amplifier stages 31 , 32 , 33 , each having an individual power supply 34 , 35 , 36 .
- a device input impedance matching network 37 , a device output impedance matching network 40 , as well as two inter-stage impedance matching networks 38 and 39 are provided.
- the first, second, and third power amplifier stages 31 , 32 , 33 are optimized to be supplied with respective supply voltages V 1 , V 2 , V 3 fulfilling the criterion: V1 ⁇ V2 ⁇ V3 where V 1 is the optimized supply voltage of the first amplifier stage 31 , i.e. the input amplifier stage, V 2 is the optimized supply voltage of the second amplifier stage 32 , i.e. the intermediate amplifier stage, and V 3 is the optimized supply voltage of the third amplifier stage 33 , i.e. the output amplifier stage.
- the first power amplifier stage 31 is based on a low voltage NMOS or PMOS transistor, whereas the second power amplifier stage 32 is based on a low voltage bipolar transistor, and the third power amplifier stage 33 is based on a high voltage LDMOS transistor.
- each of the inter-stage impedance matching networks 38 and 39 can be dispensed with.
- each of the inter-stage impedance matching networks 38 and 39 is replaced by a respective simple DC blocking capacitor interconnected between the respective amplifier stages.
- an integrated microwave power amplifier device is designed on a single silicon die, preferably using BiCMOS technology, combining several amplification stages and inter-stage impedance matching circuits and possibly an input impedance matching circuit.
- Different amplifier stages numbered 1 , 2 , . . . , n from the input to the output of the integrated microwave power amplifier device, have different supply voltages V 1 , V 2 , . . . , Vn, for which the respective stages are optimized, fulfilling the criterion: V1 ⁇ V2 ⁇ . . . ⁇ Vn in order to reduce output and input impedance differences between adjacent amplifier stages. This reduction in the necessary transformation ratio increases the bandwidth of the inter-stage matching network and thus of the power amplifier device.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
Abstract
Description
V1<V2< . . . <Vn
where n is a positive integer, and the amplifier stages are numbered in an increasing order from the input to the output.
where f0 is the fundamental operating frequency.
V1<V2<V3
where V1 is the optimized supply voltage of the
V1<V2< . . . <Vn
in order to reduce output and input impedance differences between adjacent amplifier stages. This reduction in the necessary transformation ratio increases the bandwidth of the inter-stage matching network and thus of the power amplifier device.
Claims (18)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
SE0302297A SE527082C2 (en) | 2003-08-27 | 2003-08-27 | Monolithic integrated power amplifier device |
SE0302297-7 | 2003-08-27 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20050046484A1 US20050046484A1 (en) | 2005-03-03 |
US7098741B2 true US7098741B2 (en) | 2006-08-29 |
Family
ID=28673195
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/882,868 Expired - Lifetime US7098741B2 (en) | 2003-08-27 | 2004-07-01 | Monolithically integrated power amplifier device |
Country Status (3)
Country | Link |
---|---|
US (1) | US7098741B2 (en) |
DE (1) | DE102004038851B4 (en) |
SE (1) | SE527082C2 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070096831A1 (en) * | 2005-10-31 | 2007-05-03 | The Regents Of The University Of California | Multi-stage broadband amplifiers |
US20100301944A1 (en) * | 2009-05-26 | 2010-12-02 | Mitsubishi Electric Corporation | Power amplifier |
US20140197890A1 (en) * | 2013-01-17 | 2014-07-17 | Microelectronics Technology, Inc. | Precise current source circuit for bias supply of rf mmic gain block amplifier application |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4535304A (en) * | 1984-04-02 | 1985-08-13 | Northern Telecom Limited | High frequency amplifier with phase compensation |
DE19604239A1 (en) | 1995-02-08 | 1996-08-22 | Alps Electric Co Ltd | High frequency power amplifier for portable communication equipment |
US6163220A (en) | 1998-06-05 | 2000-12-19 | Schellenberg; James M. | High-voltage, series-biased FET amplifier for high-efficiency applications |
US6166598A (en) | 1999-07-22 | 2000-12-26 | Motorola, Inc. | Power amplifying circuit with supply adjust to control adjacent and alternate channel power |
US6204731B1 (en) | 1998-12-05 | 2001-03-20 | Institute Of Microelectronics | Power amplifier |
US20020036541A1 (en) | 2000-09-22 | 2002-03-28 | Buer Kenneth V. | Mmic folded power amplifier |
US20020055220A1 (en) | 2000-11-03 | 2002-05-09 | Anders Soderbarg | Integration of high voltage self-aligned MOS components |
US6476678B1 (en) * | 2000-08-04 | 2002-11-05 | Maxim Integrated Products, Inc. | High performance amplifier circuits using separate power supplies |
US6617931B2 (en) * | 2000-05-13 | 2003-09-09 | Micronas Gmbh | Two-stage amplifier |
-
2003
- 2003-08-27 SE SE0302297A patent/SE527082C2/en unknown
-
2004
- 2004-07-01 US US10/882,868 patent/US7098741B2/en not_active Expired - Lifetime
- 2004-08-10 DE DE102004038851A patent/DE102004038851B4/en not_active Expired - Lifetime
Patent Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4535304A (en) * | 1984-04-02 | 1985-08-13 | Northern Telecom Limited | High frequency amplifier with phase compensation |
DE19604239A1 (en) | 1995-02-08 | 1996-08-22 | Alps Electric Co Ltd | High frequency power amplifier for portable communication equipment |
US6163220A (en) | 1998-06-05 | 2000-12-19 | Schellenberg; James M. | High-voltage, series-biased FET amplifier for high-efficiency applications |
US6204731B1 (en) | 1998-12-05 | 2001-03-20 | Institute Of Microelectronics | Power amplifier |
US6166598A (en) | 1999-07-22 | 2000-12-26 | Motorola, Inc. | Power amplifying circuit with supply adjust to control adjacent and alternate channel power |
DE10035065A1 (en) | 1999-07-22 | 2001-02-08 | Motorola Inc | Circuit for power amplification with supply setting to control the power of the adjacent channel and the channel after next |
US6617931B2 (en) * | 2000-05-13 | 2003-09-09 | Micronas Gmbh | Two-stage amplifier |
US6476678B1 (en) * | 2000-08-04 | 2002-11-05 | Maxim Integrated Products, Inc. | High performance amplifier circuits using separate power supplies |
US20020036541A1 (en) | 2000-09-22 | 2002-03-28 | Buer Kenneth V. | Mmic folded power amplifier |
US20020055220A1 (en) | 2000-11-03 | 2002-05-09 | Anders Soderbarg | Integration of high voltage self-aligned MOS components |
Non-Patent Citations (3)
Title |
---|
Bengtsson, Olof et al.; "Small-Signal and Power Evaluation of Novel BiCMOS-Compatible Short-Channel LDMOS Technology"; IEEE Transactions on Microwave Theory and Techniques, vol. 51, No. 3, Mar. 2003. |
Bouisse, Gerard; "0.2 dB Gain Ripple-20W-WCDMA Silicon MMIC", IEEE EuMC-ECWT Symposium 2001 (month unknown), 2 pages, 2001. |
Bouisse, Gerard; "Latest Advances in High Power SI MMIC", IEEE Eumw, GaAs Symposium, Sep. 24-28, 2001, London, 2 Pages (front and back), Sep. 2001. |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070096831A1 (en) * | 2005-10-31 | 2007-05-03 | The Regents Of The University Of California | Multi-stage broadband amplifiers |
US7652539B2 (en) * | 2005-10-31 | 2010-01-26 | Huai Gao | Multi-stage broadband amplifiers |
US20100301944A1 (en) * | 2009-05-26 | 2010-12-02 | Mitsubishi Electric Corporation | Power amplifier |
US7928804B2 (en) * | 2009-05-26 | 2011-04-19 | Mitsubishi Electric Corporation | Power amplifier |
US20140197890A1 (en) * | 2013-01-17 | 2014-07-17 | Microelectronics Technology, Inc. | Precise current source circuit for bias supply of rf mmic gain block amplifier application |
US8928412B2 (en) * | 2013-01-17 | 2015-01-06 | Microelectronics Technology, Inc. | Precise current source circuit for bias supply of RF MMIC gain block amplifier application |
CN103944520B (en) * | 2013-01-17 | 2017-06-13 | 台扬科技股份有限公司 | Current source circuit and radiofrequency signal amplification system |
Also Published As
Publication number | Publication date |
---|---|
SE0302297L (en) | 2005-02-28 |
SE0302297D0 (en) | 2003-08-27 |
SE527082C2 (en) | 2005-12-20 |
US20050046484A1 (en) | 2005-03-03 |
DE102004038851A1 (en) | 2005-06-09 |
DE102004038851B4 (en) | 2010-03-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1911155B1 (en) | Two stage microwave class e power amplifier | |
US7944306B2 (en) | Dual bias control circuit | |
US6075414A (en) | High frequency amplifier having a variable attenuator connected to the base of an amplifier FET | |
US20100301947A1 (en) | Rf power amplifier | |
JP2012239189A (en) | Cmos transceiver having integrated power amplifier | |
US7692493B1 (en) | High-efficiency single to differential amplifier | |
EP2869465B1 (en) | RF amplifier | |
Jeon et al. | A cascode feedback bias technique for linear CMOS power amplifiers in a multistage cascode topology | |
JP2013211830A (en) | Amplifier and wireless communication unit | |
US20080315957A1 (en) | Ultra-wideband low noise amplifier and amplification method thereof | |
EP1350313B1 (en) | Gain and bandwidth enhancement for rf power amplifier package | |
US6768381B2 (en) | Semiconductor power amplifier and multistage monolithic integrated circuit | |
US6972627B2 (en) | High frequency power amplifier module | |
US7098741B2 (en) | Monolithically integrated power amplifier device | |
Kamioka et al. | Over 20 W 2.5 to 10.5 GHz wideband two-stage GaN MMIC power amplifier with distributed and reactively-matched amplifier stages | |
US7368996B2 (en) | High frequency power amplifier | |
Aoki et al. | A 20-mA quiescent current two-stage W-CDMA power amplifier using anti-phase intermodulation distortion | |
JP5165610B2 (en) | RF power amplifier circuit | |
Ma et al. | A Stacked Transistors CMOS SOI Power Amplifier For 5G Applications | |
Chen et al. | A 14-GHz-band Highly Linear Stacked FET Power Amplifier IC with 20.1 dBm P1dB and 40.1% PAE in 56-nm SOI CMOS | |
EP4404458A1 (en) | Methods and techniques to improve stability of cascode amplifiers and enhance lineup efficiency in multi-stage power amplifiers | |
US20230073635A1 (en) | Radio-frequency circuit and communication device | |
Kitlinski et al. | Si-Ge power amplifier for WCDMA handheld applications | |
Murad et al. | High Efficiency CMOS Class-E Power Amplifiers in Gigahertz Frequencies: A Review | |
Xie et al. | A 1.7-12.6 GHz Stage-Scaling Distributed Power Amplifier with High PAE in 0.18-μm CMOS |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LITWIN, ANDREJ;ANDERSSON, PAUL;REEL/FRAME:015544/0393;SIGNING DATES FROM 20040505 TO 20040506 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |
|
AS | Assignment |
Owner name: CREE, INC., NORTH CAROLINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:045870/0504 Effective date: 20180306 |
|
AS | Assignment |
Owner name: WOLFSPEED, INC., NORTH CAROLINA Free format text: CHANGE OF NAME;ASSIGNOR:CREE, INC.;REEL/FRAME:064615/0365 Effective date: 20211001 |
|
AS | Assignment |
Owner name: MACOM TECHNOLOGY SOLUTIONS HOLDINGS, INC., MASSACHUSETTS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WOLFSPEED, INC.;REEL/FRAME:066236/0086 Effective date: 20231206 |