US7087925B2 - Semiconductor device having reduced capacitance to substrate and method - Google Patents
Semiconductor device having reduced capacitance to substrate and method Download PDFInfo
- Publication number
- US7087925B2 US7087925B2 US10/773,853 US77385304A US7087925B2 US 7087925 B2 US7087925 B2 US 7087925B2 US 77385304 A US77385304 A US 77385304A US 7087925 B2 US7087925 B2 US 7087925B2
- Authority
- US
- United States
- Prior art keywords
- shapes
- region
- tub
- dielectric
- matrix
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 40
- 238000000034 method Methods 0.000 title claims description 25
- 239000000758 substrate Substances 0.000 title description 4
- 238000002955 isolation Methods 0.000 claims abstract description 15
- 239000011159 matrix material Substances 0.000 claims abstract description 14
- 239000000463 material Substances 0.000 claims description 19
- 230000008569 process Effects 0.000 claims description 13
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 9
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 6
- 229910052710 silicon Inorganic materials 0.000 claims description 6
- 239000010703 silicon Substances 0.000 claims description 6
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 5
- 230000001590 oxidative effect Effects 0.000 claims 2
- 238000002161 passivation Methods 0.000 claims 1
- 230000015572 biosynthetic process Effects 0.000 abstract description 8
- 239000011800 void material Substances 0.000 abstract description 4
- 238000004519 manufacturing process Methods 0.000 description 11
- 238000012545 processing Methods 0.000 description 7
- 239000003990 capacitor Substances 0.000 description 4
- 239000003989 dielectric material Substances 0.000 description 4
- 230000003071 parasitic effect Effects 0.000 description 4
- 238000011109 contamination Methods 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- 230000009467 reduction Effects 0.000 description 3
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 1
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 239000013626 chemical specie Substances 0.000 description 1
- 229910052801 chlorine Inorganic materials 0.000 description 1
- 239000000460 chlorine Substances 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 239000000356 contaminant Substances 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000001808 coupling effect Effects 0.000 description 1
- 230000007812 deficiency Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000011982 device technology Methods 0.000 description 1
- 229910052731 fluorine Inorganic materials 0.000 description 1
- 239000011737 fluorine Substances 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- E—FIXED CONSTRUCTIONS
- E03—WATER SUPPLY; SEWERAGE
- E03C—DOMESTIC PLUMBING INSTALLATIONS FOR FRESH WATER OR WASTE WATER; SINKS
- E03C1/00—Domestic plumbing installations for fresh water or waste water; Sinks
- E03C1/12—Plumbing installations for waste water; Basins or fountains connected thereto; Sinks
- E03C1/126—Installations for disinfecting or deodorising waste-water plumbing installations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76202—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
- H01L21/76205—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO in a region being recessed from the surface, e.g. in a recess, groove, tub or trench region
- H01L21/76208—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO in a region being recessed from the surface, e.g. in a recess, groove, tub or trench region using auxiliary pillars in the recessed region, e.g. to form LOCOS over extended areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/763—Polycrystalline semiconductor regions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/10—Inductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0657—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/316—Inorganic layers composed of oxides or glassy oxides or oxide based glass
- H01L21/3165—Inorganic layers composed of oxides or glassy oxides or oxide based glass formed by oxidation
- H01L21/31654—Inorganic layers composed of oxides or glassy oxides or oxide based glass formed by oxidation of semiconductor materials, e.g. the body itself
- H01L21/31658—Inorganic layers composed of oxides or glassy oxides or oxide based glass formed by oxidation of semiconductor materials, e.g. the body itself by thermal oxidation, e.g. of SiGe
- H01L21/31662—Inorganic layers composed of oxides or glassy oxides or oxide based glass formed by oxidation of semiconductor materials, e.g. the body itself by thermal oxidation, e.g. of SiGe of silicon in uncombined form
Definitions
- This invention relates generally to semiconductor devices, and more specifically to integrated circuit devices having regions of low capacitance.
- wireless communication devices often use integrated circuits that include high-density digital signal processing functions on a single chip together with analog circuits operating at frequencies greater than five gigahertz (GHz).
- GHz gigahertz
- transistor devices are more easily scalable, other integrated circuit components are not as readily scalable. Such components include passive devices that often have relatively high parasitic substrate capacitances, which can limit the overall frequency performance of an integrated circuit. Inductors are an example of passive components that are not easily reduced in size without reducing their quality factor (Q) or inductance to unacceptable levels. Additionally, bonding pads are not readily scalable because manufacturers must attach bonding wires to the bonding pads.
- FIG. 1 illustrates a top view of an embodiment of a reduced capacitance region according to the present invention
- FIG. 2 illustrates a top view of the reduced capacitance region of FIG. 1 and an intermediate stage of fabrication
- FIG. 3 illustrates a partial cross-sectional view of the device of FIG. 2 taken along reference line 3 — 3 ;
- FIG. 4 illustrates a partial top view of a semiconductor device including a reduced capacitance region and an active region.
- FIG. 5 illustrates a semiconductor device including a reduced capacitance region at an early stage of fabrication
- FIG. 6 illustrates the semiconductor device of FIG. 5 at a later stage of fabrication
- FIG. 7 illustrates the semiconductor device of FIG. 6 at a still later stage of fabrication
- FIG. 8 illustrates the semiconductor device of FIG. 7 at a further stage of fabrication
- FIG. 9 illustrates the semiconductor device of FIG. 8 at a still further stage of fabrication.
- FIG. 1 shows a top view of an isolation, dielectric, or low capacitance region or tub 10 at a later stage or step of fabrication as part of a region of semiconductor material or semiconductor layer or region 30 .
- Region 10 comprises a substantially or nearly continuous tub of dielectric material 15 .
- Region 10 includes a perimeter 11 that defines a boundary, perimeter, or edge shape of region 10 .
- Region 10 further includes a matrix or plurality 12 of semiconductor protrusions, shapes, pillars, pillar regions, pillars of semiconductor material, or posts 13 within boundary perimeter 11 , which are surrounded by isolation or dielectric material 15 .
- shapes 13 are formed so that adjacent rows of shapes 13 are offset with respect to each other. As shown in FIG. 1 , row 122 is offset with respect to row 121 .
- boundary 11 follows the row alignment of matrix 12 as shown in FIG. 1 .
- boundary 11 includes recessed portions 16 that keep boundary 11 substantially equidistant from shapes 13 .
- the distance (shown as dimension 17 in FIG. 2 ) between shapes 13 within row 122 is greater than the distance (shown as dimension 18 in FIG. 2 ) between shapes 13 in row 121 and shapes 13 in row 122 .
- FIG. 2 shows dielectric tub 10 at an earlier stage of manufacture.
- shapes 13 are square or square-like, and have, for example, a width 19 of approximately 0.8 micrometers.
- shapes 13 are spaced a distance 17 and 18 of approximately 0.4 to 0.8 micrometers apart. Distances 17 and 18 are adjusted depending upon the length and width of shapes 13 so that predominately all or substantially all of the material that shapes 13 are comprised of is consumed or converted to dielectric material 15 during subsequent processing as shown in FIG. 1 .
- dielectric material 15 comprises a thermal oxide and shapes 13 comprise silicon
- distances 17 and 18 and width 19 are adjusted based on the relationship that about 44% of a silicon dioxide thickness corresponds to the amount of silicon consumed during oxide growth.
- shapes 13 are 0.8 microns by 0.8 microns square and approximately 6 microns in height (distance 23 shown in FIG. 3 )
- distance 17 is about 0.8 microns
- distance 18 is about 0.6 microns.
- shapes 13 are shown square in FIG. 2 , shapes 13 alternatively comprise rectangular, circular, oval, elliptical, triangular, or combinations thereof. When square or rectangular, shapes 13 may have rounded corners. Alternatively, shapes 13 are dumb-bell shapes or polygon shapes.
- FIG. 3 shows dielectric tub 10 taken along reference line 3 — 3 in FIG. 2 to show shapes 13 in cross-sectional form as part of semiconductor layer or region 30 .
- each shape 13 is free-standing, and has a trench or gap portion 14 adjacent thereto.
- shapes 13 have a height 23 from a major surface 21 of semiconductor region 30 to lower or second surface 22 of gap portion 14 of approximately 4 to 8 micrometers.
- Region 30 comprises, for example, silicon, a IV—IV compound semiconductor material, a III–V compound semiconductor material, or the like.
- FIG. 4 shows a partial top view of semiconductor or integrated circuit device 33 having a dielectric tub 10 according to the present invention together with a device or active component region or area 31 where transistor or diode devices or the like are formed.
- Passive components such as inductors are formed over, on, or overlying region 10 to provide an integrated circuit device or structure having a lower capacitance or reduced coupling effect with region 30 .
- an isolation region 34 e.g., a trench isolation
- FIGS. 5–9 a method or process flow is described for forming low capacitance region 10 .
- trench isolation 34 and device region 31 also are described to show the integration of the present invention into an integrated circuit process flow.
- FIG. 5 shows a partial cross-sectional view of device 33 at an early stage of fabrication.
- a first dielectric layer 41 is formed over a major surface of semiconductor region 30 .
- semiconductor region 30 comprises P-type silicon having a dopant concentration of about 1.25 ⁇ 10 16 atoms/cm 3 . This dopant concentration is adjusted according to specific device specifications.
- Semiconductor region 30 comprises, for example, an epitaxial layer formed over a semiconductor substrate or region 36 .
- First dielectric layer 41 comprises, for example, a silicon oxide or the like, and has a thickness of about 500 angstroms.
- a second dielectric layer 42 is formed over first dielectric layer 41 , and comprises, for example, a silicon nitride between about 500 and 1,500 angstroms thick.
- First dielectric layer 41 is formed using conventional thermal growth or deposition techniques, and second dielectric layer 42 is formed using conventional deposition techniques.
- a polycrystalline semiconductor layer such as a polysilicon layer (not shown) is deposited between first and second dielectric layers 41 and 42 .
- a third dielectric layer such as a deposited oxide (not shown) is formed over second dielectric layer 42 .
- a photo-resist layer 46 is formed over second dielectric layer 42 and patterned to leave portions of second dielectric layer 42 exposed through openings 47 and 48 . It is important that openings 47 , which is used to form low capacitance region 10 (e.g., shapes 13 ) is wider than opening 48 , which is used to provide trench isolation 34 .
- the exposed portions of second dielectric layer 42 and first dielectric layer 41 are then etched using conventional techniques to expose portions of semiconductor region 30 . Photo resist layer 46 is then removed.
- gaps 14 and trench 340 are formed as shown in FIG. 6 .
- a chlorine or fluorine based chemistry is used, for example, during this step.
- Gaps 14 and trench 340 are etched to a depth of about 6 microns to about 10 microns or deeper.
- the sidewalls of gaps 14 and trench 34 are cleaned using, for example, a wet hydrofluoric acid etch and a dry O 2 etch.
- FIG. 7 shows device 33 at a subsequent step in fabrication.
- An optional dielectric layer 71 is formed on the sidewalls of gaps 14 and trench 340 .
- dielectric layer 71 comprises a thermal oxide having a thickness of 0 angstroms to about 1000 angstroms.
- an optional polycrystalline semiconductor layer 73 is formed over device 33 .
- polycrystalline layer 73 comprises a polysilicon layer having a thickness of 0 angstroms to about 5000 angstroms, sufficient to fill or over-fill the width of trench 340 .
- Layer 73 is formed using atmospheric CVD or low-pressure CVD techniques.
- layer 73 is planarized using isotropic or anisotropic etch-back techniques to remove portions of layer 73 .
- second dielectric layer 42 is removed to provide structure 33 shown in FIG. 8 . Because of the widths of openings 47 , a portion of gaps 14 still exists after layer 73 is formed. These remaining portions of gaps 14 are important to provide exposure of shapes 13 to subsequent processing to form dielectric tub 10 .
- Structure 33 including shapes 13 is then exposed to an ambient that includes a chemical species that reacts with the material of shapes 13 to form dielectric layer 115 as shown in FIG. 9 .
- structure 33 is exposed to a wet oxide ambient at 1,100 degrees Celsius to convert all or a substantial portion of shapes 13 to form a continuous or nearly continuous low stress silicon oxide region.
- dielectric layer 115 comprises a silicon oxide having a thickness of about 5,000 angstroms to about 11,000 angstroms. During the formation of dielectric layer 115 , those portions of layers 71 and 73 adjacent shapes 13 are converted to silicon oxide.
- passive components 93 such as inductors, bonding pads, or the like are formed over dielectric layer 115 .
- active devices such transistors and diodes (not shown) are formed in active region 31 .
- Dielectric region 10 provides for a reduced stress isolation between passive components 93 and region of semiconductor material 30 thereby improving the performance of semiconductor device 33 .
- dielectric region 10 is easily integrated into an existing trench isolation flow without the addition of masking steps. Also, the initial structure of offset matrix 12 and perimeter 11 provide a final fully or nearly fully oxidized region that merges into a one, nearly continuous, low stress dielectric tub.
- the spaced relationship of shapes 13 further provides a depth independent, substantially void free, self-limiting and self-planarizing isolation structure, which overcomes the deficiencies of prior art structures and methods.
- Capacitance data for a MIM capacitor formed over a dielectric region 10 for partially oxidized shapes 13 with a depth 23 of about 6 microns showed a 25% reduction in parasitic capacitance to substrate compared to a MIM capacitor formed over a conventional field oxide isolation. Additionally, the MIM capacitor formed over partially oxidized shapes 13 in a dielectric region 10 showed an 85% improvement in Q compared to the MIM capacitor formed over the conventional field oxide isolation. Further reductions in capacitance will result from increased sidewall oxidation.
- a structure and method for forming a low stress low capacitance isolation tub is easily integrated into semiconductor device flows to save on manufacturing costs.
- the low stress tub provides enhanced device performance and improved yields and reliability.
- the structure and method of the present invention also reduces or eliminates any associated contamination problems.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Ceramic Engineering (AREA)
- Crystallography & Structural Chemistry (AREA)
- Environmental & Geological Engineering (AREA)
- Health & Medical Sciences (AREA)
- Life Sciences & Earth Sciences (AREA)
- Hydrology & Water Resources (AREA)
- Public Health (AREA)
- Water Supply & Treatment (AREA)
- Semiconductor Integrated Circuits (AREA)
- Element Separation (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims (11)
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/773,853 US7087925B2 (en) | 2004-02-09 | 2004-02-09 | Semiconductor device having reduced capacitance to substrate and method |
TW094101365A TWI378529B (en) | 2004-02-09 | 2005-01-18 | Semiconductor device having reduced capacitance to substrate and method |
JP2005020881A JP5473182B2 (en) | 2004-02-09 | 2005-01-28 | Semiconductor device and method having reduced capacity relative to substrate |
KR1020050010515A KR101002917B1 (en) | 2004-02-09 | 2005-02-04 | Semiconductor device having reduced capacitance to substrate and method |
CNB2005100081137A CN100447976C (en) | 2004-02-09 | 2005-02-06 | Semiconductor device having reduced capacitance to substrate and method |
HK05111372.0A HK1079616A1 (en) | 2004-02-09 | 2005-12-12 | Semiconductor device having reduced capacitance to substrate and method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/773,853 US7087925B2 (en) | 2004-02-09 | 2004-02-09 | Semiconductor device having reduced capacitance to substrate and method |
Publications (2)
Publication Number | Publication Date |
---|---|
US20050173777A1 US20050173777A1 (en) | 2005-08-11 |
US7087925B2 true US7087925B2 (en) | 2006-08-08 |
Family
ID=34826848
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/773,853 Expired - Lifetime US7087925B2 (en) | 2004-02-09 | 2004-02-09 | Semiconductor device having reduced capacitance to substrate and method |
Country Status (6)
Country | Link |
---|---|
US (1) | US7087925B2 (en) |
JP (1) | JP5473182B2 (en) |
KR (1) | KR101002917B1 (en) |
CN (1) | CN100447976C (en) |
HK (1) | HK1079616A1 (en) |
TW (1) | TWI378529B (en) |
Cited By (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060226451A1 (en) * | 2004-01-10 | 2006-10-12 | Hvvi Semiconductors, Inc. | Power semiconductor device and method therefor |
US20060226498A1 (en) * | 2005-01-06 | 2006-10-12 | Hvvi Semiconductors,Inc. | Power semiconductor device and method therefor |
US20080048215A1 (en) * | 2006-08-25 | 2008-02-28 | Robert Bruce Davies | Electrical stress protection apparatus and method of manufacture |
US20080142923A1 (en) * | 2006-12-15 | 2008-06-19 | Hvvi Semiconductors, Inc. | Semiconductor structure and method of manufacture |
US20100140714A1 (en) * | 2008-12-04 | 2010-06-10 | Freescale Semiconductor, Inc. | Low loss substrate for integrated passive devices |
US20100140814A1 (en) * | 2008-12-04 | 2010-06-10 | Freescale Semiconductor, Inc. | Rf device and method with trench under bond pad feature |
US8492260B2 (en) | 2010-08-30 | 2013-07-23 | Semionductor Components Industries, LLC | Processes of forming an electronic device including a feature in a trench |
US8530304B2 (en) | 2011-06-14 | 2013-09-10 | Semiconductor Components Industries, Llc | Process of forming an electronic device including a gate electrode and a gate tap |
US8981533B2 (en) | 2012-09-13 | 2015-03-17 | Semiconductor Components Industries, Llc | Electronic device including a via and a conductive structure, a process of forming the same, and an interposer |
US9391135B1 (en) | 2015-03-23 | 2016-07-12 | Semiconductor Components Industries, Llc | Semiconductor device |
US20170162927A1 (en) * | 2014-05-31 | 2017-06-08 | Hatem Mohamed Aead | Air Gap Creation In Electronic Devices |
US9812354B2 (en) | 2015-05-15 | 2017-11-07 | Semiconductor Components Industries, Llc | Process of forming an electronic device including a material defining a void |
US9991338B2 (en) | 2015-09-17 | 2018-06-05 | Semiconductor Components Industries, Llc | Electronic device including a conductive structure surrounded by an insulating structure |
US10032711B2 (en) | 2016-07-25 | 2018-07-24 | International Business Machines Corporation | Integrating metal-insulator-metal capacitors with air gap process flow |
US10497602B2 (en) | 2016-08-01 | 2019-12-03 | Semiconductor Components Industries, Llc | Process of forming an electronic device including forming an electronic component and removing a portion of a substrate |
US11563091B2 (en) | 2020-09-21 | 2023-01-24 | Semiconductor Components Industries, Llc | Semiconductor devices with dissimlar materials and methods |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7632733B2 (en) * | 2006-04-29 | 2009-12-15 | Alpha & Omega Semiconductor, Inc. | Polysilicon control etch-back indicator |
US7718505B2 (en) * | 2007-06-22 | 2010-05-18 | Infineon Technologies Austria Ag | Method of forming a semiconductor structure comprising insulating layers with different thicknesses |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5742091A (en) | 1995-07-12 | 1998-04-21 | National Semiconductor Corporation | Semiconductor device having a passive device formed over one or more deep trenches |
US5844299A (en) | 1997-01-31 | 1998-12-01 | National Semiconductor Corporation | Integrated inductor |
US6034389A (en) * | 1997-01-22 | 2000-03-07 | International Business Machines Corporation | Self-aligned diffused source vertical transistors with deep trench capacitors in a 4F-square memory cell array |
US6180995B1 (en) | 1999-05-06 | 2001-01-30 | Spectrian Corporation | Integrated passive devices with reduced parasitic substrate capacitance |
US6221727B1 (en) | 1999-08-30 | 2001-04-24 | Chartered Semiconductor Manufacturing Ltd. | Method to trap air at the silicon substrate for improving the quality factor of RF inductors in CMOS technology |
US6307247B1 (en) | 1999-07-12 | 2001-10-23 | Robert Bruce Davies | Monolithic low dielectric constant platform for passive components and method |
US20030146490A1 (en) | 2002-02-07 | 2003-08-07 | Semiconductor Components Industries, Llc. | Semiconductor device and method of providing regions of low substrate capacitance |
US6661068B2 (en) | 2002-03-20 | 2003-12-09 | Semiconductor Components Industries Llc | Semiconductor device and method of providing regions of low substrate capacitance |
US6821840B2 (en) * | 2002-09-02 | 2004-11-23 | Advanced Micro Devices, Inc. | Semiconductor device including a field effect transistor and a passive capacitor having reduced leakage current and an improved capacitance per unit area |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6080244A (en) * | 1983-10-07 | 1985-05-08 | Hitachi Ltd | Element isolation method of semiconductor device |
JPS63129644A (en) * | 1986-11-20 | 1988-06-02 | Victor Co Of Japan Ltd | Manufacture of mos transistor |
JP3162970B2 (en) * | 1995-09-29 | 2001-05-08 | 三洋電機株式会社 | Method for manufacturing semiconductor device |
JP2000077610A (en) * | 1998-09-03 | 2000-03-14 | Hitachi Ltd | Inductor |
US6268637B1 (en) * | 1998-10-22 | 2001-07-31 | Advanced Micro Devices, Inc. | Method of making air gap isolation by making a lateral EPI bridge for low K isolation advanced CMOS fabrication |
US6392266B1 (en) * | 2001-01-25 | 2002-05-21 | Semiconductor Components Industries Llc | Transient suppressing device and method |
US6633063B2 (en) * | 2001-05-04 | 2003-10-14 | Semiconductor Components Industries Llc | Low voltage transient voltage suppressor and method of making |
JP2003179148A (en) * | 2001-10-04 | 2003-06-27 | Denso Corp | Semiconductor substrate and manufacturing method therefor |
US6498069B1 (en) * | 2001-10-17 | 2002-12-24 | Semiconductor Components Industries Llc | Semiconductor device and method of integrating trench structures |
-
2004
- 2004-02-09 US US10/773,853 patent/US7087925B2/en not_active Expired - Lifetime
-
2005
- 2005-01-18 TW TW094101365A patent/TWI378529B/en not_active IP Right Cessation
- 2005-01-28 JP JP2005020881A patent/JP5473182B2/en not_active Expired - Fee Related
- 2005-02-04 KR KR1020050010515A patent/KR101002917B1/en active IP Right Grant
- 2005-02-06 CN CNB2005100081137A patent/CN100447976C/en not_active Expired - Fee Related
- 2005-12-12 HK HK05111372.0A patent/HK1079616A1/en not_active IP Right Cessation
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5742091A (en) | 1995-07-12 | 1998-04-21 | National Semiconductor Corporation | Semiconductor device having a passive device formed over one or more deep trenches |
US6034389A (en) * | 1997-01-22 | 2000-03-07 | International Business Machines Corporation | Self-aligned diffused source vertical transistors with deep trench capacitors in a 4F-square memory cell array |
US5844299A (en) | 1997-01-31 | 1998-12-01 | National Semiconductor Corporation | Integrated inductor |
US6180995B1 (en) | 1999-05-06 | 2001-01-30 | Spectrian Corporation | Integrated passive devices with reduced parasitic substrate capacitance |
US6307247B1 (en) | 1999-07-12 | 2001-10-23 | Robert Bruce Davies | Monolithic low dielectric constant platform for passive components and method |
US6221727B1 (en) | 1999-08-30 | 2001-04-24 | Chartered Semiconductor Manufacturing Ltd. | Method to trap air at the silicon substrate for improving the quality factor of RF inductors in CMOS technology |
US20030146490A1 (en) | 2002-02-07 | 2003-08-07 | Semiconductor Components Industries, Llc. | Semiconductor device and method of providing regions of low substrate capacitance |
US6661068B2 (en) | 2002-03-20 | 2003-12-09 | Semiconductor Components Industries Llc | Semiconductor device and method of providing regions of low substrate capacitance |
US6821840B2 (en) * | 2002-09-02 | 2004-11-23 | Advanced Micro Devices, Inc. | Semiconductor device including a field effect transistor and a passive capacitor having reduced leakage current and an improved capacitance per unit area |
Cited By (41)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7898057B2 (en) | 2004-01-10 | 2011-03-01 | Hvvi Semiconductors, Inc. | Radio frequency power semiconductor device package comprising dielectric platform and shielding plate |
US20070057289A1 (en) * | 2004-01-10 | 2007-03-15 | Davies Robert B | Power semiconductor device and method therefor |
US20070090434A1 (en) * | 2004-01-10 | 2007-04-26 | Hvvi Semiconductors, Inc. | Power semiconductor device and method therefor |
US9029946B2 (en) | 2004-01-10 | 2015-05-12 | Estivation Properties Llc | Power semiconductor device and method therefor |
US9177866B2 (en) | 2004-01-10 | 2015-11-03 | Estivation Properties Llc | Power semiconductor device and method therefor |
US9865590B2 (en) | 2004-01-10 | 2018-01-09 | Xenogenic Development Limited Liability Company | Power semiconductor device and method therefor |
US20100032750A1 (en) * | 2004-01-10 | 2010-02-11 | Hvvi Semiconductors, Inc. | Power Semiconductor Device And Method Therefor |
US20060226451A1 (en) * | 2004-01-10 | 2006-10-12 | Hvvi Semiconductors, Inc. | Power semiconductor device and method therefor |
US8471378B2 (en) | 2004-01-10 | 2013-06-25 | Estivation Properties Llc | Power semiconductor device and method therefor |
US7847369B2 (en) | 2004-01-10 | 2010-12-07 | Hvvi Semiconductors, Inc. | Radio frequency power semiconductor device comprising matrix of cavities as dielectric isolation structure |
US20060226498A1 (en) * | 2005-01-06 | 2006-10-12 | Hvvi Semiconductors,Inc. | Power semiconductor device and method therefor |
US8530963B2 (en) | 2005-01-06 | 2013-09-10 | Estivation Properties Llc | Power semiconductor device and method therefor |
US7656003B2 (en) | 2006-08-25 | 2010-02-02 | Hvvi Semiconductors, Inc | Electrical stress protection apparatus and method of manufacture |
US20100103578A1 (en) * | 2006-08-25 | 2010-04-29 | Hvvi Semiconductors, Inc. | Electrical stress protection apparatus and method of manufacture |
US20080048215A1 (en) * | 2006-08-25 | 2008-02-28 | Robert Bruce Davies | Electrical stress protection apparatus and method of manufacture |
US7888746B2 (en) | 2006-12-15 | 2011-02-15 | Hvvi Semiconductors, Inc. | Semiconductor structure and method of manufacture |
US20080142923A1 (en) * | 2006-12-15 | 2008-06-19 | Hvvi Semiconductors, Inc. | Semiconductor structure and method of manufacture |
US7998852B2 (en) | 2008-12-04 | 2011-08-16 | Freescale Semiconductor, Inc. | Methods for forming an RF device with trench under bond pad feature |
US8071461B2 (en) | 2008-12-04 | 2011-12-06 | Freescale Semiconductor, Inc. | Low loss substrate for integrated passive devices |
US8134241B2 (en) | 2008-12-04 | 2012-03-13 | Freescale Semiconductor, Inc. | Electronic elements and devices with trench under bond pad feature |
US8283748B2 (en) | 2008-12-04 | 2012-10-09 | Freescale Semiconductors, Inc. | Low loss substrate for integrated passive devices |
US20100140814A1 (en) * | 2008-12-04 | 2010-06-10 | Freescale Semiconductor, Inc. | Rf device and method with trench under bond pad feature |
US20100140714A1 (en) * | 2008-12-04 | 2010-06-10 | Freescale Semiconductor, Inc. | Low loss substrate for integrated passive devices |
US8492260B2 (en) | 2010-08-30 | 2013-07-23 | Semionductor Components Industries, LLC | Processes of forming an electronic device including a feature in a trench |
US9117802B2 (en) | 2010-08-30 | 2015-08-25 | Semiconductor Components Industries, Llc | Electronic device including a feature in an opening |
US8530304B2 (en) | 2011-06-14 | 2013-09-10 | Semiconductor Components Industries, Llc | Process of forming an electronic device including a gate electrode and a gate tap |
US8648410B2 (en) | 2011-06-14 | 2014-02-11 | Semiconductor Components Industries, Llc | Electronic device including a gate electrode and a gate tap |
US8981533B2 (en) | 2012-09-13 | 2015-03-17 | Semiconductor Components Industries, Llc | Electronic device including a via and a conductive structure, a process of forming the same, and an interposer |
US20170162927A1 (en) * | 2014-05-31 | 2017-06-08 | Hatem Mohamed Aead | Air Gap Creation In Electronic Devices |
US9391135B1 (en) | 2015-03-23 | 2016-07-12 | Semiconductor Components Industries, Llc | Semiconductor device |
US9553165B2 (en) | 2015-03-23 | 2017-01-24 | Semiconductor Components Industries, Llc | Method of forming a semiconductor device |
US9812354B2 (en) | 2015-05-15 | 2017-11-07 | Semiconductor Components Industries, Llc | Process of forming an electronic device including a material defining a void |
US9991338B2 (en) | 2015-09-17 | 2018-06-05 | Semiconductor Components Industries, Llc | Electronic device including a conductive structure surrounded by an insulating structure |
US10115790B2 (en) | 2015-09-17 | 2018-10-30 | Semiconductor Components Industries, Llc | Electronic device including an insulating structure |
US10833154B2 (en) | 2015-09-17 | 2020-11-10 | Semiconductor Components Industries, Llc | Electronic device including an insulating structure |
US10032711B2 (en) | 2016-07-25 | 2018-07-24 | International Business Machines Corporation | Integrating metal-insulator-metal capacitors with air gap process flow |
US10373905B2 (en) | 2016-07-25 | 2019-08-06 | International Business Machines Corporation | Integrating metal-insulator-metal capacitors with air gap process flow |
US10497602B2 (en) | 2016-08-01 | 2019-12-03 | Semiconductor Components Industries, Llc | Process of forming an electronic device including forming an electronic component and removing a portion of a substrate |
US10784140B2 (en) | 2016-08-01 | 2020-09-22 | Semiconductor Components Industries, Llc | Electronic device comprising a die comprising a high electron mobility transistor |
US11563091B2 (en) | 2020-09-21 | 2023-01-24 | Semiconductor Components Industries, Llc | Semiconductor devices with dissimlar materials and methods |
US11810954B2 (en) | 2020-09-21 | 2023-11-07 | Semiconductor Components Industries, Llc | Semiconductor devices with dissimlar materials and methods |
Also Published As
Publication number | Publication date |
---|---|
JP2005223325A (en) | 2005-08-18 |
JP5473182B2 (en) | 2014-04-16 |
KR101002917B1 (en) | 2010-12-27 |
US20050173777A1 (en) | 2005-08-11 |
HK1079616A1 (en) | 2006-04-07 |
TW200539380A (en) | 2005-12-01 |
KR20060041733A (en) | 2006-05-12 |
CN100447976C (en) | 2008-12-31 |
CN1655338A (en) | 2005-08-17 |
TWI378529B (en) | 2012-12-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR101002917B1 (en) | Semiconductor device having reduced capacitance to substrate and method | |
US6274920B1 (en) | Integrated inductor device and method for fabricating the same | |
US5956598A (en) | Method for fabricating a shallow-trench isolation structure with a rounded corner in integrated circuit | |
US6326283B1 (en) | Trench-diffusion corner rounding in a shallow-trench (STI) process | |
US7276425B2 (en) | Semiconductor device and method of providing regions of low substrate capacitance | |
US5244827A (en) | Method for planarized isolation for cmos devices | |
US8685831B2 (en) | Trenches with reduced silicon loss | |
JPH1174339A (en) | Semiconductor device and manufacture thereof | |
KR100538810B1 (en) | Method of isolation in semiconductor device | |
US8691661B2 (en) | Trench with reduced silicon loss | |
US20060145287A1 (en) | Method for forming shallow trench isolation in semiconductor device | |
US6682986B2 (en) | Method of forming shallow trench isolation and method of manufacturing a semiconductor device using the same | |
US6818525B1 (en) | Semiconductor device and method of providing regions of low substrate capacitance | |
US6897122B1 (en) | Wide neck shallow trench isolation region to prevent strain relaxation at shallow trench isolation region edges | |
US6355538B1 (en) | Method of forming isolation material with edge extension structure | |
JP4135564B2 (en) | Semiconductor substrate and manufacturing method thereof | |
US20080283935A1 (en) | Trench isolation structure and method of manufacture therefor | |
US6211008B1 (en) | Method for forming high-density high-capacity capacitor | |
JP2005032930A (en) | Semiconductor device and its manufacturing method | |
US20090161291A1 (en) | Capacitor for Semiconductor Device and Method of Manufacturing the Same | |
JP2005328033A (en) | Semiconductor device and its manufacturing method | |
KR20010043405A (en) | Method of manufacturing a semiconductor device comprising a bipolar transistor and a capacitor | |
US6541342B2 (en) | Method for fabricating element isolating film of semiconductor device, and structure of the same | |
US20040157401A1 (en) | Methods of fabricating silicon on insulator substrates for use in semiconductor devices | |
US6713361B2 (en) | Method of manufacturing a bipolar junction transistor including undercutting regions adjacent to the emitter region to enlarge the emitter region |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GRIVNA, GORDON M.;REEL/FRAME:014975/0384 Effective date: 20040205 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, AS COLLATERAL AGENT, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:015328/0116 Effective date: 20040422 Owner name: JPMORGAN CHASE BANK, AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:015328/0116 Effective date: 20040422 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:038620/0087 Effective date: 20160415 |
|
AS | Assignment |
Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A. (ON ITS BEHALF AND ON BEHALF OF ITS PREDECESSOR IN INTEREST, CHASE MANHATTAN BANK);REEL/FRAME:038632/0074 Effective date: 20160415 Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT AND COLLATERAL AGENT;REEL/FRAME:038631/0345 Effective date: 20100511 |
|
AS | Assignment |
Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT, NEW YORK Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT PATENT NUMBER 5859768 AND TO RECITE COLLATERAL AGENT ROLE OF RECEIVING PARTY IN THE SECURITY INTEREST PREVIOUSLY RECORDED ON REEL 038620 FRAME 0087. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:039853/0001 Effective date: 20160415 Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AG Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT PATENT NUMBER 5859768 AND TO RECITE COLLATERAL AGENT ROLE OF RECEIVING PARTY IN THE SECURITY INTEREST PREVIOUSLY RECORDED ON REEL 038620 FRAME 0087. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:039853/0001 Effective date: 20160415 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |
|
AS | Assignment |
Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, ARIZONA Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 0087;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064070/0001 Effective date: 20230622 Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 0087;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064070/0001 Effective date: 20230622 |