US6404061B1 - Semiconductor device and semiconductor chip - Google Patents
Semiconductor device and semiconductor chip Download PDFInfo
- Publication number
- US6404061B1 US6404061B1 US09/512,061 US51206100A US6404061B1 US 6404061 B1 US6404061 B1 US 6404061B1 US 51206100 A US51206100 A US 51206100A US 6404061 B1 US6404061 B1 US 6404061B1
- Authority
- US
- United States
- Prior art keywords
- interconnection
- semiconductor substrate
- electrode
- hole
- semiconductor chip
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48464—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area also being a ball bond, i.e. ball-to-ball
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06513—Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01077—Iridium [Ir]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
Definitions
- the present invention relates to a semiconductor device having a solid device (a semiconductor chip or a wiring board) and a semiconductor chip bonded thereto.
- the invention further relates to a semiconductor chip to be bonded to a solid device.
- electrode projections called “bumps” are provided on a device formation surface (active surface) of the semiconductor chips to be stacked, and the semiconductor chips are stacked in a so-called face-to-face relation.
- the face-to-face bonding merely realizes a double-stacked structure but not a multi-level structure comprising semiconductor chips stacked at three or more levels, thereby posing limitations to higher density integration.
- wire interconnection is required for connecting electrodes on a device formation surface of the semiconductor chip to electrodes on an underlying substrate.
- the TAB (tape automated bonding) technique is employed, by which the electrodes on the device formation surface of the base semiconductor chip are connected to the electrodes of the underlying substrate (e.g., wiring board) via inner leads and the electrodes on the underlying substrate are connected to a printed board or a ceramic board.
- the underlying substrate e.g., wiring board
- the underlying substrate is indispensable for such wire interconnection, so that the underlying substrate cannot be obviated. Further, higher density integration is impossible with a need for an underlying substrate having a larger plan area.
- a more specific object of the invention is to arrange semiconductor chips in any stacked relation to form a chip-on-chip structure, thereby easily realizing a semiconductor device of multi-level structure comprising semiconductor chips stacked at three or more levels.
- Another specific object of the invention is to provide a semiconductor device including a semiconductor chip which can be connected directly to a printed board or the like without the use of an underlying substrate when the semiconductor chip is packaged with its device formation surface facing upward (in a face-up manner).
- the semiconductor device comprises a solid device, and a semiconductor chip bonded to the solid device with a back face thereof being opposed to a front face of the solid device, the semiconductor chip having a back electrode provided on the back face thereof and electrically connected to an electrode provided on a front face thereof through a through-hole.
- the back electrode is bonded, for example, to a connecting portion provided on the front face of the solid device.
- the solid device may be another semiconductor chip.
- Another semiconductor chip may be stacked and bonded onto the front face of the semiconductor chip.
- the solid device may be a wiring board.
- the back electrode is preferably bonded to a lead of the wiring board.
- the semiconductor chip according to the present invention comprises a semiconductor substrate formed with a through-hole, a front electrode provided on a front face of the semiconductor substrate as a device formation surface thereof, and a back electrode provided on a back face of the semiconductor substrate and electrically connected to the front electrode through the through-hole.
- the back electrode is connected to the front electrode through the through-hole, so that a plurality of semiconductor chips can be connected to each other in any stacked relation such as a face-to-back, face-to-face or back-to-back relation.
- a semiconductor device can be realized which has a chip-on-chip structure comprising semiconductor chips stacked at any number of levels, i.e., two levels and three or more levels.
- electrode connection can be established with the use of the back electrode provided on the back face of the chip, so that the semiconductor chip can be connected directly to a printed board or the like. Further, higher density packaging can be achieved because provision of an underlying substrate is obviated.
- the back electrode is preferably connected to the front electrode via a through-interconnection provided in the through-hole.
- a front interconnection may be provided on the front face of the semiconductor substrate for connection between the through-interconnection and the front electrode.
- a back interconnection may be provided on the back face of the semiconductor substrate for connection between the through-interconnection and the back electrode.
- the front electrode may comprise a bump projecting from the front face of the semiconductor substrate.
- the back electrode, the through-interconnection, the front interconnection or the back interconnection is preferably composed of the same material as the bump.
- the through-interconnection extending through the through-hole can easily be formed by plating or the like for bump formation. Further, electrical connection between vertically stacked semiconductor chips can be established by bump bonding. In addition, stresses exerted on the semiconductor chips can be absorbed by the bumps.
- the bump material generally has properties suitable for the electrodes, i.e., a lower electrical resistance and a higher heat conductivity.
- the back electrode, the through-interconnection, the front interconnection or the back interconnection can be formed simultaneously with the formation of the bump. In this case, the formation of any of these elements can be achieved without employing any other steps for element formation.
- the back electrode, the through-interconnection, the front interconnection or the back interconnection may be formed in a later step after the formation of the bump on a pad electrode.
- the bump can be used in place of a part of chip internal interconnection, so that further integration can be achieved.
- the bump preferably has a greater height than the front interconnection.
- the front or back face of the semiconductor substrate or the interior of the through-hole is preferably covered with an insulating film.
- the back electrode, the through-interconnection, the front electrode, the front interconnection or the back interconnection is preferably provided on the insulating film.
- a plurality of electrodes can electrically be isolated from each other.
- a semiconductor substrate such as of Ge or Si having a high electrical conductivity is employed, the insulation is required.
- the front electrode may comprise an electrode pad which is a portion of an internal interconnection exposed from the insulating film provided on the front face of the semiconductor substrate.
- the through-hole is preferably provided adjacent the electrode pad.
- the bump is preferably provided on the electrode pad as covering the electrode pad.
- the through-hole is provided just below the electrode pad.
- the amount of the material (bump material) for the through-interconnection disposed in the through-hole can be minimized because the electrode pad and the through-hole are located in the same position as viewed in plan. This allows for resource saving and minimization of electrical resistance.
- FIG. 1 is a sectional view illustrating a major portion of a semiconductor chip according to a first embodiment of the present invention
- FIGS. 2A to 2 E are process diagrams for explaining a process for forming a bump in a through-hole in a semiconductor chip production process
- FIGS. 3A to 3 E are process diagrams for explaining another bump formation process in which the through-hole is formed in a later step
- FIG. 4 is a sectional view illustrating a chip-on-chip structure in which bump electrodes each extend through a through-hole onto front and back faces of a chip;
- FIG. 5 is a sectional view of a semiconductor chip in which a through-hole is completely filled with an increased amount of a bump material
- FIG. 6 is a diagram illustrating the construction of a semiconductor device in which semiconductor chips formed with no through-hole are bonded to each other in a back-to-back relation with the topmost semiconductor chip being wire-bonded;
- FIG. 7 is a sectional view illustrating implementation of a semiconductor device according to a second embodiment of the invention.
- FIG. 8 is a sectional view illustrating a semiconductor chip having a bump formed in a through-hole
- FIGS. 9A to 9 E are process diagrams for explaining a production process for forming a bump which extends through a through-hole
- FIGS. 10A and 10B are schematic process diagrams for explaining another production process in which bumps are formed in through-holes in a later step;
- FIGS. 11A to 11 C are process diagrams for explaining in greater detail the production process in which the formation of the bumps in the through-holes is achieved in the later step;
- FIG. 12 is a sectional view illustrating the through-hole of the semiconductor chip having the bump formed therein.
- FIG. 13 is a sectional view illustrating an embodiment in which a through-hole extending to the back side of a semiconductor chip is formed just below a pad electrode on a device formation surface of the chip and a metal bump portion extends through the through-hole.
- semiconductor chips are Si-based, any other semiconductors such as GaAs and Ge may be employed.
- FIG. 1 is a sectional view illustrating a major portion of a semiconductor chip 11 according to a first embodiment of the present invention.
- a plurality of through-holes 7 are formed in a device formation region of the semiconductor chip 11 , and bump electrodes 6 respectively extend through the through-holes 7 onto front and back faces of a semiconductor substrate 1 which serves as a base of the semiconductor chip 11 .
- the bump electrodes 6 are projections formed by plating on a passivation film (not shown in FIG. 1) which covers the faces of the semiconductor substrate 1 .
- the bump electrodes 6 each include a front electrode 61 provided on the front face of the semiconductor substrate on the side of the device formation surface, a through-interconnection 63 provided in the through-hole 7 , a front interconnection 62 connecting the front electrode 61 and the through-interconnection 63 , and a back electrode 64 projecting from the back face of the semiconductor substrate 1 and connected to the through-interconnection 63 .
- the back electrode may be provided in a position remote from the through-hole 7 on the back face of the semiconductor substrate 1 . In this case, the connection between the through-interconnection 63 and the back electrode may be established via a back interconnection 65 .
- FIGS. 2A to 2 E are diagrams for explaining a process for forming a bump 6 which extends through a through-hole 7 onto front and back faces of a semiconductor substrate 1 in a semiconductor production process.
- the substrate 1 is preliminarily formed with the through-hole 7 .
- FIG. 2A illustrates the step of forming a passivation film 3 such as of SiN, SiON, SiO 2 or PSG on the substrate 1 formed with an Al electrode 2 (an exposed portion of an internal interconnection) which serves as a pad electrode.
- the passivation film 3 covers the interior of the through-hole 7 and the back face of the substrate 1 as well.
- a TiW alloy layer (barrier metal layer not shown) for improving adhesion to the underlying layer and a seed layer 4 such as of Au or Pt for power supply for electroplating are successively formed on the entire surfaces of the substrate 1 by electroless plating or the like.
- a photoresist 5 is applied on the front and back faces of the semiconductor substrate 1 except portions thereof which are to be subjected to plating for bump formation (FIG. 2 C).
- a metal bump material 6 is thickly deposited, by an electroplating method, on portions of the front and back faces of the semiconductor substrate 1 and the interior of the through-hole 7 which are not covered with the photoresist (FIG. 2 D).
- the metal bump material include oxidation-resistant metals such as Au, Pd, Pt, Ag and Ir (iridium).
- the semiconductor chip is formed with the bump 6 which includes the front electrode 61 provided on the Al electrode 2 , the front interconnection 62 provided between the front electrode 61 and the through-interconnection 63 on the front face of the semiconductor substrate 1 , and the back electrode 64 and the back interconnection 65 provided on the back face of the semiconductor substrate 1 and connected to the through-interconnection 63 .
- the Al electrode 2 and the front electrode 61 constitute a front connecting portion for electrical connection to a solid device from the front face of the semiconductor substrate 1 .
- FIGS. 3A to 3 E are process diagrams for explaining another production process in which the through-hole 7 is formed in a later step.
- FIG. 3A illustrates a state where a front interconnection 62 has been formed on a device formation surface of a semiconductor substrate 1 .
- a through-hole 7 is formed in the substrate 1 (see FIG. 3 B), and a passivation film 3 a is formed on the interior of the through-hole 7 and the back face of the substrate 1 for isolation thereof (see FIG. 3 C).
- a TiW alloy layer (barrier metal layer not shown) for improving adhesion to the underlying layer and a seed film 4 such as of Au or Pt for power supply for plating are successively formed on the entire surfaces of the resulting substrate 1 by electroless plating or the like.
- a photoresist 5 is applied on the front and back faces of the semiconductor substrate 1 except portions thereof which are to be subjected to plating for forming a bump around the through-hole 7 (see FIG. 3 D).
- a metal bump material 6 is thickly deposited, by electroplating or electroless plating, on portions of the front and back faces of the semiconductor substrate 1 and the interior of the through-hole 7 which are not covered with the photoresist. Subsequently, the photoresist 5 is removed, and the seed layer 4 and the barrier metal layer on the resulting surface are removed. Then, the resulting substrate is subjected to an annealing process. Thus, a semiconductor chip having the bump 6 formed in the through-hole 7 is provided (FIG. 3 E).
- a bump (as indicated by a reference numeral 8 in FIG. 1) having a greater height may be formed on a part of the bump 6 .
- the semiconductor chip 11 formed through the production process shown in FIGS. 2A to 2 E or FIGS. 3A to 3 E has the electrode 6 (bump) connecting the front and back faces thereof through the through-hole 7 .
- FIG. 4 Exemplary implementation of the semiconductor chip thus formed with the electrode 6 is shown in FIG. 4 .
- FIG. 4 is a sectional view illustrating the construction of a semiconductor device of chip-on-chip structure in which semiconductor chips are arranged in a quadruple-stacked relation.
- Semiconductor chips 11 a , 11 b each formed with a bump electrode 6 which extends through a through-hole 7 onto the front and back faces of a substrate 1 thereof are stacked on a semiconductor chip 12 which is to be connected to an underlying wiring board (not shown).
- a semiconductor chip 13 having normal bumps is stacked on top of the semiconductor chip 11 b .
- a reference numeral 8 denotes a bump which projects from the bump electrode 6 (i.e., from a front interconnection 62 ) to a higher level. The bump 8 also constitutes part of a front electrode.
- the semiconductor chips 11 a and 11 b are connected to each other via the bump electrodes 6 extending through the through-holes 7 , thereby realizing a so-called back-to-back bonding structure.
- semiconductor chips can be stacked at a plurality of levels to a great height for size reduction of the semiconductor device.
- the through-hole 7 may completely be filled with the bump material, as shown in FIG. 5, by increasing the amount of the bump material filling the through-hole 7 or reducing the size of the through-hole 7 .
- FIG. 6 illustrates the construction of a semiconductor device in which semiconductor chips 14 , 15 formed with no through-hole are bonded to each other in a back-to-back relation and stacked on a semiconductor chip 12 to be connected to an underlying wiring board with the topmost semiconductor chip 15 being connected to the semiconductor chip 12 by wires 16 .
- this construction realizes a triple-level chip-on-chip structure without provision of the through-hole, wire-bonding is required for connection between the topmost semiconductor chip 15 and the semiconductor chip 12 .
- FIG. 7 is a sectional view illustrating implementation of a semiconductor device according to a second embodiment of the invention.
- a plurality of bump electrodes 36 , 50 are provided in a device formation region of an Si semiconductor chip 31 , and another semiconductor chip 51 is rested on the bump electrodes 50 .
- the bump electrodes 36 are each connected to an interconnection 37 provided on the front face of the chip 31 .
- the interconnection 37 is connected to a metal bump portion 38 provided in a through-hole formed in the chip 31 .
- the metal bump portion 38 is electrically connected to a lead 41 on a substrate 40 on the back side of the chip 31 .
- FIG. 8 is a sectional view illustrating a modification of the Si semiconductor chip 31 .
- a difference between the Si semiconductor chip and the semiconductor chip 31 of FIG. 7 is that the interconnections 37 respectively connected to the bump electrodes 36 have no step. However, the absence of the step is not critical.
- FIGS. 9A to 9 E are process diagrams for explaining the production process.
- a substrate for the Si semiconductor chip 31 is preliminarily formed with a through-hole 31 a .
- FIG. 9A illustrates a step in which a passivation film 33 such as of SiN, SiON, SiO 2 or PSG is formed on the substrate 31 formed with an Al electrode 32 (an exposed portion of an internal interconnection) which serves as a pad electrode.
- the passivation film 33 covers the interior of the through-hole 31 a and the back face of the substrate 31 as well.
- the formation of the passivation film 33 is achieved, for example, by plasma CVD.
- a TiW alloy layer (barrier metal layer) for improving adhesion to the underlying layer and a seed layer 34 such as of Au or Pt for power supply for plating are successively formed on the entire surfaces of the substrate 31 by vapor deposition such as sputtering.
- a photoresist 35 is applied on the resulting surface except portions thereof which are to be subjected to plating for bump formation (FIG. 9 C).
- a metal bump material is thickly deposited on the resulting surface by an electroplating method (FIG. 9 D).
- the metal bump material include Au, Pd, Pt, Ag, Ir (iridium) and Cu.
- a bump portion (front electrode) formed on the Al electrode 32 is denoted by a reference numeral 36
- bump portions (back electrode and through-interconnection) formed in and around the through-hole 31 a are denoted by a reference numeral 38 .
- a bump portion (front interconnection) for connection between the bump portions 36 and 38 is denoted by a reference numeral 37 .
- an electroless plating method may be employed which is a metal film formation method utilizing a reducing action by a chemical reaction.
- the resulting substrate is subjected to an annealing process.
- the semiconductor chip having the bump formed in the through-hole is provided (FIG. 9 E).
- FIGS. 10A and 10B are schematic diagrams for explaining a production process for the Si semiconductor chip 31 having steps as shown in FIG. 7, in which the formation of the bump in the through-hole is achieved in a later step.
- bumps 36 and interconnections 37 connected thereto are formed on a device formation surface of a substrate, and then through-holes 31 a are formed in the substrate (FIG. 10 A).
- bumps 38 are formed in the through-holes 31 a (FIG. 10 B).
- FIGS. 11A to 11 C are process diagrams for explaining in greater detail the process in which the formation of the bumps 38 in the through-holes 31 a is achieved in the later step.
- FIG. 11A illustrates the Si semiconductor chip 31 formed with the bump 36 on the Al electrode 32 on the device formation surface, the interconnection 37 connected to the bump 36 , and the through-hole 31 a .
- a reference numeral 33 denotes a passivation film.
- the interior of the through-hole 31 a and the back face of the substrate 31 are entirely covered with a passivation film 33 a for isolation thereof.
- a passivation film 33 a for isolation thereof.
- the passivation film 33 a except a bump formation portion thereof is covered with a resist film (not shown)
- only the bump formation portion of the passivation film is etched.
- the resist film is removed (see FIG. 11 B). Since an oxide film is already formed on the surfaces of the substrate ( 31 ), the passivation film 33 a may selectively be formed only on the back face of the substrate ( 31 ) and the interior of the through-hole 31 a .
- a metal bump material 38 is thickly deposited in and around the through-hole 31 a by electroplating or electroless plating (see FIG. 11 C).
- FIG. 12 A sectional view of the through-hole 31 a thus formed in the semiconductor chip is shown in FIG. 12 .
- the bump 38 connected to the interconnection 37 extends through the through-hole 31 a .
- the bump 38 functions as the back electrode.
- the semiconductor chip produced by the process shown in FIGS. 9A to 9 E, FIGS. 10A, 10 B or FIGS. 11A to 11 C is formed with the back electrodes which respectively extend through the through-holes onto the back face thereof as shown in FIG. 7, 8 or 12 .
- the back electrodes can be bonded directly to the leads 41 of the substrate 40 by soldering.
- This obviates the provision of the underlying substrate (wiring board) which is otherwise required in the prior art, thereby allowing for reduction in thickness and size of the semiconductor chip device.
- This arrangement is particularly effective where the chip-on-chip structure is employed in which the semiconductor device should be packaged with the device formation surface of the chip facing apart from the substrate (in a face-up manner).
- the through-hole 31 a may be formed just below a pad electrode 32 , and a bump 36 a may be formed in the through-hole 31 a with the intervention of an insulating film 33 and a seed layer 34 .
- the formation of the through-hole 31 a may be achieved by utilizing an anisotropic etching technique.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims (11)
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP5120899 | 1999-02-26 | ||
JP5120999A JP4334652B2 (en) | 1999-02-26 | 1999-02-26 | Semiconductor device |
JP11-051209 | 1999-02-26 | ||
JP11-051208 | 1999-02-26 | ||
JP11-245855 | 1999-08-31 | ||
JP24585599A JP4018848B2 (en) | 1999-02-26 | 1999-08-31 | Semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
US6404061B1 true US6404061B1 (en) | 2002-06-11 |
Family
ID=27294243
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/512,061 Expired - Lifetime US6404061B1 (en) | 1999-02-26 | 2000-02-24 | Semiconductor device and semiconductor chip |
Country Status (1)
Country | Link |
---|---|
US (1) | US6404061B1 (en) |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020175423A1 (en) * | 2001-02-08 | 2002-11-28 | Leonard Forbes | High performance silicon contact for flip chip |
US6501663B1 (en) * | 2000-02-28 | 2002-12-31 | Hewlett Packard Company | Three-dimensional interconnect system |
US20030215568A1 (en) * | 2000-08-31 | 2003-11-20 | Micron Technology, Inc. | Method for filling a wafer through-via with a conductive material |
US6703689B2 (en) * | 2000-07-11 | 2004-03-09 | Seiko Epson Corporation | Miniature optical element for wireless bonding in an electronic instrument |
US6720661B2 (en) * | 2000-06-02 | 2004-04-13 | Seiko Epson Corporation | Semiconductor device, method of fabricating the same, stack-type semiconductor device, circuit board and electronic instrument |
US20040201095A1 (en) * | 2001-08-24 | 2004-10-14 | Mcnc | Through-via vertical interconnects, through-via heat sinks and associated fabrication methods |
EP1519412A2 (en) * | 2003-09-25 | 2005-03-30 | Minami Co. Ltd. | Method of mounting wafer on printed wiring substrate |
US20060070720A1 (en) * | 2004-09-17 | 2006-04-06 | Capp Joseph P | Heat riser |
US20060273455A1 (en) * | 2005-06-01 | 2006-12-07 | Intel Corporation | Electronic packaging including die with through silicon via |
EP1739739A1 (en) * | 2004-03-26 | 2007-01-03 | Fujikura Ltd. | Through wiring board and method for producing the same |
US20080085389A1 (en) * | 2003-10-14 | 2008-04-10 | Julian Norley | Heat spreader for plasma display panel |
US7535093B1 (en) * | 2002-03-08 | 2009-05-19 | Raytheon Company | Method and apparatus for packaging circuit devices |
DE102004027176B4 (en) * | 2003-06-09 | 2016-11-03 | Fuji Electric Co., Ltd. | Method for producing semiconductor components |
US20180158695A1 (en) * | 2015-05-01 | 2018-06-07 | Sony Corporation | Manufacturing method and wiring substrate with through electrode |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH04370958A (en) * | 1991-06-20 | 1992-12-24 | Hitachi Ltd | Semiconductor substrate, semiconductor integrated circuit device using same and manufacture of semiconductor substrate |
US5239198A (en) * | 1989-09-06 | 1993-08-24 | Motorola, Inc. | Overmolded semiconductor device having solder ball and edge lead connective structure |
US6011312A (en) * | 1996-07-30 | 2000-01-04 | Kabushiki Kaisha Toshiba | Flip-chip semiconductor package |
US6087719A (en) * | 1997-04-25 | 2000-07-11 | Kabushiki Kaisha Toshiba | Chip for multi-chip semiconductor device and method of manufacturing the same |
US6107679A (en) * | 1997-12-22 | 2000-08-22 | Oki Electric Industry Co., Ltd. | Semiconductor device |
-
2000
- 2000-02-24 US US09/512,061 patent/US6404061B1/en not_active Expired - Lifetime
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5239198A (en) * | 1989-09-06 | 1993-08-24 | Motorola, Inc. | Overmolded semiconductor device having solder ball and edge lead connective structure |
JPH04370958A (en) * | 1991-06-20 | 1992-12-24 | Hitachi Ltd | Semiconductor substrate, semiconductor integrated circuit device using same and manufacture of semiconductor substrate |
US6011312A (en) * | 1996-07-30 | 2000-01-04 | Kabushiki Kaisha Toshiba | Flip-chip semiconductor package |
US6087719A (en) * | 1997-04-25 | 2000-07-11 | Kabushiki Kaisha Toshiba | Chip for multi-chip semiconductor device and method of manufacturing the same |
US6107679A (en) * | 1997-12-22 | 2000-08-22 | Oki Electric Industry Co., Ltd. | Semiconductor device |
Cited By (38)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6501663B1 (en) * | 2000-02-28 | 2002-12-31 | Hewlett Packard Company | Three-dimensional interconnect system |
US20040155354A1 (en) * | 2000-06-02 | 2004-08-12 | Seiko Epson Corporation | Semiconductor device, method of fabricating the same, stack-type semiconductor device, circuit board and electronic instrument |
US7102219B2 (en) | 2000-06-02 | 2006-09-05 | Seiko Epson Corporation | Semiconductor device, method of fabricating the same, stack-type semiconductor device, circuit board and electronic instrument |
US6962865B2 (en) * | 2000-06-02 | 2005-11-08 | Seiko Epson Corporation | Semiconductor device, method of fabricating the same, stack-type semiconductor device, circuit board and electronic instrument |
US6720661B2 (en) * | 2000-06-02 | 2004-04-13 | Seiko Epson Corporation | Semiconductor device, method of fabricating the same, stack-type semiconductor device, circuit board and electronic instrument |
US20040155355A1 (en) * | 2000-06-02 | 2004-08-12 | Seiko Epson Corporation | Semiconductor device, method of fabricating the same, stack-type semiconductor device, circuit board and electronic instrument |
US7544973B2 (en) | 2000-07-11 | 2009-06-09 | Seiko Epson Corporation | Miniature optical element for wireless bonding in an electronic instrument |
US20090221108A1 (en) * | 2000-07-11 | 2009-09-03 | Seiko Epson Corporation | Miniature optical element for wireless bonding in an electronic instrument |
US7879633B2 (en) | 2000-07-11 | 2011-02-01 | Seiko Epson Corporation | Miniature optical element for wireless bonding in an electronic instrument |
US20040147051A1 (en) * | 2000-07-11 | 2004-07-29 | Seiko Epson Corporation | Miniature optical element for wireless bonding in an electronic instrument |
US20080009087A1 (en) * | 2000-07-11 | 2008-01-10 | Seiko Epson Corporation | Miniature optical element for wireless bonding in an electronic instrument |
US7276738B2 (en) | 2000-07-11 | 2007-10-02 | Seiko Epson Corporation | Miniature optical element for wireless bonding in an electronic instrument |
US20060208331A1 (en) * | 2000-07-11 | 2006-09-21 | Seiko Epson Corporation | Miniature optical element for wireless bonding in an electronic instrument |
US7074632B2 (en) | 2000-07-11 | 2006-07-11 | Seiko Epson Corporation | Miniature optical element for wireless bonding in an electronic instrument |
US6703689B2 (en) * | 2000-07-11 | 2004-03-09 | Seiko Epson Corporation | Miniature optical element for wireless bonding in an electronic instrument |
US20030215568A1 (en) * | 2000-08-31 | 2003-11-20 | Micron Technology, Inc. | Method for filling a wafer through-via with a conductive material |
US6850084B2 (en) * | 2000-08-31 | 2005-02-01 | Micron Technology, Inc. | Assembly for testing silicon wafers which have a through-via |
US6828656B2 (en) | 2001-02-08 | 2004-12-07 | Micron Technology, Inc. | High performance silicon contact for flip chip and a system using same |
US6737740B2 (en) * | 2001-02-08 | 2004-05-18 | Micron Technology, Inc. | High performance silicon contact for flip chip |
US20020175423A1 (en) * | 2001-02-08 | 2002-11-28 | Leonard Forbes | High performance silicon contact for flip chip |
US6812137B2 (en) | 2001-02-08 | 2004-11-02 | Micron Technology, Inc. | Method of forming coaxial integrated circuitry interconnect lines |
US20040201095A1 (en) * | 2001-08-24 | 2004-10-14 | Mcnc | Through-via vertical interconnects, through-via heat sinks and associated fabrication methods |
US20110097845A1 (en) * | 2002-03-08 | 2011-04-28 | Raytheon Company | Method and Apparatus for Packaging Circuit Devices |
US7867874B2 (en) | 2002-03-08 | 2011-01-11 | Raytheon Company | Method and apparatus for packaging circuit devices |
US7535093B1 (en) * | 2002-03-08 | 2009-05-19 | Raytheon Company | Method and apparatus for packaging circuit devices |
US7977208B2 (en) | 2002-03-08 | 2011-07-12 | Raytheon Company | Method and apparatus for packaging circuit devices |
US20090227068A1 (en) * | 2002-03-08 | 2009-09-10 | Raytheon Company | Method and Apparatus for Packaging Circuit Devices |
DE102004027176B4 (en) * | 2003-06-09 | 2016-11-03 | Fuji Electric Co., Ltd. | Method for producing semiconductor components |
EP1519412A3 (en) * | 2003-09-25 | 2007-08-22 | Minami Co. Ltd. | Method of mounting wafer on printed wiring substrate |
EP1519412A2 (en) * | 2003-09-25 | 2005-03-30 | Minami Co. Ltd. | Method of mounting wafer on printed wiring substrate |
US20080085389A1 (en) * | 2003-10-14 | 2008-04-10 | Julian Norley | Heat spreader for plasma display panel |
EP1739739A1 (en) * | 2004-03-26 | 2007-01-03 | Fujikura Ltd. | Through wiring board and method for producing the same |
EP1739739A4 (en) * | 2004-03-26 | 2010-02-24 | Fujikura Ltd | Through wiring board and method for producing the same |
US20060070720A1 (en) * | 2004-09-17 | 2006-04-06 | Capp Joseph P | Heat riser |
US7317256B2 (en) * | 2005-06-01 | 2008-01-08 | Intel Corporation | Electronic packaging including die with through silicon via |
US20060273455A1 (en) * | 2005-06-01 | 2006-12-07 | Intel Corporation | Electronic packaging including die with through silicon via |
US20180158695A1 (en) * | 2015-05-01 | 2018-06-07 | Sony Corporation | Manufacturing method and wiring substrate with through electrode |
US10256117B2 (en) * | 2015-05-01 | 2019-04-09 | Sony Corporation | Manufacturing method and wiring substrate with through electrode |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5481133A (en) | Three-dimensional multichip package | |
US5502337A (en) | Semiconductor device structure including multiple interconnection layers with interlayer insulating films | |
US7453159B2 (en) | Semiconductor chip having bond pads | |
US7622810B2 (en) | Semiconductor device and manufacturing method thereof | |
US5726489A (en) | Film carrier semiconductor device | |
US6235551B1 (en) | Semiconductor device including edge bond pads and methods | |
US20050146005A1 (en) | Semiconductor device and manufacturing method thereof | |
US6455943B1 (en) | Bonding pad structure of semiconductor device having improved bondability | |
US6404061B1 (en) | Semiconductor device and semiconductor chip | |
US20220108955A1 (en) | Embedded die packaging with integrated ceramic substrate | |
JP2002164437A (en) | Integrated power circuit with dispersed bonding and current distribution and its method | |
US20050001314A1 (en) | Semiconductor device | |
TW201947643A (en) | Semiconductor structure and method of forming semiconductor structure | |
KR20020044590A (en) | Metal redistribution layer having solderable pads and wire bondable pads | |
WO2007117844A2 (en) | Semiconductor die packages using thin dies and metal substrates | |
US11569217B2 (en) | Image sensor package and manufacturing method thereof | |
CN110310918A (en) | It is used to form the method and photosensor integrated circuits of the photosensor arrays of encapsulation | |
US6404040B1 (en) | Semiconductor device with metal peripheral area | |
US20060170087A1 (en) | Semiconductor device | |
US20060108677A1 (en) | Multi-chip package and method of fabricating the same | |
JP3798568B2 (en) | Semiconductor element | |
TWI479617B (en) | Semiconductor structure and method of fabricating the same | |
JP4018848B2 (en) | Semiconductor device | |
JP4575928B2 (en) | Semiconductor device | |
JP4520478B2 (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ROHM CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HIKITA, JUNICHI;NISHIMURA, ISAMU;KUMAMOTO, NOBUHISA;AND OTHERS;REEL/FRAME:010866/0301;SIGNING DATES FROM 20000516 TO 20000530 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: ACHLYS TECHNOLOGIES INC., CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ROHM CO., LTD.;REEL/FRAME:052273/0877 Effective date: 20190927 |