US6339228B1 - DRAM cell buried strap leakage measurement structure and method - Google Patents
DRAM cell buried strap leakage measurement structure and method Download PDFInfo
- Publication number
- US6339228B1 US6339228B1 US09/428,598 US42859899A US6339228B1 US 6339228 B1 US6339228 B1 US 6339228B1 US 42859899 A US42859899 A US 42859899A US 6339228 B1 US6339228 B1 US 6339228B1
- Authority
- US
- United States
- Prior art keywords
- test structure
- trenches
- test
- dram
- area
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000000034 method Methods 0.000 title abstract description 8
- 238000005259 measurement Methods 0.000 title description 14
- 238000012360 testing method Methods 0.000 claims abstract description 98
- 239000003990 capacitor Substances 0.000 claims abstract description 59
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims abstract description 34
- 229920005591 polysilicon Polymers 0.000 claims abstract description 34
- 238000009792 diffusion process Methods 0.000 claims abstract description 23
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 13
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 13
- 239000010703 silicon Substances 0.000 claims abstract description 13
- 239000004065 semiconductor Substances 0.000 claims description 11
- 239000000758 substrate Substances 0.000 claims description 11
- 239000002019 doping agent Substances 0.000 claims description 10
- 230000015654 memory Effects 0.000 claims description 6
- 229910021417 amorphous silicon Inorganic materials 0.000 claims description 3
- 239000010410 layer Substances 0.000 claims 5
- 239000002344 surface layer Substances 0.000 claims 4
- 239000000463 material Substances 0.000 claims 3
- 230000004888 barrier function Effects 0.000 claims 2
- 239000012212 insulator Substances 0.000 claims 2
- 238000002955 isolation Methods 0.000 abstract description 4
- 230000015572 biosynthetic process Effects 0.000 abstract description 3
- 239000007943 implant Substances 0.000 description 4
- 235000012431 wafers Nutrition 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 239000003989 dielectric material Substances 0.000 description 2
- 208000032750 Device leakage Diseases 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- 238000012512 characterization method Methods 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 238000000691 measurement method Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000013064 process characterization Methods 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 238000004088 simulation Methods 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/038—Making the capacitor or connections thereto the capacitor being in a trench in the substrate
- H10B12/0385—Making a connection between the transistor and the capacitor, e.g. buried strap
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/50—Marginal testing, e.g. race, voltage or current testing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/30—Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
- H01L22/34—Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line
Definitions
- the present invention generally relates to semiconductor memories and, more particularly, to a test structure for determining leakage in dynamic random access memory cells.
- DRAM Dynamic Random Access Memory
- a DRAM cell is essentially a capacitor for storing charge coupled to a pass transistor (also called a pass gate or access transistor) for transferring charge to and from the capacitor.
- a pass transistor also called a pass gate or access transistor
- the absence or presence of charge on the capacitor corresponds to a logic value of data stored in the cell. Because cell size determines chip density, size and cost, reducing cell area is one of the DRAM designer's primary goals.
- Reducing cell area is done, normally, by shrinking feature sizes to shrink the cell.
- the most effective way to reduce cell area is to reduce the largest feature in the cell, typically, the area of the storage capacitor.
- shrinking the capacitor area reduces capacitance and, consequently, reduces stored charge. Reduced charge means what is stored in the DRAM is more susceptible to noise, soft errors, leakage and other typical DRAM problems. Consequently, a DRAM cell designer's goal is also to maintain storage capacitance, thereby maximizing stored charge without sacrificing cell area.
- trench capacitors are formed by etching long deep trenches in a silicon wafer, selectively doping the trench sidewalls, coating the trench with a dielectric layer and then, filling the coated trench with polysilicon or amorphous silicon to form a cell capacitor on its side in the trench.
- the surface area required for the storage capacitor is dramatically reduced without sacrificing capacitance, and more importantly, stored charge.
- the capacitor plate which is surrounded by dielectric, is the optimum charge storage node for minimized leakage.
- the capacitor plate must be connected to a cell access transistor, typically a field effect transistor (FET). This connection is to the FET's source diffusion, i.e., a pn junction, which becomes the primary source of cell leakage. To understand how cell leakage occurs, this connection must be characterized precisely.
- FET field effect transistor
- the trench capacitor plate is strapped to the source diffusion with doped polysilicon.
- the doped polysilicon strap forms a pn junction which is, or merges with the source diffusion junction.
- State of the art leakage measurement techniques measure the combined strap and source diffusion leakage. Leakage at the strap junction is difficult to accurately quantify from the total DRAM cell leakage measured using these state of the art test techniques. So, typically, the strap junction leakage must be estimated from the total cell leakage. Without precise measurements, it is difficult to determine how to further improve cell structures to reduce cell leakage.
- DRAM Dynamic Random Access Memory
- the present invention is a test structure and method for determining DRAM cell leakage.
- the test structure includes a pair of buried strap test structures.
- Each buried strap test structure includes multiple trench capacitors formed in a silicon body. Each trench capacitor is connected to a trench sidewall diffusion by at least one buried strap.
- An n-well ring surrounds each buried strap test structure and divides the buried strap test structure into two separate array p-wells, one being a contact area and the other a leakage test area.
- the contact area includes contacts to the trench capacitor plates for that buried strap test structure.
- a layer of polysilicon essentially covers the trench capacitors in the leakage test area to block source/drain region formation there.
- the other of the two buried strap test structures includes polysilicon lines that simulate wordlines with source and drain regions formed on either side.
- a buried n-band contacts both n-well rings, essentially forming an isolation tub around each array well. Cell leakage is measured by measuring leakage current in each buried strap test structure, individually. Then, individual leakage components are extracted from the measured result.
- FIG. 1 is a plan view of a first buried strap test structure of the preferred embodiment test structure of the present invention
- FIG. 2 is a first cross-section of the first buried strap test structure of FIG. 1;
- FIG. 3 is a second cross-section of the first buried strap test structure of FIG. 1;
- FIG. 4 is a third cross-section of the first buried strap test structure of FIG. 1;
- FIG. 5 which is a blow-up of a strap area of FIG. 4;
- FIG. 6 shows a plan view of a second buried strap test structure of the preferred embodiment test structure of the present invention
- FIG. 7 is a cross-section of the second buried strap test structure of FIG. 6 .
- FIG. 1 shows a plan view of a first buried strap test structure 100 of the preferred embodiment cell leakage test structure of the present invention.
- the preferred embodiment cell leakage test structure includes two (2) buried strap test structures, an isolated buried strap test structure 100 of FIG. 1 and, a second structure wherein the buried straps are connected to source diffusions as described hereinbelow.
- the first test structure 100 includes a large isolated strap junction area for isolating and determining strap diffusion leakage.
- FIG. 2 is a cross-section of the first test structure 100 of FIG. 1 through 2 — 2 .
- FIG. 3 is a cross-section of the first test structure 100 of FIG. 1 through 3 — 3 .
- FIG. 4 is a cross-section of the first test structure 100 of FIG. 1 through 4 — 4 .
- the strap is described herein as n-type for example only and not as a limitation.
- the present invention may be used advantageously for measuring memory cell leakage in a cell with a p-type strap, as well, with appropriate changes to dopant types, device types and voltages without departing from the spirit or scope of the invention.
- the first preferred structure 100 includes one or more deep trench capacitor structures 102 formed in a semiconductor body such as a silicon substrate, labeled 104 in FIGS. 2-4.
- FIGS. 1-4 show five parallel deep trench capacitor structures 102 , this is for example only and more or fewer such capacitor structures 102 may be included.
- the first buried strap test structure 100 is formed for strap leakage measurement purposes only, other features of the deep trench structures 102 are not critical to the understanding of the invention. Accordingly, for simplicity of description, the deep trench capacitor structures 102 are taken as formed using a state of the art DRAM process.
- the trench capacitor structures 102 are referred to hereinbelow as trench capacitors and trench capacitor plate is intended to refer to the silicon plate formed in the trenches.
- unmeasured features or features not contributing to strap leakage may be omitted from the test structure deep trench capacitors 102 .
- Such omitted features may include, but are not limited to trench depth, trench width, trench dielectric material type and thickness and to the common capacitor plate typically formed by trench diffusion.
- the preferred test structure is intended to be formed on or with DRAM chips. Accordingly, it is intended that the preferred test structure be formed coincidentally with and identically with DRAM cells on the DRAM chips.
- An n-type well or n-well ring 106 surrounds and separates two array wells, leakage test area 108 and contact area 110 .
- the n-well ring 106 isolates leakage test area 108 and contact area 110 from surrounding structures (not shown) and from each other.
- Shallow trenches 112 formed in the upper silicon substrate surface of leakage test area 108 and contact area 110 define contact islands 114 , 116 , 118 and an active array area 120 .
- Contact islands 114 and 118 include a thin p-type surface region ( 114 ′ in FIGS. 2 and 3) for providing a resistive contact to array wells in leakage test area 108 and contact area 110 , respectively.
- Contact island 116 includes a thin n-type surface region ( 116 ′ in FIG. 3) for providing a resistive contact to trench capacitor plates 102 through buried straps described hereinbelow.
- a dielectric layer 122 on the surface of active array area 120 isolates area 120 from a polysilicon layer 124 , which covers it entirely.
- the polysilicon layer 124 may include a contact.
- a buried n-type layer or, n-band 126 extends under leakage test area 108 and contact area 110 and between n-well ring sides.
- the n-band 126 in combination with n-well ring 106 completely encloses leakage test area 108 and contact area 110 in n-type silicon and isolates these areas 108 , 110 from the p-type substrate therebelow.
- Contacts 128 are provided to n-well ring 106 and at contact islands 114 , 116 and 118 . Contact islands 114 and 118 are doped with p-type dopant and contact island 116 is doped with n-type dopant.
- the deep trenches are lined with a thin dielectric layer 130 .
- a dielectric isolation collar 132 extends upward along trench sidewalls adjacent to the dielectric layer 130 from a point below the n-band 126 , to a point below the surface 134 of active area 120 .
- the trench capacitor plates 102 are silicon, polysilicon or, preferably, amorphous silicon. The capacitor plates fill the trenches to a point between surface 134 and the upper edge of the isolation collar 132 .
- the trenches 102 are, preferably, 7.5 ⁇ m deep and 0.4 ⁇ m wide. It should be noted, however, that features depicted in the drawings are not to scale. Individual trench length is not critical, provided the trenches 102 are of sufficient length to adequately measure strap 136 and diffusion 138 leakages. Generally, the longer the trenches 102 , the better. Preferably, the length of the trench portion in leakage test area 108 is more than one hundred times the length of that portion of the same trench in contact area 110 . Spacing between the trenches 102 should be more than twice the strap out-diffusion.
- doped polysilicon straps 136 are formed in this example between the plates 102 and the trench sidewall. Dopant from the doped polysilicon straps 136 outdiffuses to form diffusions 138 , thereby forming self aligned contacts between the plates 102 and the diffusions 138 . It is leakage at this self aligned contact diffusion 138 that is measured by the cell leakage test structure of the present invention.
- the top of the trenches are filled with a dielectric material 140 , such as silicon dioxide.
- FIG. 6 a plan view of the second buried strap test structure 150 of the preferred embodiment is shown in FIG. 6 .
- FIG. 7 is a cross-section of the second test structure 150 of FIG. 6 through 7 — 7 .
- the second test structure 150 is substantially similar to the first test structure 100 , except polysilicon gates 152 replace polysilicon plate 124 and, the trenches may be spaced farther apart.
- polysilicon gates 152 which are similar to, and preferably, the same length as array wordlines, are formed between the trench capacitors 102 .
- the polysilicon gates 152 may each include a contact.
- polysilicon layer 124 blocks the implant in the first structure 100 ; while in second structure 150 , rectangle 156 defines where source/drain regions 154 are formed in surface 134 . Source/drain regions 154 are formed in contact with buried strap diffusions 138 to provide a self-aligned buried contact between capacitor plates 102 and source/drain diffusions 156 .
- the trench spacing in the second test structure 150 must be at least twice the actual DRAM device source/drain diffusion width.
- the distance between trenches 102 in structure 150 is twice the actual DRAM device source/drain diffusion width plus the access transistor gate length, i.e., wordline width.
- the spacing between the trench capacitors 102 and the polysilicon gates 152 is identical to the spacing between deep trench capacitors and wordlines in arrays for which the measurements are being taken.
- the device junctions 156 formed on the second structure 150 are formed identically to corresponding device junctions in array cells, along the horizontal direction perpendicular to wordlines.
- spacers e.g., for lightly doped drain diffusions (not shown), may be formed along the polysilicon gates 152 , identically to those formed in DRAM cells.
- Measuring strap junction 138 leakage is a two step measurement. First, leakage is measured on one structure, e.g., first structure 100 and, then, an identical measurement is made on the other structure, second structure 150 . In each measurement, The capacitor plates 102 are held at a relatively high positive voltage, preferably corresponding to the normal DRAM cell storage voltage, e.g., 1.8V, which is provided at contact island 116 .
- the contact area 108 is biased at the particular normal DRAM triple well (the p-well in this example) operating bias, e.g., ⁇ 0.5V, and provided at contact island 114 .
- the n-well ring 106 , n-band 126 and contact area 110 may be left floating.
- the polysilicon layer 124 and polysilicon lines 152 are biased at a voltage equal to the wordline's off voltage for the technology being measured. Having thus biased the structure 100 or 150 , the bias current is measured between contact islands 114 and 116 .
- junction leakages also may be measured for the individual array wells 108 , 110 and n-well ring 106 and n-band 126 .
- the bias current measured in first test structure 100 is the sum of the leakage in all of the buried strap junctions 138 .
- the bias current measured in second test structure 150 is the sum of the leakage in all of the source/drain diffusions 154 and of the buried strap junctions 138 .
- This measured leakage current value is divided by the sum of the lengths of the junctions, i.e., along the plates 102 , to determine a per unit length junction leakage.
- the individual leakage components, the buried strap junction 138 and source/drain diffusion 154 leakage can be extracted.
- the extracted components correspond to leakage for DRAM cells on the chip or wafer containing the test structure and provide an accurate representation of leakage for the particular DRAM technology.
- process parameters e.g., strap dopant, strap formation, source/drain implant dopant concentration or implant voltage
- an optimum process point may be selected based on the measurement results.
- buried strap leakage can be measured, directly, on a DRAM chip or wafer that includes the preferred embodiment cell leakage test structure, i.e., both first and second buried strap test structure 100 and 150 .
- Such a measurement is much more accurate than extracting a value from other indirect measurements.
- DRAM cell retention time may be improved.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Automation & Control Theory (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Semiconductor Memories (AREA)
Abstract
A test structure and method for determining DRAM cell leakage. The cell leakage test structure includes a pair of buried strap test structures. Each buried strap test structure includes multiple trench capacitors formed in a silicon body. Each trench capacitor is connected to a trench sidewall diffusion by at least one buried strap. An n-well ring surrounds each buried strap test structure and divides the buried strap test structure into two separate array p-wells, one being a contact area and the other a leakage test area. The contact area includes contacts to the trench capacitor plates for the corresponding buried strap test structure. In one buried strap test structure, a layer of polysilicon, essentially covers the trench capacitors in the leakage test area to block source/drain region formation there. The other of the two buried strap test structures includes polysilicon lines simulating wordlines with source and drain regions form on either side. A buried n-band contacts the n-well rings, essentially forming an isolation tub around each array well. Cell leakage is measured by measuring leakage current in each buried strap test structure, individually, and then extracting individual leakage components from the measured result.
Description
1. Field of the Invention
The present invention generally relates to semiconductor memories and, more particularly, to a test structure for determining leakage in dynamic random access memory cells.
2. Background Description
Dynamic Random Access Memory (DRAM) cells are well known. A DRAM cell is essentially a capacitor for storing charge coupled to a pass transistor (also called a pass gate or access transistor) for transferring charge to and from the capacitor. The absence or presence of charge on the capacitor corresponds to a logic value of data stored in the cell. Because cell size determines chip density, size and cost, reducing cell area is one of the DRAM designer's primary goals.
Reducing cell area is done, normally, by shrinking feature sizes to shrink the cell. In addition to shrinking the cell features, the most effective way to reduce cell area is to reduce the largest feature in the cell, typically, the area of the storage capacitor. Unfortunately, shrinking the capacitor area reduces capacitance and, consequently, reduces stored charge. Reduced charge means what is stored in the DRAM is more susceptible to noise, soft errors, leakage and other typical DRAM problems. Consequently, a DRAM cell designer's goal is also to maintain storage capacitance, thereby maximizing stored charge without sacrificing cell area.
One way to reduce DRAM cell size without necessarily reducing storage capacitance is to use trench capacitors in the cells. Typically, trench capacitors are formed by etching long deep trenches in a silicon wafer, selectively doping the trench sidewalls, coating the trench with a dielectric layer and then, filling the coated trench with polysilicon or amorphous silicon to form a cell capacitor on its side in the trench. Thus, the surface area required for the storage capacitor is dramatically reduced without sacrificing capacitance, and more importantly, stored charge.
However, even though the storable charge may be maintained, cell leakage may still be a problem. Typical cell leakage occurs at pn junctions. Thus, the capacitor plate, which is surrounded by dielectric, is the optimum charge storage node for minimized leakage. However, to transfer data in and out of the cell, the capacitor plate must be connected to a cell access transistor, typically a field effect transistor (FET). This connection is to the FET's source diffusion, i.e., a pn junction, which becomes the primary source of cell leakage. To understand how cell leakage occurs, this connection must be characterized precisely.
For state of the art DRAM cells, the trench capacitor plate is strapped to the source diffusion with doped polysilicon. Typically, the doped polysilicon strap forms a pn junction which is, or merges with the source diffusion junction. State of the art leakage measurement techniques measure the combined strap and source diffusion leakage. Leakage at the strap junction is difficult to accurately quantify from the total DRAM cell leakage measured using these state of the art test techniques. So, typically, the strap junction leakage must be estimated from the total cell leakage. Without precise measurements, it is difficult to determine how to further improve cell structures to reduce cell leakage.
Thus there is a need for DRAM cell capacitor connection test structures and methods for characterizing and testing such structures.
It is therefore a purpose of the present invention to decrease the Dynamic Random Access Memory (DRAM) cell leakage;
It is another purpose of the present invention to accurately measure DRAM cell storage capacitance leakage;
It is yet another purpose of the present invention to characterize DRAM cell trench capacitor plate leakage;
It is yet another purpose of the present invention to characterize DRAM cell trench capacitor plate to access transistor connection leakage;
It is yet another purpose of the present invention to characterize DRAM cell trench capacitor leakage in order to provide DRAM cell designers with cell characterization information for improving DRAM cell designs.
The present invention is a test structure and method for determining DRAM cell leakage. The test structure includes a pair of buried strap test structures. Each buried strap test structure includes multiple trench capacitors formed in a silicon body. Each trench capacitor is connected to a trench sidewall diffusion by at least one buried strap. An n-well ring surrounds each buried strap test structure and divides the buried strap test structure into two separate array p-wells, one being a contact area and the other a leakage test area. For each buried strap test structure, the contact area includes contacts to the trench capacitor plates for that buried strap test structure. In one buried strap test structure, a layer of polysilicon, essentially covers the trench capacitors in the leakage test area to block source/drain region formation there. The other of the two buried strap test structures includes polysilicon lines that simulate wordlines with source and drain regions formed on either side. A buried n-band contacts both n-well rings, essentially forming an isolation tub around each array well. Cell leakage is measured by measuring leakage current in each buried strap test structure, individually. Then, individual leakage components are extracted from the measured result.
The foregoing and other objects, aspects and advantages will be better understood from the following detailed preferred embodiment description with reference to the drawings, in which:
FIG. 1 is a plan view of a first buried strap test structure of the preferred embodiment test structure of the present invention;
FIG. 2 is a first cross-section of the first buried strap test structure of FIG. 1;
FIG. 3 is a second cross-section of the first buried strap test structure of FIG. 1;
FIG. 4 is a third cross-section of the first buried strap test structure of FIG. 1;
FIG. 5, which is a blow-up of a strap area of FIG. 4;
FIG. 6 shows a plan view of a second buried strap test structure of the preferred embodiment test structure of the present invention;
FIG. 7 is a cross-section of the second buried strap test structure of FIG. 6.
Referring now to the drawings, and more particularly, FIG. 1 shows a plan view of a first buried strap test structure 100 of the preferred embodiment cell leakage test structure of the present invention. The preferred embodiment cell leakage test structure includes two (2) buried strap test structures, an isolated buried strap test structure 100 of FIG. 1 and, a second structure wherein the buried straps are connected to source diffusions as described hereinbelow. Thus, the first test structure 100 includes a large isolated strap junction area for isolating and determining strap diffusion leakage. FIG. 2 is a cross-section of the first test structure 100 of FIG. 1 through 2—2. FIG. 3 is a cross-section of the first test structure 100 of FIG. 1 through 3—3. FIG. 4 is a cross-section of the first test structure 100 of FIG. 1 through 4—4.
It should be noted that the strap is described herein as n-type for example only and not as a limitation. The present invention may be used advantageously for measuring memory cell leakage in a cell with a p-type strap, as well, with appropriate changes to dopant types, device types and voltages without departing from the spirit or scope of the invention.
The first preferred structure 100 includes one or more deep trench capacitor structures 102 formed in a semiconductor body such as a silicon substrate, labeled 104 in FIGS. 2-4. Although, FIGS. 1-4 show five parallel deep trench capacitor structures 102, this is for example only and more or fewer such capacitor structures 102 may be included. Further, since the first buried strap test structure 100 is formed for strap leakage measurement purposes only, other features of the deep trench structures 102 are not critical to the understanding of the invention. Accordingly, for simplicity of description, the deep trench capacitor structures 102 are taken as formed using a state of the art DRAM process. For further simplicity, the trench capacitor structures 102 are referred to hereinbelow as trench capacitors and trench capacitor plate is intended to refer to the silicon plate formed in the trenches.
Additionally, it is understood that unmeasured features or features not contributing to strap leakage may be omitted from the test structure deep trench capacitors 102. Such omitted features may include, but are not limited to trench depth, trench width, trench dielectric material type and thickness and to the common capacitor plate typically formed by trench diffusion. Generally, however, the preferred test structure is intended to be formed on or with DRAM chips. Accordingly, it is intended that the preferred test structure be formed coincidentally with and identically with DRAM cells on the DRAM chips.
An n-type well or n-well ring 106 surrounds and separates two array wells, leakage test area 108 and contact area 110. The n-well ring 106 isolates leakage test area 108 and contact area 110 from surrounding structures (not shown) and from each other. Shallow trenches 112 formed in the upper silicon substrate surface of leakage test area 108 and contact area 110 define contact islands 114, 116, 118 and an active array area 120. Contact islands 114 and 118 include a thin p-type surface region (114′ in FIGS. 2 and 3) for providing a resistive contact to array wells in leakage test area 108 and contact area 110, respectively. Contact island 116 includes a thin n-type surface region (116′ in FIG. 3) for providing a resistive contact to trench capacitor plates 102 through buried straps described hereinbelow. A dielectric layer 122 on the surface of active array area 120 isolates area 120 from a polysilicon layer 124, which covers it entirely. Optionally, although not shown in the figures, the polysilicon layer 124 may include a contact.
A buried n-type layer or, n-band 126, extends under leakage test area 108 and contact area 110 and between n-well ring sides. The n-band 126 in combination with n-well ring 106 completely encloses leakage test area 108 and contact area 110 in n-type silicon and isolates these areas 108, 110 from the p-type substrate therebelow. Contacts 128 are provided to n-well ring 106 and at contact islands 114, 116 and 118. Contact islands 114 and 118 are doped with p-type dopant and contact island 116 is doped with n-type dopant.
As can best be seen from the cross section of FIG. 4, the deep trenches are lined with a thin dielectric layer 130. A dielectric isolation collar 132 extends upward along trench sidewalls adjacent to the dielectric layer 130 from a point below the n-band 126, to a point below the surface 134 of active area 120. Typically, the trench capacitor plates 102 are silicon, polysilicon or, preferably, amorphous silicon. The capacitor plates fill the trenches to a point between surface 134 and the upper edge of the isolation collar 132.
The trenches 102 are, preferably, 7.5 μm deep and 0.4 μm wide. It should be noted, however, that features depicted in the drawings are not to scale. Individual trench length is not critical, provided the trenches 102 are of sufficient length to adequately measure strap 136 and diffusion 138 leakages. Generally, the longer the trenches 102, the better. Preferably, the length of the trench portion in leakage test area 108 is more than one hundred times the length of that portion of the same trench in contact area 110. Spacing between the trenches 102 should be more than twice the strap out-diffusion.
Turning to FIG. 5, which is a blow-up of area 5 of FIG. 4, doped polysilicon straps 136 are formed in this example between the plates 102 and the trench sidewall. Dopant from the doped polysilicon straps 136 outdiffuses to form diffusions 138, thereby forming self aligned contacts between the plates 102 and the diffusions 138. It is leakage at this self aligned contact diffusion 138 that is measured by the cell leakage test structure of the present invention. The top of the trenches are filled with a dielectric material 140, such as silicon dioxide.
Having described the first buried strap test structure 100 of the preferred embodiment cell leakage test structure, a plan view of the second buried strap test structure 150 of the preferred embodiment is shown in FIG. 6. FIG. 7 is a cross-section of the second test structure 150 of FIG. 6 through 7—7. The second test structure 150 is substantially similar to the first test structure 100, except polysilicon gates 152 replace polysilicon plate 124 and, the trenches may be spaced farther apart. In polysilicon gates 152, which are similar to, and preferably, the same length as array wordlines, are formed between the trench capacitors 102. Optionally, although not shown in the figures, the polysilicon gates 152 may each include a contact.
Thus, when a source/drain implant is performed, polysilicon layer 124 blocks the implant in the first structure 100; while in second structure 150, rectangle 156 defines where source/drain regions 154 are formed in surface 134. Source/drain regions 154 are formed in contact with buried strap diffusions 138 to provide a self-aligned buried contact between capacitor plates 102 and source/drain diffusions 156. Thus, the trench spacing in the second test structure 150 must be at least twice the actual DRAM device source/drain diffusion width. Preferably, the distance between trenches 102 in structure 150 is twice the actual DRAM device source/drain diffusion width plus the access transistor gate length, i.e., wordline width.
Preferably, when the preferred embodiment structure is included for DRAM chip or process characterization, for accurate device leakage simulation the spacing between the trench capacitors 102 and the polysilicon gates 152 is identical to the spacing between deep trench capacitors and wordlines in arrays for which the measurements are being taken. Further, the device junctions 156 formed on the second structure 150 are formed identically to corresponding device junctions in array cells, along the horizontal direction perpendicular to wordlines. Thus, spacers, e.g., for lightly doped drain diffusions (not shown), may be formed along the polysilicon gates 152, identically to those formed in DRAM cells.
Measuring strap junction 138 leakage is a two step measurement. First, leakage is measured on one structure, e.g., first structure 100 and, then, an identical measurement is made on the other structure, second structure 150. In each measurement, The capacitor plates 102 are held at a relatively high positive voltage, preferably corresponding to the normal DRAM cell storage voltage, e.g., 1.8V, which is provided at contact island 116. The contact area 108 is biased at the particular normal DRAM triple well (the p-well in this example) operating bias, e.g., −0.5V, and provided at contact island 114. The n-well ring 106, n-band 126 and contact area 110 may be left floating. While taking measurements, the polysilicon layer 124 and polysilicon lines 152, preferably, are biased at a voltage equal to the wordline's off voltage for the technology being measured. Having thus biased the structure 100 or 150, the bias current is measured between contact islands 114 and 116. Optionally, for enhanced measurement accuracy, junction leakages also may be measured for the individual array wells 108, 110 and n-well ring 106 and n-band 126.
The bias current measured in first test structure 100 is the sum of the leakage in all of the buried strap junctions 138. The bias current measured in second test structure 150 is the sum of the leakage in all of the source/drain diffusions 154 and of the buried strap junctions 138. This measured leakage current value is divided by the sum of the lengths of the junctions, i.e., along the plates 102, to determine a per unit length junction leakage. Using the values measured and calculated for both first test structure 100 and second test structure 150, the individual leakage components, the buried strap junction 138 and source/drain diffusion 154 leakage, can be extracted. The extracted components correspond to leakage for DRAM cells on the chip or wafer containing the test structure and provide an accurate representation of leakage for the particular DRAM technology.
The individual leakage values derived from this measurement provide improved accuracy in the buried strap junction leakage current measurement. Thus, for a particular DRAM technology, process parameters, e.g., strap dopant, strap formation, source/drain implant dopant concentration or implant voltage, may be varied. The effects on buried strap leakage of those varied parameters measured. Then, an optimum process point may be selected based on the measurement results.
Accordingly, buried strap leakage can be measured, directly, on a DRAM chip or wafer that includes the preferred embodiment cell leakage test structure, i.e., both first and second buried strap test structure 100 and 150. Such a measurement is much more accurate than extracting a value from other indirect measurements. As a result of information that is gathered from such DRAM chips and wafers, DRAM cell retention time may be improved.
While the invention has been described in terms of preferred embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.
Claims (21)
1. A Dynamic Random Access Memory integrated circuit comprising:
a memory array of DRAM cells formed in a semiconductor substrate, isolated from one another and each having an access transistor connected by a buried strap to a trench capacitor having a cell capacitor depth, a cell capacitor width and a cell capacitor length;
a test capacitor structure formed in said semiconductor substrate, and separated from said memory array for determining memory cell leakage, said test structure comprising:
two test wells doped with a first polarity dopant and separated horizontally by a barrier well doped with a polarity opposite said first polarity;
at least two trenches formed in said semiconductor substrate, each of said at last two trenches having said cell capacitor depth, said cell capacitor width and a test capacitor length greater than twice said cell capacitor length and extending horizontally from a first test well across said barrier well and into a second test well;
a capacitor plate disposed in each said at least one trench and separated from said semiconductor substrate by an insulator, whereby said capacitor plate, said insulator and said trench form a test capacitor;
at least two buried straps connecting each capacitor plate to a sidewall of a corresponding trench; and
conductive means connecting said at least two buried straps, whereby said at least two test capacitors are connected in parallel.
2. A test structure as in claim 1 wherein at least one trench is a plurality of trenches grouped into a first group and a second group, a layer of semiconductor material being disposed over a portion of trenches in said first group.
3. A test structure as in claim 2 , further comprising:
at least one line of semiconductor material adjacent to a conductive region in said surface, said conductive region further being adjacent to one trench of said second group of trenches.
4. A test structure as in claim 3 wherein the semiconductor body is a silicon substrate, the capacitor plates are amorphous silicon and the semiconductor material is polysilicon.
5. A test structure as in claim 4 , wherein the first group and the second group each comprise a plurality of parallel trenches.
6. A test structure as in claim 5 , wherein at least one line is a plurality of lines, each of said plurality of lines being disposed between a pair of said parallel trenches.
7. A test structure as in claim 6 , wherein the plurality of parallel trenches is five (5) trenches and the plurality of lines is four (4) polysilicon lines.
8. A test structure as in claim 7 wherein each buried strap is a doped polysilicon strap, each doped polysilicon strap being doped with a dopant of a first conductivity type.
9. A test structure as in claim 8 , further comprising:
a well of a first conductivity type surrounding each group of trenches and, further, dividing an area on a surface of said semiconductor body at each said group of trenches into a contact area and a test area, both of a second conductivity type.
10. A test structure as in claim 9 wherein the first conductivity type is n-type and the second conductivity type is p-type.
11. A test structure as in claim 10 wherein the contact area at each of said groups includes a n-type surface layer, diffusion from said buried straps in said contact area merging with said n-type surface layer.
12. A test structure as in claim 11 further comprising an n-band layer beneath said surface and in contact with each n-well, each said n-well and said n-band isolating each said contact area and each said test area from said silicon substrate.
13. A Dynamic Random Access Memory (DRAM) site including an array of trench capacitor memory cells, said DRAM site further including a cell leakage test structure, said cell leakage test structure comprising:
a plurality of parallel trenches through a surface of a silicon substrate;
a silicon capacitor plate disposed in each of said trenches;
at least one buried strap connecting each capacitor plate to a sidewall of a corresponding one of said trenches;
a polysilicon layer over a portion of one or more of said trenches;
at least one polysilicon line between a pair of said trenches; and
a conductive region of a first conductivity type in said surface on each side of each said at least one polysilicon line, each said conductive region further being between one of said trenches and said at least one polysilicon line.
14. A Dynamic Random Access Memory (DRAM) site as in claim 13 , wherein at least one polysilicon line is four (4) polysilicon lines and one or more trenches is five (5) trenches.
15. A Dynamic Random Access Memory (DRAM) site as in claim 13 , wherein each buried strap is a doped polysilicon strap, said buried strap being doped with a dopant of said first conductivity type and said dopant being diffused from said strap into said contacted sidewall.
16. A Dynamic Random Access Memory (DRAM) site as in claim 15 , wherein trenches partially covered by said polysilicon layer are in a first area and trench pairs separated by said polysilicon lines are in a second area, said cell leakage test structure in each of said first area and second area further comprising:
a well of said first conductivity type surrounding said trenches and, further, dividing said first area and second area into a contact area and a test area, both of a second conductivity type.
17. A Dynamic Random Access Memory (DRAM) site as in claim 16 , wherein the first conductivity type is n-type and the second conductivity type is p-type.
18. A Dynamic Random Access Memory (DRAM) site as in claim 17 , further comprising an n-band layer beneath said surface and in contact with each n-well, each said n-well and said n-band isolating each said contact area and test area from said silicon substrate.
19. A Dynamic Random Access Memory (DRAM) site as in claim 18 , wherein each contact area includes a n-type surface layer, diffusion from said buried straps in said second array wells merging with said n-type surface layer.
20. A Dynamic Random Access Memory (DRAM) site as in claim 19 , wherein said DRAM site is a DRAM chip.
21. A Dynamic Random Access Memory (DRAM) site as in claim 19 , wherein said DRAM site is a DRAM wafer including a plurality of DRAM chips.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/428,598 US6339228B1 (en) | 1999-10-27 | 1999-10-27 | DRAM cell buried strap leakage measurement structure and method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/428,598 US6339228B1 (en) | 1999-10-27 | 1999-10-27 | DRAM cell buried strap leakage measurement structure and method |
Publications (1)
Publication Number | Publication Date |
---|---|
US6339228B1 true US6339228B1 (en) | 2002-01-15 |
Family
ID=23699604
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/428,598 Expired - Fee Related US6339228B1 (en) | 1999-10-27 | 1999-10-27 | DRAM cell buried strap leakage measurement structure and method |
Country Status (1)
Country | Link |
---|---|
US (1) | US6339228B1 (en) |
Cited By (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040031960A1 (en) * | 2002-08-16 | 2004-02-19 | Nanya Technology Corporation | Test key and method for validating the position of a word line overlaying a trench capacitor in DRAMS |
US20040061112A1 (en) * | 2002-09-30 | 2004-04-01 | Andreas Felber | Test structure for determining a short circuit between trench capacitors in a memory cell array |
US20040061111A1 (en) * | 2002-09-30 | 2004-04-01 | Andreas Felber | Test structure for determining a region of a deep trench outdiffusion in a memory cell array |
US20040069989A1 (en) * | 2002-10-09 | 2004-04-15 | Nanya Technology Corporation | Device and method for detecting alignment of deep trench capacitors and word lines in DRAM devices |
US20040179409A1 (en) * | 2002-08-09 | 2004-09-16 | Nanya Technology Corporation | Method and device for detecting whether the alignment of bit line contacts and active areas in DRAM devices is normal |
US6812487B1 (en) * | 2002-08-21 | 2004-11-02 | Nanya Technology Corporation | Test key and method for validating the doping concentration of buried layers within a deep trench capacitors |
US20050040398A1 (en) * | 2003-01-31 | 2005-02-24 | Bernhard Kowalski | Test structure for improved vertical memory arrays |
US20050051765A1 (en) * | 2003-09-04 | 2005-03-10 | Infineon Technologies Ag | Test structure for a single-sided buried strap DRAM memory cell array |
US6905897B1 (en) * | 2003-12-10 | 2005-06-14 | Nanya Technology Corp. | Wafer acceptance testing method and structure of a test key used in the method |
US20050199931A1 (en) * | 2004-03-09 | 2005-09-15 | Nanya Technology Corporation | Devices and methods for detecting current leakage between deep trench capacitors in dram devices |
DE102005003000A1 (en) * | 2005-01-21 | 2006-08-03 | Infineon Technologies Ag | Semiconductor product e.g. dynamic RAM, for storing information, has substrate comprising isolation layer, and dopant diffusion region connected with capacitor electrode that is connected with one source and drain region |
US7109543B2 (en) * | 2001-12-24 | 2006-09-19 | Dongbuanam Semiconductor Inc. | Semiconductor device having trench capacitor and method for fabricating the same |
US20060221738A1 (en) * | 2005-04-01 | 2006-10-05 | Hynix Semiconductor Inc. | Pre-charge Voltage Supply Circuit of Semiconductor Device |
US7132835B1 (en) | 2003-02-07 | 2006-11-07 | Pericom Semiconductor Corp. | PLL with built-in filter-capacitor leakage-tester with current pump and comparator |
DE10248373B4 (en) * | 2002-09-30 | 2008-03-27 | Infineon Technologies Ag | Test structure for determining a short circuit between trench capacitors in a memory cell array |
US20110180862A1 (en) * | 2010-01-25 | 2011-07-28 | International Business Machines Corporation | Embedded dynamic random access memory device and method |
CN101583558B (en) * | 2007-01-19 | 2013-07-03 | 佳能株式会社 | Structural member, manufacture method and device comprising same |
US8927989B2 (en) | 2012-11-28 | 2015-01-06 | International Business Machines Corporation | Voltage contrast inspection of deep trench isolation |
US11282922B2 (en) * | 2019-07-02 | 2022-03-22 | Mitsubishi Electric Corporation | Semiconductor device |
US20240006407A1 (en) * | 2022-06-30 | 2024-01-04 | Texas Instruments Incorporated | Electrostatic discharge (esd) protection circuit |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5185294A (en) * | 1991-11-22 | 1993-02-09 | International Business Machines Corporation | Boron out-diffused surface strap process |
US5670805A (en) * | 1995-03-29 | 1997-09-23 | Kabushiki Kaisha Toshiba | Controlled recrystallization of buried strap in a semiconductor memory device |
US5914512A (en) * | 1997-01-22 | 1999-06-22 | Taiwan Semicondutor Manufacturing Company, Ltd. | External contact to a MOSFET drain for testing of stacked-capacitor DRAMS |
US5945704A (en) * | 1998-04-06 | 1999-08-31 | Siemens Aktiengesellschaft | Trench capacitor with epi buried layer |
US6140199A (en) * | 1997-06-06 | 2000-10-31 | Telefonaktiebolaget Im Ericsson | Method and arrangement of a buried capacitor, and a buried capacitor arranged according to said method |
-
1999
- 1999-10-27 US US09/428,598 patent/US6339228B1/en not_active Expired - Fee Related
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5185294A (en) * | 1991-11-22 | 1993-02-09 | International Business Machines Corporation | Boron out-diffused surface strap process |
US5670805A (en) * | 1995-03-29 | 1997-09-23 | Kabushiki Kaisha Toshiba | Controlled recrystallization of buried strap in a semiconductor memory device |
US5914512A (en) * | 1997-01-22 | 1999-06-22 | Taiwan Semicondutor Manufacturing Company, Ltd. | External contact to a MOSFET drain for testing of stacked-capacitor DRAMS |
US6140199A (en) * | 1997-06-06 | 2000-10-31 | Telefonaktiebolaget Im Ericsson | Method and arrangement of a buried capacitor, and a buried capacitor arranged according to said method |
US5945704A (en) * | 1998-04-06 | 1999-08-31 | Siemens Aktiengesellschaft | Trench capacitor with epi buried layer |
Cited By (43)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7109543B2 (en) * | 2001-12-24 | 2006-09-19 | Dongbuanam Semiconductor Inc. | Semiconductor device having trench capacitor and method for fabricating the same |
US6984534B2 (en) * | 2002-08-09 | 2006-01-10 | Nanya Technology Corporation | Method and device for detecting whether the alignment of bit line contacts and active areas in DRAM devices is normal |
US20040179409A1 (en) * | 2002-08-09 | 2004-09-16 | Nanya Technology Corporation | Method and device for detecting whether the alignment of bit line contacts and active areas in DRAM devices is normal |
US20040031960A1 (en) * | 2002-08-16 | 2004-02-19 | Nanya Technology Corporation | Test key and method for validating the position of a word line overlaying a trench capacitor in DRAMS |
US6946678B2 (en) * | 2002-08-16 | 2005-09-20 | Nanya Technology Corporation | Test key for validating the position of a word line overlaying a trench capacitor in DRAMs |
US6825053B2 (en) * | 2002-08-16 | 2004-11-30 | Nanya Technology Corporation | Test key and method for validating the position of a word line overlaying a trench capacitor in DRAMS |
US20050002221A1 (en) * | 2002-08-16 | 2005-01-06 | Nanya Technology Corporation | Test key and method for validating the position of a word line overlaying a trench capacitor in DRAMs |
US6812487B1 (en) * | 2002-08-21 | 2004-11-02 | Nanya Technology Corporation | Test key and method for validating the doping concentration of buried layers within a deep trench capacitors |
DE10248373B4 (en) * | 2002-09-30 | 2008-03-27 | Infineon Technologies Ag | Test structure for determining a short circuit between trench capacitors in a memory cell array |
US6878965B2 (en) * | 2002-09-30 | 2005-04-12 | Infineon Technologies Ag | Test structure for determining a region of a deep trench outdiffusion in a memory cell array |
US6897077B2 (en) * | 2002-09-30 | 2005-05-24 | Infineon Technologies Ag | Test structure for determining a short circuit between trench capacitors in a memory cell array |
US20040061111A1 (en) * | 2002-09-30 | 2004-04-01 | Andreas Felber | Test structure for determining a region of a deep trench outdiffusion in a memory cell array |
US20040061112A1 (en) * | 2002-09-30 | 2004-04-01 | Andreas Felber | Test structure for determining a short circuit between trench capacitors in a memory cell array |
US20040069989A1 (en) * | 2002-10-09 | 2004-04-15 | Nanya Technology Corporation | Device and method for detecting alignment of deep trench capacitors and word lines in DRAM devices |
US6902942B2 (en) * | 2002-10-09 | 2005-06-07 | Nanya Technology Corporation | Device and method for detecting alignment of deep trench capacitors and word lines in DRAM devices |
US20050040398A1 (en) * | 2003-01-31 | 2005-02-24 | Bernhard Kowalski | Test structure for improved vertical memory arrays |
US6930325B2 (en) * | 2003-01-31 | 2005-08-16 | Infineon Technologies Ag | Test structure for improved vertical memory arrays |
CN1295791C (en) * | 2003-01-31 | 2007-01-17 | 因芬尼昂技术股份公司 | Integrated circuit device |
US7132835B1 (en) | 2003-02-07 | 2006-11-07 | Pericom Semiconductor Corp. | PLL with built-in filter-capacitor leakage-tester with current pump and comparator |
CN100449650C (en) * | 2003-09-04 | 2009-01-07 | 因芬尼昂技术股份公司 | Test structure for a single-sided buried strap dram memory cell data array |
US7126154B2 (en) | 2003-09-04 | 2006-10-24 | Infineon Technologies Ag | Test structure for a single-sided buried strap DRAM memory cell array |
DE10340714B3 (en) * | 2003-09-04 | 2005-05-25 | Infineon Technologies Ag | Test structure for a single-sided buried strap DRAM memory cell array |
US20050051765A1 (en) * | 2003-09-04 | 2005-03-10 | Infineon Technologies Ag | Test structure for a single-sided buried strap DRAM memory cell array |
US20050127423A1 (en) * | 2003-12-10 | 2005-06-16 | Ping Hsu | Wafer acceptance testing method and structure of a test key used in the method |
US6905897B1 (en) * | 2003-12-10 | 2005-06-14 | Nanya Technology Corp. | Wafer acceptance testing method and structure of a test key used in the method |
US20050199931A1 (en) * | 2004-03-09 | 2005-09-15 | Nanya Technology Corporation | Devices and methods for detecting current leakage between deep trench capacitors in dram devices |
US20070111341A1 (en) * | 2004-03-09 | 2007-05-17 | Nanya Technology Corporation | Devices and methods for detecting current leakage between deep trench capacitors in DRAM devices |
US7443171B2 (en) | 2004-03-09 | 2008-10-28 | Nanya Technology Corporation | Devices and methods for detecting current leakage between deep trench capacitors in DRAM devices |
US7348596B2 (en) * | 2004-03-09 | 2008-03-25 | Nanya Technology Corporation | Devices for detecting current leakage between deep trench capacitors in DRAM devices |
DE102005003000A1 (en) * | 2005-01-21 | 2006-08-03 | Infineon Technologies Ag | Semiconductor product e.g. dynamic RAM, for storing information, has substrate comprising isolation layer, and dopant diffusion region connected with capacitor electrode that is connected with one source and drain region |
US7205567B2 (en) | 2005-01-21 | 2007-04-17 | Infineon Technologies Ag | Semiconductor product having a semiconductor substrate and a test structure and method |
DE102005003000B4 (en) * | 2005-01-21 | 2007-02-08 | Infineon Technologies Ag | Semiconductor product having a semiconductor substrate and a test structure and method |
US20060175647A1 (en) * | 2005-01-21 | 2006-08-10 | Andreas Felber | Semiconductor product having a semiconductor substrate and a test structure and method |
CN100459129C (en) * | 2005-01-21 | 2009-02-04 | 因芬尼昂技术股份公司 | Semiconductor product with semiconductor substrate and testing structure and method |
US20060221738A1 (en) * | 2005-04-01 | 2006-10-05 | Hynix Semiconductor Inc. | Pre-charge Voltage Supply Circuit of Semiconductor Device |
US7304902B2 (en) | 2005-04-01 | 2007-12-04 | Hynix Semiconductor Inc. | Pre-charge voltage supply circuit of semiconductor device |
CN101583558B (en) * | 2007-01-19 | 2013-07-03 | 佳能株式会社 | Structural member, manufacture method and device comprising same |
US20110180862A1 (en) * | 2010-01-25 | 2011-07-28 | International Business Machines Corporation | Embedded dynamic random access memory device and method |
US9059319B2 (en) | 2010-01-25 | 2015-06-16 | International Business Machines Corporation | Embedded dynamic random access memory device and method |
US8927989B2 (en) | 2012-11-28 | 2015-01-06 | International Business Machines Corporation | Voltage contrast inspection of deep trench isolation |
US9293382B2 (en) | 2012-11-28 | 2016-03-22 | Globalfoundries Inc. | Voltage contrast inspection of deep trench isolation |
US11282922B2 (en) * | 2019-07-02 | 2022-03-22 | Mitsubishi Electric Corporation | Semiconductor device |
US20240006407A1 (en) * | 2022-06-30 | 2024-01-04 | Texas Instruments Incorporated | Electrostatic discharge (esd) protection circuit |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6339228B1 (en) | DRAM cell buried strap leakage measurement structure and method | |
KR100338462B1 (en) | Device manufacturing method comprising self-amplifying dynamic MOS transistor memory cells | |
US6246083B1 (en) | Vertical gain cell and array for a dynamic random access memory | |
US6566177B1 (en) | Silicon-on-insulator vertical array device trench capacitor DRAM | |
US6815282B2 (en) | Silicon on insulator field effect transistor having shared body contact | |
US5363327A (en) | Buried-sidewall-strap two transistor one capacitor trench cell | |
EP0014388A1 (en) | Semiconductor memory device | |
US20010001209A1 (en) | Semiconductor device and manufacturing method thereof | |
EP0905784A2 (en) | Trench capacitor DRAM cell | |
US6004844A (en) | Unit cell layout and transfer gate design for high density DRAMs | |
US4905065A (en) | High density dram trench capacitor isolation employing double epitaxial layers | |
US5441902A (en) | Method for making channel stop structure for CMOS devices | |
KR20020060571A (en) | Improved vertical mosfet | |
US6383864B2 (en) | Memory cell for dynamic random access memory (DRAM) | |
US6344671B1 (en) | Pair of FETs including a shared SOI body contact and the method of forming the FETs | |
JPH0810754B2 (en) | Method for manufacturing trench capacitor and integrated circuit memory cell | |
KR100280930B1 (en) | Semiconductor devices | |
US5780335A (en) | Method of forming a buried-sidewall-strap two transistor one capacitor trench cell | |
US6333533B1 (en) | Trench storage DRAM cell with vertical three-sided transfer device | |
US6529427B1 (en) | Test structures for measuring DRAM cell node junction leakage current | |
KR910002038B1 (en) | Semiconductor memory device | |
US6756626B2 (en) | Trench capacitor having an insulation collar | |
US5340768A (en) | Method of fabricating self-aligned field-plate isolation between control electrodes | |
US6049105A (en) | DRAM cell arrangement having dynamic self-amplifying memory cells, and method for manufacturing same | |
CN100456469C (en) | Structure and method for accurate deep trench resistance measurement |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:IYER, SUNDAR K.;CHAKRAVARTI, SATYA;IYER, SUBRAMANIAN S.;REEL/FRAME:010353/0489;SIGNING DATES FROM 19991025 TO 19991026 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20100115 |