US6288934B1 - Analog memory device and method for reading data stored therein - Google Patents
Analog memory device and method for reading data stored therein Download PDFInfo
- Publication number
- US6288934B1 US6288934B1 US09/656,028 US65602800A US6288934B1 US 6288934 B1 US6288934 B1 US 6288934B1 US 65602800 A US65602800 A US 65602800A US 6288934 B1 US6288934 B1 US 6288934B1
- Authority
- US
- United States
- Prior art keywords
- memory cell
- selected memory
- data
- circuit
- sample
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000000034 method Methods 0.000 title claims description 9
- 230000015654 memory Effects 0.000 claims abstract description 246
- 230000004044 response Effects 0.000 claims description 31
- 238000005070 sampling Methods 0.000 claims description 31
- 230000005236 sound signal Effects 0.000 description 6
- 230000003247 decreasing effect Effects 0.000 description 5
- 238000010586 diagram Methods 0.000 description 5
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C27/00—Electric analogue stores, e.g. for storing instantaneous values
- G11C27/005—Electric analogue stores, e.g. for storing instantaneous values with non-volatile charge storage, e.g. on floating gate or MNOS
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/26—Sensing or reading circuits; Data output circuits
Definitions
- the present invention relates to an analog memory device, such as EPROM, EEPROM and flash memory. More particularly, the present invention relates to method and circuit for reading analog data stored in a memory cell array.
- Non-volatile memory such as EPROM (Electrically Programmable Read Only Memory), EEPROM (Electrically Erasable Programmable Read Only Memory), and flash memory use charge on a memory cell's floating gate to control the threshold voltage of the memory cell and indicate the state of the cell.
- binary memory cells typically have two states, one indicated by a high threshold voltage and one indicated by a low threshold voltage. Gathering electrons on a memory cell's floating gate increases the cell's threshold voltage and is referred to as writing or programming the memory cell. Erasing a memory cell removes electrons from the floating gate and reduces the threshold voltage.
- a conventional flash memory includes a memory array, a slow ramp circuit, a column decoder, a row decoder, a sense amplifier, a pulse generating circuit and a sample and hold circuit.
- the flash memory array includes a large number of memory cells, each storing analog data as its threshold gate voltage, such as an audio signal continuously changing in level with the passage of time.
- the slow ramp circuit is connected at output terminals to the column decoder and sample and hold circuit.
- the slow ramp circuit supplies a control gate voltage, which is increased continuously or step-wise from a predetermined lowest level.
- the control gate voltage may be decreased continuously or step-wise from a predetermined highest level.
- the column decoder is connected at an output terminal to the flash memory array to select a column including a selected memory cell.
- the row decoder is connected at an input terminal to the flash memory array and at an output terminal to the sense amplifier.
- the sense amplifier is connected at an output terminal to an input terminal of the pulse generating circuit.
- the sense amplifier detects the drain current of the selected memory cell and reverses its output when the current exceeds a predetermined threshold level.
- the pulse generating circuit is connected at an output terminal to another input terminal of the sample and hold circuit. In response to the output signal of the sense amplifier, the pulse generating circuit generates and supplies a sampling signal to the sample and hold circuit.
- the sample and hold circuit samples and holds the control gate voltage supplied from the slow ramp circuit in response to the sampling signal from the pulse generating circuit.
- the sample and hold circuit supplies such a control gate voltage, corresponding to the threshold gate voltage of the selected memory cell, as an analog output signal.
- some error signals may be outputted when the flash memory array includes some failure bits. If such a conventional analog memory is used in a voice recorder, noise sounds would be made.
- an object of the present invention is to provide method and circuit for reading analog data stored in memory cells, in which failure signals are prevented from being outputted.
- Another object of the present invention is to provide an analog memory device, in which failure signals are prevented from being outputted.
- a read-out circuit includes a data detecting circuit which detects analog data of a selected memory cell; a data condition deciding circuit which decides whether or not the analog data detected by the data detecting circuit is in a normal range; and a controller which normalizes an output signal for the selected memory cell in accordance with the decision of the data condition deciding circuit.
- a method includes detecting data of a selected memory cell; deciding whether or not the detected data of the selected memory cell is in a normal range, and normalizing an output signal for the selected memory cell in accordance with the decision.
- an analog memory device is provided with a read-out circuit according to the above described first aspect of the present invention.
- FIG. 1 is a block diagram illustrating a conventional flash memory.
- FIG. 2 is a block diagram illustrating a flash memory according to the general idea of the present invention.
- FIG. 3 is a block diagram illustrating a flash memory according to a first preferred embodiment of the present invention.
- FIG. 4 is a graph showing the operation of the first preferred embodiment, shown in FIG. 3 .
- FIG. 5 is a block diagram illustrating a flash memory according to a second preferred embodiment of the present invention.
- FIG. 6 is a graph showing the operation of the second preferred embodiment, shown in FIG. 5 .
- FIG. 7 is a block diagram illustrating a flash memory according to a third preferred embodiment of the present invention.
- FIG. 8 is a graph showing the operation of the third preferred embodiment, shown in FIG. 7 .
- FIG. 1 shows a conventional flash memory 10 for voice signals, which includes a flash memory array 12 , a slow ramp circuit 14 , a column decoder 16 , a row decoder 18 , a sense amplifier 20 , a pulse generating circuit 22 and a sample and hold circuit 24 .
- the flash memory array 12 includes a large number of memory cells, each storing analog data as its threshold gate voltage.
- the stored data may be audio signals, which continuously change in level with the passage of time.
- the slow ramp circuit 14 is connected at output terminals to the column decoder 16 and sample and hold circuit 24 .
- the slow ramp circuit 14 supplies a control gate voltage, which is increased continuously or step-wise from a predetermined lowest level.
- the control gate voltage may be decreased continuously or step-wise from a predetermined highest level.
- the column decoder 16 is connected at an output terminal to the flash memory array 12 to select a column to be accessed so that only the selected column is supplied with the control voltage from the slow ramp circuit 14 .
- the row decoder 18 is connected at an input terminal to the flash memory array 12 and at an output terminal to an input terminal of the sense amplifier 20 .
- drain current starts flowing through the selected memory cell. Such a drain current is supplied to the sense amplifier 20 .
- the sense amplifier 20 is connected at an output terminal to an input terminal of the pulse generating circuit 22 .
- the sense amplifier 20 detects the drain current of the selected memory cell and reverses it.
- the pulse generating circuit 22 is connected at an output terminal to another input terminal of the sample and hold circuit 24 .
- the pulse generating circuit 22 In response to the output signal of the sense amplifier 20 , the pulse generating circuit 22 generates and supplies a sampling signal to the sample and hold circuit 24 .
- the sample and hold circuit 24 samples and holds the control gate voltage supplied from the slow ramp circuit 14 in response to the sampling signal from the pulse generating circuit 22 .
- the sample and hold circuit 24 supplies an analog output signal corresponding to the threshold gate voltage of the selected memory cell.
- some error or failure signals may be outputted when the flash memory array 12 includes some failure bits. If such a conventional analog memory is used in a voice recorder, noise sounds would be made.
- FIG. 2 shows a flash memory 30 according to the general idea of the present invention.
- the flash memory 30 includes a flash memory array 32 , a controller 34 , a data detecting circuit 36 and a decision circuit 38 .
- the flash memory array 32 includes a large number of memory cells, each storing analog data, such as audio signals, which continuously change in level with the passage of time.
- the data detecting circuit 36 is connected at input terminals to the memory array 32 and the controller 34 , and at an output terminal to the decision circuit 38 .
- the decision circuit 38 is connected at an output terminal to the controller 34 .
- the data detecting circuit 36 detects data stored in a selected memory cell in the memory array 32 and supplies the detected data to the decision circuit 38 .
- the decision circuit 38 decides whether the detected data of the selected memory cell is in a normal range and supplies the decision result to the controller 34 . If the detected data of the selected memory cell is out of the normal range, the controller normalized the data to provide an appropriated analog output signal.
- the memory array 32 includes some failure bits, no error or strange signals are outputted. If such an analog memory is used in a voice recorder, noise sounds is prevented from being made due to defectiveness of a memory array.
- FIG. 3 shows a flash memory 100 according to a first preferred embodiment of the present invention.
- the flash memory 100 includes a flash memory array 102 , a slow ramp circuit 104 , a column decoder 106 , a row decoder 108 , a sense amplifier 110 , a pulse generating circuit 112 , sample and hold circuits 114 A and 114 B, a comparator 116 and another pulse generating circuit 120 .
- the flash memory array 102 includes a large number of memory cells, each storing analog data as its threshold gate voltage.
- the analog data may be audio signals, which continuously change in level with the passage of time.
- the slow ramp circuit 104 is connected at output terminals to the column decoder 106 and sample and hold circuits 114 A and 114 B.
- the slow ramp circuit 104 supplies a control gate voltage, which is increased continuously or step-wise from a predetermined lowest level.
- the control gate voltage may be decreased continuously or step-wise from a predetermined highest level.
- the column decoder 106 is connected at an output terminal to the flash memory array 102 to select a column to be accessed so that only the selected column is supplied with the control voltage from the slow ramp circuit 104 .
- the row decoder 108 is connected at an input terminal to the flash memory array 102 and at an output terminal to an input terminal of the sense amplifier 110 .
- drain current starts flowing through the selected memory cell. Such a drain current is supplied to the sense amplifier 110 .
- the sense amplifier 110 is connected at an output terminal to an input terminal of the pulse generating circuit 112 .
- the sense amplifier 110 detects the drain current of the selected memory cell and reverses it.
- the pulse generating circuit 112 is connected at an output terminal to another input terminal of the sample and hold circuit 114 A.
- the pulse generating circuit 112 In response to the output signal of the sense amplifier 110 , the pulse generating circuit 112 generates and supplies a sampling signal to the sample and hold circuit 114 A.
- the sample and hold circuit 114 A samples and holds the control gate voltage supplied from the slow ramp circuit 104 in response to the sampling signal from the pulse generating circuit 112 .
- the sample and hold circuit 114 A is connected at an output terminal to an input terminal of the comparator 116 .
- the sample and hold circuit 114 A samples and holds the control gate voltage as the threshold gate voltage V A of the selected memory cell and supplies it to the comparator 116 in response to a sampling signal from the pulse generating circuit 112 .
- the sample and hold circuit 114 B is connected at an output terminal to the other input terminal of the comparator 116 .
- the sample and hold circuit 114 B samples and holds the threshold gate voltage V A of the selected memory cell and also stores the latest output signal V B(t ⁇ 1) , which has been outputted one step prior to the current step.
- the sample and hold circuit 114 B supplies the threshold gate voltage of the selected memory cell as an analog output V B when a sampling signal is supplied from the pulse generating circuit 120 .
- the sample and hold circuit 114 B again supplies the latest output signal V B(t ⁇ 1) as an analog output signal V B when no sampling signal is supplied from the pulse generating circuit 120 .
- the comparator 116 is connected at an output terminal to an input terminal of the pulse generating circuit 120 .
- the pulse generating circuit 120 is connected at an output terminal to an input terminal of the sample and hold circuit 114 B.
- the comparator 116 compares the difference between the threshold gate voltage V A of the currently selected memory cell and the latest output signal V B(t ⁇ 1) to a predetermined reference value V ref . When the following formula ( 1 ) is met, the comparator 116 supplies a drive signal to the pulse generating circuit 120 :
- the comparator 116 supplies no drive signal to the pulse generating circuit 120 :
- the selected memory cell is normally operating when the formula ( 1 ) is met, while the selected memory cell is out of order when the formula ( 2 ) is met.
- the comparator 116 compares the difference between the latest output signal V B(t ⁇ 1) and the threshold gate voltage V A(t) of the selected memory cell to the reference value V ref . As a result of the comparison, if the difference between the latest output signal V B(t ⁇ 1) and the threshold gate voltage V A(t) of the selected memory cell is smaller than the reference value V ref , the comparator 116 supplies a drive signal to the pulse generating circuit 120 . In response to the drive signal, the pulse generating circuit 120 generates and supplies a sampling signal to the sample and hold circuit 114 B. When the sampling signal is supplied to the sample and hold circuit 114 B, an analog output signal V B corresponding to the threshold gate voltage V A(t) of the selected memory cell is outputted.
- the comparator 116 supplies no drive signal to the pulse generating circuit 120 .
- the sample and hold circuit 114 B supplies the latest output signal V B(t ⁇ 1) as an analog output signal V B instead of the threshold gate voltage V A(t) of the currently selected memory cell.
- FIG. 4 shows the operation of the first preferred embodiment, shown in FIG. 3 .
- an analog output signal V B(t ⁇ 1) is outputted.
- the threshold gate voltage V A(t) of the selected memory cell is out of the normal operation range, that is,
- the flash memory array 102 includes some failure bits, no error or strange signals are outputted from the memory device. If such an analog memory is used in a voice recorder, noise sounds is prevented from being made due to defectiveness of a memory array.
- FIG. 5 shows a flash memory 200 according to a second preferred embodiment of the present invention.
- the flash memory 200 includes a flash memory array 102 , a slow ramp circuit 204 , a column decoder 106 , a row decoder 108 , a sense amplifier 110 , a pulse generating circuit 112 , sample and hold circuits 204 A and 204 B, a comparator 206 , another sample and hold circuit 208 , an adder 210 , a selector 212 and another pulse generating circuit 214 .
- the flash memory array 102 includes a large number of memory cells, each storing analog data as its threshold gate voltage.
- the analog data may be audio signals, which continuously change in level with the passage of time.
- the slow ramp circuit 202 is connected at output terminals to the column decoder 106 and sample and hold circuits 204 A and 204 B.
- the slow ramp circuit 202 supplies a control gate voltage, which is increased continuously or step-wise from a predetermined lowest level.
- the control gate voltage may be decreased continuously or step-wise from a predetermined highest level.
- the column decoder 106 is connected at an output terminal to the flash memory array 102 to select a column to be accessed so that only the selected column is supplied with the control voltage from the slow ramp circuit 104 .
- the row decoder 108 is connected at an input terminal to the flash memory array 102 and at an output terminal to an input terminal of the sense amplifier 110 .
- drain current starts flowing through the selected memory cell. Such a drain current is supplied to the sense amplifier 110 .
- the sense amplifier 110 is connected at an output terminal to an input terminal of the pulse generating circuit 112 .
- the sense amplifier 110 detects the drain current of the selected memory cell and reverses it.
- the pulse generating circuit 112 is connected at an output terminal to another input terminal of the sample and hold circuit 204 A.
- the pulse generating circuit 112 In response to the output signal of the sense amplifier 110 , the pulse generating circuit 112 generates and supplies a sampling signal to the sample and hold circuit 204 A.
- the sample and hold circuit 204 A samples and holds the control gate voltage supplied from the slow ramp circuit 202 when the sample signal is supplied from the pulse generating circuit 112 .
- the sample and hold circuits 204 A and 204 B samples the control gate voltage supplied from the slow ramp circuit 202 .
- the sample and hold circuit 204 A is connected at an output terminal to an input terminal of the comparator 206 .
- the sample and hold circuit 204 A samples and holds the control gate voltage as the threshold gate voltage V A of the selected memory cell and supplies it to the comparator 206 in response to a sampling signal from the pulse generating circuit 112 .
- the sample and hold circuit 204 B is connected at output terminals to the other input terminal of the comparator 206 , the adder 210 and an input terminal “A” of the selector 212 .
- the sample and hold circuit 204 B samples and holds the threshold gate voltage V A of the selected memory cell and also stores the latest output signal V B(t ⁇ 1) , which has been outputted one step prior to the current step.
- the comparator 206 is connected at output terminals to the sample and hold circuit 208 , the pulse generating circuit 214 and the selector 212 .
- the sample and hold circuit 208 is connected at an output terminal to an input terminal of the adder 210 .
- the sample and hold circuit 208 stores a correction value ⁇ V supplied from the comparator 206 .
- the correction value ⁇ V corresponds to the voltage difference between the latest output signal V B(t ⁇ 1) and second latest output signal V B(t ⁇ 2) .
- the pulse generating circuit 214 is connected at output terminals to input terminals of the sample and hold circuit 204 B and 208 .
- the pulse generating circuit 214 supplies sampling signals to the sample and hold circuit 204 B and 208 in response to a drive signal from the comparator 206 .
- the adder 210 is connected at an output terminal to an input terminal “B” of the selector 212 , which supplies analog output signals.
- the comparator 206 compares the difference between the threshold gate voltage V A of the currently selected memory cell and the latest output signal V B(t ⁇ 1) to a predetermined reference value V ref . When the following formula ( 3 ) is met, the comparator 206 supplies a drive signal to the pulse generating circuit 214 :
- the comparator 116 supplies no drive signal to the pulse generating circuit 120 :
- the selected memory cell is normally operating when the formula ( 3 ) is met, while the selected memory cell is out of order when the formula ( 4 ) is met.
- the comparator 206 compares the difference between the latest output signal V B(t ⁇ 1) and the threshold gate voltage V A(t) of the selected memory cell to the reference value V ref . As a result of the comparison, if the difference between the latest output signal V B(t ⁇ 1) and the threshold gate voltage V A(t) of the selected memory cell is smaller than the reference value V ref , the comparator 206 supplies a drive signal to the pulse generating circuit 214 . In response to the drive signal, the pulse generating circuit 214 generates and supplies sampling signals to the sample and hold circuits 204 B and 208 , and a selection signal to the selector 212 to select the input terminal A.
- an analog output signal V B corresponding to the threshold gate voltage V A(t) of the selected memory cell is supplied to the selector 212 .
- the sample and hold circuit 208 supplies the correction value ⁇ V to the adder 210 .
- the adder 210 adds the correction value ⁇ V to the latest output signal voltage V B(t ⁇ 1) , so that the voltage signal “V B(t ⁇ 1) + ⁇ V” is supplied to the input terminal “B” of the selector 212 .
- the selector 212 selects the signal at the input terminal “A” in response to the selection signal from the comparator 206 , so that the threshold gate voltage V A(t) of the selected memory cell is outputted normally as an analog output signal.
- the comparator 206 supplies no drive signal to the pulse generating circuit 214 .
- the selector 212 selects the signal at the input terminal “B”, so that the voltage signal “V B(t ⁇ 1) + ⁇ V” is outputted as an analog output signal.
- FIG. 6 shows the operation of the second preferred embodiment, shown in FIG. 5 .
- an analog output signal V B(t ⁇ 2) is outputted, and then, at a sampling time (t ⁇ 1), an analog output signal V B(t ⁇ 1) is outputted.
- the threshold gate voltage V A(t) of the selected memory cell is out of the normal operation range, that is,
- the flash memory array 102 includes some failure bits, no error or strange signals are outputted from the memory device. If such an analog memory is used in a voice recorder, noise sounds is prevented from being made due to defectiveness of a memory array.
- FIG. 7 shows a flash memory 300 according to a third preferred embodiment of the present invention, in which a threshold gate voltage of a selected memory cell is monitored and selected in absolute manner for output use.
- the flash memory 300 includes a flash memory array 102 , a slow ramp circuit 302 , a column decoder 106 , a row decoder 108 , a sense amplifier 110 , an AND gate 308 , a pulse generating circuit 310 , sample and hold circuit 304 and a comparator 306 .
- the flash memory array 102 includes a large number of memory cells, each storing analog data as its threshold gate voltage.
- the analog data may be audio signals, which continuously change in level with the passage of time.
- the slow ramp circuit 302 is connected at output terminals to the column decoder 106 , sample and hold circuit 304 and comparator 306 .
- the slow ramp circuit 302 supplies a control gate voltage, which is increased continuously or step-wise from a predetermined lowest level.
- the control gate voltage may be decreased continuously or step-wise from a predetermined highest level.
- the column decoder 106 is connected at an output terminal to the flash memory array 102 to select a column to be accessed so that only the selected column is supplied with the control voltage from the slow ramp circuit 302 .
- the row decoder 108 is connected at an input terminal to the flash memory array 102 and at an output terminal to an input terminal of the sense amplifier 110 .
- drain current starts flowing through the selected memory cell. Such a drain current is supplied to the sense amplifier 110 .
- the sense amplifier 110 is connected at an output terminal to one of two input terminals of the AND gate 308 .
- the sense amplifier 110 detects the drain current of the selected memory cell and reverses it.
- the AND gate 308 is connected at the other input terminal to an output terminal of the comparator 306 and at the output terminal to the pulse generating circuit 112 .
- the AND gate 308 supplies a drive signal only when signals are supplied both from the comparator 306 and sense amplifier 110 .
- the pulse generating circuit 310 is connected at an output terminal to an input terminal of the sample and hold circuit 304 . In response to the output signal of the AND gate 308 , the pulse generating circuit 310 generates and supplies a sampling signal to the sample and hold circuit 304 .
- the sample and hold circuit 304 samples and holds the control gate voltage supplied from the slow ramp circuit 302 in response to the sampling signal from the pulse generating circuit 310 .
- the comparator 306 compares the threshold gate voltage V ramp of the selected memory cell to lowest and highest acceptable values. In other words, the comparator 306 decides whether the threshold gate voltage V ramp of the selected memory cell is in a normal operation range. The comparator 306 supplies an output signal to the AND gate 308 when the threshold gate voltage V ramp of the selected memory cell is in the normal operation range, defined by the lowest and highest acceptable values.
- the sample and hold circuit 304 normally outputs the threshold gate voltage V ramp as an analog output when the voltage V ramp is in the normal operation range. On the other hand, the sample and hold circuit 304 outputs the latest output signal V ramp(t ⁇ 1) as an analog output when the voltage V ramp is out of the normal operation range.
- the comparator 306 compares the threshold gate voltage V ramp of the currently selected memory cell to the lowest and highest acceptable values. As a result of the comparison, if the threshold gate voltage V ramp of the selected memory cell is in the range between the lowest and highest acceptable values, the comparator 306 supplies an output signal to the AND gate 308 . At this time, the AND gate 308 is supplied with a signal from the sense amplifier 110 . In response to those two input signals, the AND gate 308 supplies a drive signal to the pulse generating circuit 310 .
- the pulse generating circuit 310 In response to the drive signal, the pulse generating circuit 310 generates and supplies a sampling signal to the sample and hold circuit 304 .
- the sampling signal is supplied to the sample and hold circuit 304 , an analog output signal corresponding to the threshold gate voltage V ramp of the selected memory cell is normally outputted.
- the comparator 306 supplies no output signal to the AND gate 308 .
- the sample and hold circuit 304 supplies the latest output signal V ramp(t ⁇ 1) as an analog output signal instead of the threshold gate voltage V ramp(t ⁇ 1) of the currently selected memory cell.
- FIG. 8 shows the operation of the third preferred embodiment, shown in FIG. 7 .
- the threshold gate voltage V ramp(t ⁇ 1) of the selected memory cell is in the normal operation range, so that an analog output signal V ramp(t ⁇ 1) is normally outputted.
- the threshold gate voltage V ramp(t) of the selected memory cell is larger than the highest acceptable value V high , so that the latest output signal V ramp(t ⁇ 1) is again outputted instead of V ramp(t) .
- the threshold gate voltage V ramp(t′ ⁇ 1) of the selected memory cell is in the normal operation range, so that an analog output signal V ramp(t′ ⁇ 1) is normally outputted.
- the threshold gate voltage V ramp(t′) of the selected memory cell is smaller than the lowest acceptable value V low , so that the latest output signal V ramp(t′ ⁇ 1) is again outputted instead of V ramp(t′) .
- the flash memory array 102 includes some failure bits, no error or strange signals are outputted from the memory device. If such an analog memory is used in a voice recorder, noise sounds is prevented from being made due to defectiveness of a memory array. In addition, even if the difference between threshold voltages of two continuously selected memory cells is very small, failure bits of the memory cell array can be detected; and therefore, the output signal can be normalized more precisely.
- the present invention is not limited by flash memories, but the present invention can be applied to a variety types of analog memory devices.
Landscapes
- Read Only Memory (AREA)
Abstract
Description
Claims (23)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/656,028 US6288934B1 (en) | 2000-09-06 | 2000-09-06 | Analog memory device and method for reading data stored therein |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/656,028 US6288934B1 (en) | 2000-09-06 | 2000-09-06 | Analog memory device and method for reading data stored therein |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US6288934B1 true US6288934B1 (en) | 2001-09-11 |
Family
ID=24631330
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/656,028 Expired - Fee Related US6288934B1 (en) | 2000-09-06 | 2000-09-06 | Analog memory device and method for reading data stored therein |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US6288934B1 (en) |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20020172069A1 (en) * | 2000-08-24 | 2002-11-21 | Michael Thompson | Sensing device for a passive matrix memory and a read method for use therewith |
| US6687155B2 (en) | 2001-01-11 | 2004-02-03 | Oki Electric Industry Co., Ltd. | Analog storage semiconductor memory that uses plural write voltages and plural read voltages having different voltage levels |
| US6937518B1 (en) * | 2003-07-10 | 2005-08-30 | Advanced Micro Devices, Inc. | Programming of a flash memory cell |
| US20050254295A1 (en) * | 2003-07-02 | 2005-11-17 | Nazarian Hagop A | Sensing scheme for programmable resistance memory using voltage coefficient characteristics |
| US20070247903A1 (en) * | 2004-09-28 | 2007-10-25 | Stmicroelectronics S.R.L. | Reading circuit and method for a nonvolatile memory device |
| US20080170450A1 (en) * | 2007-01-17 | 2008-07-17 | Samsung Electronics Co., Ltd. | Method for testing internal high voltage in nonvolatile semiconductor memory device and related voltage output circuit |
| CN107463516A (en) * | 2016-06-06 | 2017-12-12 | 欧姆龙株式会社 | Control device |
| CN112053734A (en) * | 2019-06-06 | 2020-12-08 | 美光科技公司 | Memory error indicator for high reliability applications |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH08125719A (en) | 1994-10-19 | 1996-05-17 | Yupiteru Ind Co Ltd | Voice reproducing circuit for digital telephone set |
| US5606522A (en) * | 1995-12-20 | 1997-02-25 | Samsung Electronics Co., Ltd. | Non-volatile analog memory |
| US5638320A (en) | 1994-11-02 | 1997-06-10 | Invoice Technology, Inc. | High resolution analog storage EPROM and flash EPROM |
| US6151246A (en) * | 1997-09-08 | 2000-11-21 | Sandisk Corporation | Multi-bit-per-cell flash EEPROM memory with refresh |
-
2000
- 2000-09-06 US US09/656,028 patent/US6288934B1/en not_active Expired - Fee Related
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH08125719A (en) | 1994-10-19 | 1996-05-17 | Yupiteru Ind Co Ltd | Voice reproducing circuit for digital telephone set |
| US5638320A (en) | 1994-11-02 | 1997-06-10 | Invoice Technology, Inc. | High resolution analog storage EPROM and flash EPROM |
| US5606522A (en) * | 1995-12-20 | 1997-02-25 | Samsung Electronics Co., Ltd. | Non-volatile analog memory |
| US6151246A (en) * | 1997-09-08 | 2000-11-21 | Sandisk Corporation | Multi-bit-per-cell flash EEPROM memory with refresh |
Cited By (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20020172069A1 (en) * | 2000-08-24 | 2002-11-21 | Michael Thompson | Sensing device for a passive matrix memory and a read method for use therewith |
| US6788563B2 (en) * | 2000-08-24 | 2004-09-07 | Thin Film Electronics Asa | Sensing device for a passive matrix memory and a read method for use therewith |
| US6687155B2 (en) | 2001-01-11 | 2004-02-03 | Oki Electric Industry Co., Ltd. | Analog storage semiconductor memory that uses plural write voltages and plural read voltages having different voltage levels |
| US20050254295A1 (en) * | 2003-07-02 | 2005-11-17 | Nazarian Hagop A | Sensing scheme for programmable resistance memory using voltage coefficient characteristics |
| US7102913B2 (en) * | 2003-07-02 | 2006-09-05 | Micron Technology, Inc. | Sensing scheme for programmable resistance memory using voltage coefficient characteristics |
| US6937518B1 (en) * | 2003-07-10 | 2005-08-30 | Advanced Micro Devices, Inc. | Programming of a flash memory cell |
| US20070247903A1 (en) * | 2004-09-28 | 2007-10-25 | Stmicroelectronics S.R.L. | Reading circuit and method for a nonvolatile memory device |
| US7450428B2 (en) * | 2004-09-28 | 2008-11-11 | Ignazio Martines | Reading circuit and method for a nonvolatile memory device |
| US20080170450A1 (en) * | 2007-01-17 | 2008-07-17 | Samsung Electronics Co., Ltd. | Method for testing internal high voltage in nonvolatile semiconductor memory device and related voltage output circuit |
| US7729173B2 (en) * | 2007-01-17 | 2010-06-01 | Samsung Electronics Co., Ltd. | Method for testing internal high voltage in nonvolatile semiconductor memory device and related voltage output circuit |
| CN107463516A (en) * | 2016-06-06 | 2017-12-12 | 欧姆龙株式会社 | Control device |
| CN107463516B (en) * | 2016-06-06 | 2021-03-16 | 欧姆龙株式会社 | control device |
| CN112053734A (en) * | 2019-06-06 | 2020-12-08 | 美光科技公司 | Memory error indicator for high reliability applications |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7054197B2 (en) | Method for reading a nonvolatile memory device and nonvolatile memory device implementing the reading method | |
| US5875142A (en) | Integrated circuit with temperature detector | |
| US6785164B2 (en) | Reducing the effects of noise in non-volatile memories through multiple reads | |
| US6975542B2 (en) | NAND flash memory with improved read and verification threshold uniformity | |
| US7773419B2 (en) | NOR flash memory device with a serial sensing operation and method of sensing data bits in a NOR flash memory device | |
| EP0962940B1 (en) | Method and apparatus capable of trimming a nonvolatile semiconductor storage device without any superfluous pads or terminals | |
| US6031762A (en) | Non-volatile semiconductor memory | |
| US6819589B1 (en) | Flash memory with pre-detection for data loss | |
| JP2005514718A (en) | Microfluidic processing method and system | |
| KR100331895B1 (en) | Nonvolatile semiconductor memory having memory cells each storing multi-bits information | |
| US6288934B1 (en) | Analog memory device and method for reading data stored therein | |
| KR100710608B1 (en) | Flash memory with pre-detection for data loss | |
| US20060291294A1 (en) | Method for refreshing a flash memory | |
| US5946239A (en) | Non-volatile semiconductor memory device | |
| US7330375B2 (en) | Sense amplifier circuit for parallel sensing of four current levels | |
| US20010048609A1 (en) | Nonvolatile semiconductor memory device having testing capabilities | |
| US7190621B2 (en) | Sensing scheme for a non-volatile semiconductor memory cell | |
| US5907504A (en) | Multiple-valued memory and data access method for multiple-valued memory | |
| KR100304400B1 (en) | Data read circuit | |
| JP2008021355A (en) | Semiconductor device | |
| JPH02123597A (en) | Nonvolatile memory | |
| US6934185B2 (en) | Programming method for non volatile multilevel memory cells and corresponding programming circuit | |
| KR20010091640A (en) | Data level detector of multi-level flash memory cell |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: OKI ELECTRIC INDUSTRY CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AIKAWA, MAKOTO;REEL/FRAME:011069/0340 Effective date: 20000822 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: OKI SEMICONDUCTOR CO., LTD., JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:OKI ELECTRIC INDUSTRY CO., LTD.;REEL/FRAME:022408/0397 Effective date: 20081001 Owner name: OKI SEMICONDUCTOR CO., LTD.,JAPAN Free format text: CHANGE OF NAME;ASSIGNOR:OKI ELECTRIC INDUSTRY CO., LTD.;REEL/FRAME:022408/0397 Effective date: 20081001 |
|
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20130911 |