US6232042B1 - Method for manufacturing an integral thin-film metal resistor - Google Patents

Method for manufacturing an integral thin-film metal resistor Download PDF

Info

Publication number
US6232042B1
US6232042B1 US09/111,189 US11118998A US6232042B1 US 6232042 B1 US6232042 B1 US 6232042B1 US 11118998 A US11118998 A US 11118998A US 6232042 B1 US6232042 B1 US 6232042B1
Authority
US
United States
Prior art keywords
layer
dielectric layer
dielectric
resistive layer
electrically resistive
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US09/111,189
Inventor
Gregory J. Dunn
Jovica Savic
Allyson Beuhler
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Motorola Solutions Inc
Original Assignee
Motorola Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Motorola Inc filed Critical Motorola Inc
Assigned to MOTOROLA, INC. reassignment MOTOROLA, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BEUHLER, ALLYSON, DUNN, GREGORY J., SAVIC, JOVICA
Priority to US09/111,189 priority Critical patent/US6232042B1/en
Priority to EP99939643A priority patent/EP1053507B1/en
Priority to DE69935780T priority patent/DE69935780T2/en
Priority to AT99939643T priority patent/ATE359539T1/en
Priority to JP2000558425A priority patent/JP2002520809A/en
Priority to PCT/US1999/014755 priority patent/WO2000002088A1/en
Priority to TW088111519A priority patent/TW425579B/en
Publication of US6232042B1 publication Critical patent/US6232042B1/en
Application granted granted Critical
Assigned to MOTOROLA SOLUTIONS, INC. reassignment MOTOROLA SOLUTIONS, INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: MOTOROLA, INC
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/16Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor
    • H05K1/167Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor incorporating printed resistors
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01CRESISTORS
    • H01C17/00Apparatus or processes specially adapted for manufacturing resistors
    • H01C17/06Apparatus or processes specially adapted for manufacturing resistors adapted for coating resistive material on a base
    • H01C17/07Apparatus or processes specially adapted for manufacturing resistors adapted for coating resistive material on a base by resistor foil bonding, e.g. cladding
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0302Properties and characteristics in general
    • H05K2201/0317Thin film conductor layer; Thin film passive component
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09818Shape or layout details not covered by a single group of H05K2201/09009 - H05K2201/09809
    • H05K2201/09881Coating only between conductors, i.e. flush with the conductors
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/01Tools for processing; Objects used during processing
    • H05K2203/0147Carriers and holders
    • H05K2203/0152Temporary metallic carrier, e.g. for transferring material
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/14Related to the order of processing steps
    • H05K2203/1461Applying or finishing the circuit pattern after another process, e.g. after filling of vias with conductive paste, after making printed resistors
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0011Working of insulating substrates or insulating layers
    • H05K3/0017Etching of the substrate by chemical or physical means
    • H05K3/0023Etching of the substrate by chemical or physical means by exposure and development of a photosensitive insulating layer
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/02Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
    • H05K3/022Processes for manufacturing precursors of printed circuits, i.e. copper-clad substrates
    • H05K3/025Processes for manufacturing precursors of printed circuits, i.e. copper-clad substrates by transfer of thin metal foil formed on a temporary carrier, e.g. peel-apart copper
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/02Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
    • H05K3/04Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed mechanically, e.g. by punching
    • H05K3/046Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed mechanically, e.g. by punching by selective transfer or selective detachment of a conductive layer
    • H05K3/048Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed mechanically, e.g. by punching by selective transfer or selective detachment of a conductive layer using a lift-off resist pattern or a release layer pattern
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/38Improvement of the adhesion between the insulating substrate and the metal
    • H05K3/386Improvement of the adhesion between the insulating substrate and the metal by the use of an organic polymeric bonding layer, e.g. adhesive

Definitions

  • the present invention generally relates to electrical circuits and their fabrication. More particularly, this invention relates to a relatively uncomplicated process for forming thin-film metal resistors with improved dimensional tolerances.
  • Nickel-based compositions such as nickel-chromium are often used, as well as other materials such as chromium silicide and tantalum nitride.
  • Nickel-phosphorus thin film resistors have also been formed by lamination of large sheets of Ni-P-plated copper foil in printed circuit board constructions, with subsequent subtractive etching steps to define the resistors. These subtractive etching processes present the drawback of poor dimensional control due to the undercut effects of isotropic wet etching.
  • a second drawback of subtractive etching is that chemical etchants for the resistor metal are different from those typically employed in circuit board fabrication.
  • a method for manufacturing a microelectronic assembly to have a resistor, and particularly a metal resistive film, with desirable processing and dimensional characteristics generally entails applying a photosensitive dielectric to a substrate to form a dielectric layer.
  • the dielectric layer is photoimaged such that a first portion of the dielectric layer on a first region of the substrate is soluble, while a second portion of the dielectric layer on a second region of the substrate is insoluble.
  • An electrically resistive film is then applied to the dielectric layer, and the dielectric layer is developed to remove concurrently the first portion thereof and a portion of the resistive film overlying the first portion, so that a portion of the resistive film remains over the second portion to form the resistor.
  • An alternative process order is to apply the resistive film prior to exposing the dielectric layer to radiation, and then exposing the dielectric layer through the resistive film. This technique requires that the thickness and electromagnetic properties of the resistive film permit electromagnetic penetration through the film to allow activation of the photosensitive characteristics of the photosensitive dielectric.
  • the resistive film is preferably a multilayer film that includes an electrically resistive layer, such as NiP, NiCr or another nickel-containing alloy, and a backing such as a layer of copper.
  • an electrically resistive layer such as NiP, NiCr or another nickel-containing alloy
  • a backing such as a layer of copper.
  • the copper layer can be selectively removed using conventional etchants to leave the resistive layer on the surface of the dielectric layer.
  • the resistive film can be formed by electroless plating or by evaporating or sputtering onto the dielectric layer.
  • the method of this invention also preferably entails applying a second dielectric layer over the first dielectric layer after developing the first dielectric layer, forming openings in the second dielectric layer to expose portions of the remnant electrically resistive film, and then plating the exposed portions of the resistive film to form terminals for electrical connection to the film.
  • the preferred method of this invention entails only a single metal etch using conventional etchants in order to selectively remove the backing of the film laminate. Therefore the present invention is not complicated by multiple etch steps with nonstandard etchants as are prior art methods for forming metal integral resistors. Importantly, the present method also achieves excellent edge definition of the resistor during the process of removing the excess portion of the resistive layer with the soluble portion of the dielectric layer. As a result of this technique, the width of the resistor can be accurately controlled without any undercutting of the resistor. Finally, the method of this invention achieves accurate placement of the terminals for the resistor using photodefinition, thereby accurately determining the electrical length of the resistor. Consequently, the dimensional and resistance tolerances of a metal integral resistor produced by the method of this invention are tighter than those possible with prior art methods.
  • FIGS. 1 through 3 are perspective views and FIG. 4 is a crosssectional view showing process steps for forming a metal integral resistor in accordance with a first embodiment of this invention
  • FIGS. 5 through 8 are perspective views showing process steps for forming a metal integral resistor in accordance with a second embodiment of this invention.
  • FIG. 9 is a perspective view of an annular resistor formed by the process steps of either FIGS. 1 through 4 or FIGS. 5 through 8 .
  • FIGS. 1 through 4 A portion of a circuit board 10 processed to have a metal integral resistor 12 in accordance with this invention is represented in FIGS. 1 through 4.
  • the resistor 12 comprises a resistive film 14 and a pair of terminations 16 that determine the electrical length of the resistor 12 .
  • accurate physical dimensions for the resistor 12 are achieved with this invention, such that the resistor 12 can have accurately controlled resistance tolerances. While a particular resistor-termination configuration is shown in FIG. 4, those skilled in the art will appreciate that numerous variations and modifications are possible, including those of FIGS. 8 and 9, and such variations and modifications are within the scope of this invention.
  • the circuit board 10 is shown as having a substrate 18 on which a dielectric layer 20 has been formed.
  • the substrate 18 can be any suitable material, including a printed wiring board, a flexible circuit, a ceramic or silicon substrate, or another dielectric layer of a multilayer circuit, though other suitable substrates and materials could also be used.
  • the dielectric layer 20 is formed of a positive or negative photoimagable thick-film polymer, such that known photoimaging and development techniques can be employed to pattern the dielectric layer 20 .
  • Suitable thick-film polymer compositions typically include a resin, photosensitive agents and hardeners.
  • the resin component can be any suitable liquid resin or solid resin, so as to enable the resin mixture to be readily deposited onto the surface of the substrate 18 in liquid form or as a laminate to form the dielectric layer 20 .
  • Resins that could be used include thermoplastic resins, thermosetting resins, elastomers and mixtures thereof, which when incorporated with a photosensitive material yield a photoimageable composition.
  • Desirable properties for the thick-film polymer include physical properties that remain stable throughout deposition and photoimaging of the dielectric layer 20 .
  • the dielectric layer 20 serves as a permanent dielectric layer of the circuit structure on the substrate 18 , such that the dielectric properties of the thin-film polymer also preferably remain stable throughout the deposition and photoimaging processes.
  • epoxies are particularly suitable as the resin for the dielectric layer 20 , with preferred epoxy-base compositions being LMB 7081 and LMB 7082 commercially available from Ciba-Geigy.
  • the dielectric layer 20 Due to the presence of photosensitive agents, exposure of the dielectric layer 20 to appropriate electromagnetic radiation can be performed through a mask (not shown) to precisely photochemically pattern the dielectric layer 20 .
  • the dielectric layer 20 is subsequently developed to remove soluble portions of the layer 20 that were not polymerized during photoimaging, while polymerized (insoluble) portions of the layer 20 remain adhered to the surface of the substrate 18 .
  • a first portion 22 of the dielectric layer 20 has been polymerized while the remaining portion 24 of the dielectric layer 20 surrounding the portion 22 remains unpolymerized.
  • the polymerized portion 22 establishes the width and length of the resistive layer 14 shown in FIG. 4 .
  • a laminate foil 26 has been applied to the surface of the dielectric layer 20 prior to development of the dielectric layer 20 .
  • the foil 26 includes a resistive layer 28 and a sacrificial carrier layer 30 that facilitates lamination of the thin resistive layer 28 to the dielectric layer 20 .
  • the resistive layer 28 is a nickel-base alloy, preferably a nickelphosphorus or nickel-chromium alloy, while the carrier layer 30 is a copper foil.
  • a preferred resistive layer 28 is formed of a nickel-phosphorus alloy containing a maximum of fifty weight percent of phosphorus, with the balance nickel and incidental impurities.
  • a preferred thickness for the resistive layer 28 is about 0.01 to about 0.5 micrometer to allow permeation of the developer through the layer 28 during development of the dielectric layer 20 .
  • a preferred thickness for the copper carrier layer 30 is about four to about fifty micrometers.
  • the dielectric layer 20 is then developed, and in doing so the portion of the resistive layer 28 overlying the unpolymerized portion 24 of the dielectric layer 20 is also removed with the dissolving dielectric material.
  • the portion of the resistive layer 28 remaining is the resistive film 14 of the resistor 12 shown in FIG. 4 .
  • a second photodefinable dielectric layer 32 is preferably applied to the circuit board 10 , i.e., over the substrate 18 and the remaining resistive film 14 .
  • This dielectric layer 32 is photoimaged and developed to form openings 34 through which the terminations 16 are formed, such as by known plating techniques. As a result, the edges of the termination 16 are photodefined such that the electrical length of the resistor 12 can be accurately determined.
  • the terminations 16 are formed by appropriately etching the copper carrier layer 30 , instead of completely removing the carrier layer 30 as done in FIGS. 1 through 4.
  • a disadvantage with the alternative approach is reduced tolerance control and undercutting of the terminations 16 as a result of the subtractive etching step used to form the terminations 16 from the copper carrier layer 30 .
  • the resulting resistor 12 is characterized by a precise width corresponding to the width of the polymerized portion 22 of the dielectric layer 20 achieved by photoimaging, and a precise length determined by the photoimaged openings 34 in the second dielectric layer 32 .
  • Modifications to the above process are foreseeable while retaining the desired accuracy made possible by photoimaging.
  • the dielectric layer 20 could be photoimaged through the resistive layer 28 , instead of photoimaging the dielectric layer 20 prior to laminating the foil 26 to the dielectric layer 20 as described above.
  • the resistive layer 28 also preferably has electromagnetic properties that enable electromagnetic penetration for the electromagnetic radiation of a predetermined frequency, propagational direction, and intensity sufficient to activate the photosensitive characteristics of the dielectric layer 20 .
  • the resistive layer 28 could be formed by evaporating, sputtering, or electroless plating a resistive film onto the dielectric layer 20 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Parts Printed On Printed Circuit Boards (AREA)
  • Apparatuses And Processes For Manufacturing Resistors (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Manufacturing Of Printed Circuit Boards (AREA)
  • Conductive Materials (AREA)

Abstract

A method for manufacturing a microelectronic assembly to have a resistor, and particularly a metal resistive film, with desirable processing and dimensional characteristics. The method generally entails applying a photosensitive dielectric to a substrate to form a dielectric layer. The dielectric layer is photoimaged to polymerize a first portion of the dielectric layer on a first region of the substrate, leaving the remainder of the dielectric layer unpolymerized. An electrically resistive film is then applied to the dielectric layer, and the dielectric layer is developed to remove concurrently the unpolymerized portion thereof and the portion of the resistive film overlying the unpolymerized portion, so that a portion of the resistive film remains over the second portion to form the resistor. An alternative process order is to apply the resistive film prior to exposing the dielectric layer to radiation, and then exposing the dielectric layer through the resistive film. The resistive film is preferably a multilayer film that includes an electrically resistive layer, such as NiP, NiCr or another nickel-containing alloy, and a sacrificial backing such as a layer of copper.

Description

This invention was made with Government support under Agreement No. F33615-96-2-1838 awarded by DARPA. The Government has certain rights in the invention.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention generally relates to electrical circuits and their fabrication. More particularly, this invention relates to a relatively uncomplicated process for forming thin-film metal resistors with improved dimensional tolerances.
2. Description of the Prior Art
Thin-film metal resistors have been employed in hybrid electronic circuits generally by vacuum deposition on small substrates. Nickel-based compositions such as nickel-chromium are often used, as well as other materials such as chromium silicide and tantalum nitride. Nickel-phosphorus thin film resistors have also been formed by lamination of large sheets of Ni-P-plated copper foil in printed circuit board constructions, with subsequent subtractive etching steps to define the resistors. These subtractive etching processes present the drawback of poor dimensional control due to the undercut effects of isotropic wet etching. To ensure a linear relationship between resistor aspect ratio (L/W) and resistance, a single resistor width is often used for all aspect ratios within a circuit, which imposes an undesirable restriction on the circuit layout or design. A second drawback of subtractive etching is that chemical etchants for the resistor metal are different from those typically employed in circuit board fabrication.
Accordingly, it would be desirable if a method were available that reduced the complexity of processing metal integral resistors while also promoting accurate control of resistance tolerances.
SUMMARY OF THE INVENTION
According to the present invention, there is provided a method for manufacturing a microelectronic assembly to have a resistor, and particularly a metal resistive film, with desirable processing and dimensional characteristics. The method generally entails applying a photosensitive dielectric to a substrate to form a dielectric layer. The dielectric layer is photoimaged such that a first portion of the dielectric layer on a first region of the substrate is soluble, while a second portion of the dielectric layer on a second region of the substrate is insoluble. An electrically resistive film is then applied to the dielectric layer, and the dielectric layer is developed to remove concurrently the first portion thereof and a portion of the resistive film overlying the first portion, so that a portion of the resistive film remains over the second portion to form the resistor. An alternative process order is to apply the resistive film prior to exposing the dielectric layer to radiation, and then exposing the dielectric layer through the resistive film. This technique requires that the thickness and electromagnetic properties of the resistive film permit electromagnetic penetration through the film to allow activation of the photosensitive characteristics of the photosensitive dielectric.
According to this invention, the resistive film is preferably a multilayer film that includes an electrically resistive layer, such as NiP, NiCr or another nickel-containing alloy, and a backing such as a layer of copper. Once laminated to the dielectric layer, the copper layer can be selectively removed using conventional etchants to leave the resistive layer on the surface of the dielectric layer. Alternatively, the resistive film can be formed by electroless plating or by evaporating or sputtering onto the dielectric layer. The method of this invention also preferably entails applying a second dielectric layer over the first dielectric layer after developing the first dielectric layer, forming openings in the second dielectric layer to expose portions of the remnant electrically resistive film, and then plating the exposed portions of the resistive film to form terminals for electrical connection to the film.
According to the above, the preferred method of this invention entails only a single metal etch using conventional etchants in order to selectively remove the backing of the film laminate. Therefore the present invention is not complicated by multiple etch steps with nonstandard etchants as are prior art methods for forming metal integral resistors. Importantly, the present method also achieves excellent edge definition of the resistor during the process of removing the excess portion of the resistive layer with the soluble portion of the dielectric layer. As a result of this technique, the width of the resistor can be accurately controlled without any undercutting of the resistor. Finally, the method of this invention achieves accurate placement of the terminals for the resistor using photodefinition, thereby accurately determining the electrical length of the resistor. Consequently, the dimensional and resistance tolerances of a metal integral resistor produced by the method of this invention are tighter than those possible with prior art methods.
Other objects and advantages of this invention will be better appreciated from the following detailed description.
BRIEF DESCRIPTION OF THE DRAWINGS
The above and other advantages of this invention will become more apparent from the following description taken in conjunction with the accompanying drawing, in which:
FIGS. 1 through 3 are perspective views and FIG. 4 is a crosssectional view showing process steps for forming a metal integral resistor in accordance with a first embodiment of this invention;
FIGS. 5 through 8 are perspective views showing process steps for forming a metal integral resistor in accordance with a second embodiment of this invention; and
FIG. 9 is a perspective view of an annular resistor formed by the process steps of either FIGS. 1 through 4 or FIGS. 5 through 8.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
A portion of a circuit board 10 processed to have a metal integral resistor 12 in accordance with this invention is represented in FIGS. 1 through 4. As shown in FIG. 4, the resistor 12 comprises a resistive film 14 and a pair of terminations 16 that determine the electrical length of the resistor 12. As will be described below with reference to FIGS. 1 through 4, accurate physical dimensions for the resistor 12 are achieved with this invention, such that the resistor 12 can have accurately controlled resistance tolerances. While a particular resistor-termination configuration is shown in FIG. 4, those skilled in the art will appreciate that numerous variations and modifications are possible, including those of FIGS. 8 and 9, and such variations and modifications are within the scope of this invention.
Referring to FIG. 1, the circuit board 10 is shown as having a substrate 18 on which a dielectric layer 20 has been formed. The substrate 18 can be any suitable material, including a printed wiring board, a flexible circuit, a ceramic or silicon substrate, or another dielectric layer of a multilayer circuit, though other suitable substrates and materials could also be used. The dielectric layer 20 is formed of a positive or negative photoimagable thick-film polymer, such that known photoimaging and development techniques can be employed to pattern the dielectric layer 20. Suitable thick-film polymer compositions typically include a resin, photosensitive agents and hardeners. The resin component can be any suitable liquid resin or solid resin, so as to enable the resin mixture to be readily deposited onto the surface of the substrate 18 in liquid form or as a laminate to form the dielectric layer 20. Resins that could be used include thermoplastic resins, thermosetting resins, elastomers and mixtures thereof, which when incorporated with a photosensitive material yield a photoimageable composition. Desirable properties for the thick-film polymer include physical properties that remain stable throughout deposition and photoimaging of the dielectric layer 20. According to this invention, the dielectric layer 20 serves as a permanent dielectric layer of the circuit structure on the substrate 18, such that the dielectric properties of the thin-film polymer also preferably remain stable throughout the deposition and photoimaging processes. For the above reasons, epoxies are particularly suitable as the resin for the dielectric layer 20, with preferred epoxy-base compositions being LMB 7081 and LMB 7082 commercially available from Ciba-Geigy.
Due to the presence of photosensitive agents, exposure of the dielectric layer 20 to appropriate electromagnetic radiation can be performed through a mask (not shown) to precisely photochemically pattern the dielectric layer 20. The dielectric layer 20 is subsequently developed to remove soluble portions of the layer 20 that were not polymerized during photoimaging, while polymerized (insoluble) portions of the layer 20 remain adhered to the surface of the substrate 18. In FIG. 1, a first portion 22 of the dielectric layer 20 has been polymerized while the remaining portion 24 of the dielectric layer 20 surrounding the portion 22 remains unpolymerized. As will become clear from the following discussion, the polymerized portion 22 establishes the width and length of the resistive layer 14 shown in FIG. 4.
In FIG. 2, a laminate foil 26 has been applied to the surface of the dielectric layer 20 prior to development of the dielectric layer 20. The foil 26 includes a resistive layer 28 and a sacrificial carrier layer 30 that facilitates lamination of the thin resistive layer 28 to the dielectric layer 20. In a preferred embodiment, the resistive layer 28 is a nickel-base alloy, preferably a nickelphosphorus or nickel-chromium alloy, while the carrier layer 30 is a copper foil. A preferred resistive layer 28 is formed of a nickel-phosphorus alloy containing a maximum of fifty weight percent of phosphorus, with the balance nickel and incidental impurities. A preferred thickness for the resistive layer 28 is about 0.01 to about 0.5 micrometer to allow permeation of the developer through the layer 28 during development of the dielectric layer 20. A preferred thickness for the copper carrier layer 30 is about four to about fifty micrometers. Once the foil 26 is laminated to the dielectric layer 20, the carrier layer 30 is removed to leave the resistive layer 28 adhered to the surface of the dielectric layer 20. If formed of copper, the carrier layer 30 can be readily stripped by known methods, such as with conventional alkaline ammoniacal etchants.
As shown in FIG. 3, the dielectric layer 20 is then developed, and in doing so the portion of the resistive layer 28 overlying the unpolymerized portion 24 of the dielectric layer 20 is also removed with the dissolving dielectric material. The portion of the resistive layer 28 remaining is the resistive film 14 of the resistor 12 shown in FIG. 4. Thereafter, a second photodefinable dielectric layer 32 is preferably applied to the circuit board 10, i.e., over the substrate 18 and the remaining resistive film 14. This dielectric layer 32 is photoimaged and developed to form openings 34 through which the terminations 16 are formed, such as by known plating techniques. As a result, the edges of the termination 16 are photodefined such that the electrical length of the resistor 12 can be accurately determined. In an alternative embodiment shown in FIGS. 5 through 8, the terminations 16 are formed by appropriately etching the copper carrier layer 30, instead of completely removing the carrier layer 30 as done in FIGS. 1 through 4. A disadvantage with the alternative approach is reduced tolerance control and undercutting of the terminations 16 as a result of the subtractive etching step used to form the terminations 16 from the copper carrier layer 30.
From the above, those skilled in the art will appreciate that the resulting resistor 12 is characterized by a precise width corresponding to the width of the polymerized portion 22 of the dielectric layer 20 achieved by photoimaging, and a precise length determined by the photoimaged openings 34 in the second dielectric layer 32. Modifications to the above process are foreseeable while retaining the desired accuracy made possible by photoimaging. For example, with sufficiently thin resistive layers 28 or optically transparent resistive layers 28 such as indium tin oxide, the dielectric layer 20 could be photoimaged through the resistive layer 28, instead of photoimaging the dielectric layer 20 prior to laminating the foil 26 to the dielectric layer 20 as described above. To do so, the resistive layer 28 also preferably has electromagnetic properties that enable electromagnetic penetration for the electromagnetic radiation of a predetermined frequency, propagational direction, and intensity sufficient to activate the photosensitive characteristics of the dielectric layer 20. Furthermore, the resistive layer 28 could be formed by evaporating, sputtering, or electroless plating a resistive film onto the dielectric layer 20.
While our invention has been described in terms of particular embodiments, it is apparent that other forms could be adopted by one skilled in the art. For example, as evidenced by the annular-shaped resistor 12 shown in FIG. 9, the configuration of the resistor 12 can vary considerably from those shown in FIGS. 1 through 8. Accordingly, the scope of our invention is to be limited only by the following claims.

Claims (11)

What is claimed is:
1. A method for manufacturing a microelectronic assembly having a resistor structure on a substrate having a first region and a second region, the method comprising the steps of:
applying a photosensitive dielectric to the substrate to form a first dielectric layer that covers the first region and the second region, the photosensitive dielectric being capable of a soluble state and an insoluble state;
exposing the first dielectric layer to electromagnetic radiation to produce the insoluble state for a first portion of the first dielectric layer on the first region and the soluble state for a second portion of the first dielectric layer on the second region;
laminating a multilayer film onto the first dielectric layer, said multilayer film comprising an electrically resistive layer and a carrier layer, said multilayer film being laminated such that the electrically resistive layer lies adjacent the dielectric layer and said carrier layer is exposed,
removing a portion of the carrier layer to expose the resistive layer overlying the second portion of the first dielectric layer; and
developing the first dielectric layer to remove concurrently the second portion of the first dielectric layer and a portion of the electrically resistive layer overlying the second portion of the first dielectric layer so that a remnant portion of the electrically resistive layer remains over the first portion of the first dielectric layer.
2. The method according to claim 1 wherein the electrically resistive layer is composed of nickel and a maximum of fifty weight percent of phosphorus.
3. The method according to claim 1 wherein the carrier layer is composed of copper and the electrically resistive layer is composed of nickel phosphorus.
4. The method according to claim 3 wherein the step of removing a portion of the carrier layer comprises etching the copper to expose the nickel phosphorus.
5. The method according to claim 1 further comprising the step of fabricating the multilayer film comprising a resistive layer and a carrier layer, the resistive layer composed of an electrically resistive material selected from the group consisting of a nickel alloy, nickel-phosphorus, and nickel-chromium.
6. The method according to claim 1 further comprising the step of fabricating the multilayer film comprising a resistive layer and a carrier layer, the resistive layer composed of a nickel-phosphorus alloy and having a thickness within a range of approximately 0.01 micrometer to approximately 0.5 micrometer.
7. The method according to claim 1 further comprising the step of fabricating the multilayer film comprising a resistive layer and a carrier layer, the carrier layer composed of a copper foil and having a thickness within a range from approximately 4 micrometers to approximately 50 micrometers and the resistive layer composed of a nickel-phosphorus alloy and having a thickness within a range of approximately 0.01 micrometer to approximately 0.5 micrometer.
8. The method according to claim 1 wherein the step of exposing the first dielectric layer is accomplished by selectively exposing the first dielectric layer through the electrically resistive layer, the method further comprising the step of forming the electrically resistive layer to have a thickness and electromagnetic properties that enable electromagnetic penetration through the electrically resistive layer for the electromagnetic radiation of a frequency, a propagational direction, and a intensity sufficient to activate photosensitive characteristics of the photosensitive dielectric thereby yielding the soluble state on the second region and the insoluble state on the first region.
9. The method according to claim 1 wherein the step of developing the first dielectric layer is performed to yield the remnant portion of the electrically resistive layer at a desired resistor location.
10. The method according to claim 1 wherein the step of removing a portion of the carrier layer to expose the resistive layer overlying the second portion of the first dielectric layer includes concurrently removing a portion of the carrier layer overlying the first portion of the first dielectric layer, and wherein the method further comprises the steps of:
applying a second dielectric layer to the substrate to cover the remnant portion of the electrically resistive layer, and forming openings in the second dielectric layer to expose the remnant portion of the electrically resister layer, and
plating metal through the openings in the second dielectric layer to form terminations connected to the electrically resistive layer.
11. The method according to claim 1 wherein the step of removing a portion of the carrier layer includes etching the carrier layer to define terminations overlying the first portion of the first dielectric layer.
US09/111,189 1998-07-07 1998-07-07 Method for manufacturing an integral thin-film metal resistor Expired - Fee Related US6232042B1 (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
US09/111,189 US6232042B1 (en) 1998-07-07 1998-07-07 Method for manufacturing an integral thin-film metal resistor
JP2000558425A JP2002520809A (en) 1998-07-07 1999-06-29 Integrated thin-film metal resistors with improved tolerances and simplified processing
DE69935780T DE69935780T2 (en) 1998-07-07 1999-06-29 METALLIC INTEGRAL THIN-RESISTANT WITH IMPROVED TOLERANCE AND SIMPLIFIED PROCESSING
AT99939643T ATE359539T1 (en) 1998-07-07 1999-06-29 METALLIC INTEGRAL THIN FILM RESISTOR WITH IMPROVED TOLERANCE AND SIMPLIFIED PROCESSING
EP99939643A EP1053507B1 (en) 1998-07-07 1999-06-29 Integral thin-film metal resistor with improved tolerance and simplified processing
PCT/US1999/014755 WO2000002088A1 (en) 1998-07-07 1999-06-29 Integral thin-film metal resistor with improved tolerance and simplified processing
TW088111519A TW425579B (en) 1998-07-07 1999-07-13 Integral thin-film metal resistor with improved tolerance and simplified processing

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/111,189 US6232042B1 (en) 1998-07-07 1998-07-07 Method for manufacturing an integral thin-film metal resistor

Publications (1)

Publication Number Publication Date
US6232042B1 true US6232042B1 (en) 2001-05-15

Family

ID=22337051

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/111,189 Expired - Fee Related US6232042B1 (en) 1998-07-07 1998-07-07 Method for manufacturing an integral thin-film metal resistor

Country Status (7)

Country Link
US (1) US6232042B1 (en)
EP (1) EP1053507B1 (en)
JP (1) JP2002520809A (en)
AT (1) ATE359539T1 (en)
DE (1) DE69935780T2 (en)
TW (1) TW425579B (en)
WO (1) WO2000002088A1 (en)

Cited By (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6440318B1 (en) * 1999-03-16 2002-08-27 Motorola, Inc. Printed circuit board with a multilayer integral thin-film metal resistor and method therefor
US20030133275A1 (en) * 2002-01-11 2003-07-17 Toshihiro Miyake Printed circuit board with a built-in passive device, manufacturing method of the printed circuit board, and elemental board for the printed circuit board
US6632591B2 (en) * 1999-10-27 2003-10-14 Andrew T. Hunt Nanolaminated thin film circuitry materials
US6671945B2 (en) * 2001-01-19 2004-01-06 Vishay Intertechnology, Inc. Method for making a resistor using resistive foil
US6727780B2 (en) * 2001-10-24 2004-04-27 Sun Microsystems, Inc. Adding electrical resistance in series with bypass capacitors using annular resistors
US6738600B1 (en) * 2000-08-04 2004-05-18 Harris Corporation Ceramic microelectromechanical structure
US20040104483A1 (en) * 2002-11-20 2004-06-03 Goodner Michael D. Plating a conductive material on a dielectric material
US20040136229A1 (en) * 2002-03-07 2004-07-15 Bhakta Jayesh R. Arrangement of integrated circuits in a memory module
US20040192039A1 (en) * 2003-03-27 2004-09-30 E Touch Corporation Method of fabricating a multi-layer circuit structure having embedded polymer resistors
US20040187297A1 (en) * 2003-03-27 2004-09-30 E Touch Corporation Method of fabricating a polymer resistor in an interconnection via
US20050018495A1 (en) * 2004-01-29 2005-01-27 Netlist, Inc. Arrangement of integrated circuits in a memory module
US20050086037A1 (en) * 2003-09-29 2005-04-21 Pauley Robert S. Memory device load simulator
US20060070978A1 (en) * 2000-07-11 2006-04-06 Sony Chemicals Corp. Method for manufacturing a bump-attached wiring circuit board
US7122898B1 (en) 2005-05-09 2006-10-17 International Business Machines Corporation Electrical programmable metal resistor
US20070293000A1 (en) * 2006-06-16 2007-12-20 Chih-Chao Yang Metal resistor, resistor material and method
US20080079167A1 (en) * 2006-10-03 2008-04-03 International Business Machines Corporation High-density 3-dimensional resistors
CN101227800B (en) * 2008-02-03 2011-05-04 华为终端有限公司 Apparatus and method for implementing high-precision buried resistance
US20110169517A1 (en) * 2008-09-05 2011-07-14 Kim Sang-Hee Mems probe card and method of manufacturing same
US8530320B2 (en) 2011-06-08 2013-09-10 International Business Machines Corporation High-nitrogen content metal resistor and method of forming same
US9824967B1 (en) 2016-07-28 2017-11-21 International Business Machines Corporation Semiconductor resistor structures embedded in a middle-of-the-line (MOL) dielectric
US9831301B1 (en) 2016-09-19 2017-11-28 International Business Machines Corporation Metal resistor structures with nitrogen content
US9853025B1 (en) 2016-10-14 2017-12-26 International Business Machines Corporation Thin film metallic resistors formed by surface treatment of insulating layer
US9972672B1 (en) 2017-01-11 2018-05-15 International Business Machines Corporation Tunable resistor with curved resistor elements
US9972671B2 (en) 2016-04-19 2018-05-15 International Business Machines Corporation Metal resistors having varying resistivity
US9985088B2 (en) 2016-04-19 2018-05-29 International Business Machines Corporation Metal resistors having nitridized metal surface layers with different nitrogen content
US9991330B1 (en) 2017-01-11 2018-06-05 International Business Machines Corporation Resistors with controlled resistivity
US10020358B2 (en) 2016-04-19 2018-07-10 International Business Machines Corporation Metal resistors having nitridized dielectric surface layers and nitridized metal surface layers
US10283583B2 (en) * 2017-01-11 2019-05-07 International Business Machines Corporation 3D resistor structure with controlled resistivity
CN112055460A (en) * 2020-09-01 2020-12-08 王川川 Resistance material, copper-clad plate containing resistance layer and manufacturing method of printed circuit board

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3719508A (en) * 1971-11-16 1973-03-06 Shipley Co Electroless nickel solution
US4786564A (en) * 1987-02-25 1988-11-22 Komag, Inc. Method for manufacturing a magnetic disk having reduced bit shift, minimized noise, increased resolution and uniform magnetic characteristics, and the resulting disk
US4888574A (en) 1985-05-29 1989-12-19 501 Ohmega Electronics, Inc. Circuit board material and method of making
US4892776A (en) 1987-09-02 1990-01-09 Ohmega Electronics, Inc. Circuit board material and electroplating bath for the production thereof
US5053318A (en) * 1989-05-18 1991-10-01 Shipley Company Inc. Plasma processing with metal mask integration
US5347258A (en) 1993-04-07 1994-09-13 Zycon Corporation Annular resistor coupled with printed circuit board through-hole
US5403672A (en) 1992-08-17 1995-04-04 Hitachi Chemical Co., Ltd. Metal foil for printed wiring board and production thereof
US5560812A (en) 1993-12-16 1996-10-01 Kiyokawa Plating Industries Co., Ltd. Method for producing a metal film resistor
US5679498A (en) * 1995-10-11 1997-10-21 Motorola, Inc. Method for producing high density multi-layer integrated circuit carriers
WO2000007197A2 (en) * 1998-07-31 2000-02-10 Oak-Mitsui Inc. Composition and method for manufacturing integral resistors in printed circuit boards
US6171921B1 (en) * 1998-06-05 2001-01-09 Motorola, Inc. Method for forming a thick-film resistor and thick-film resistor formed thereby

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6457695A (en) * 1987-08-27 1989-03-03 Nec Corp Hybrid integrated circuit
JPH0256997A (en) * 1988-08-22 1990-02-26 Nec Corp Thin-film multilayer circuit substrate
US5122439A (en) * 1989-08-28 1992-06-16 International Business Machines Corp. Forming a pattern on a substrate

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3719508A (en) * 1971-11-16 1973-03-06 Shipley Co Electroless nickel solution
US4888574A (en) 1985-05-29 1989-12-19 501 Ohmega Electronics, Inc. Circuit board material and method of making
US4786564A (en) * 1987-02-25 1988-11-22 Komag, Inc. Method for manufacturing a magnetic disk having reduced bit shift, minimized noise, increased resolution and uniform magnetic characteristics, and the resulting disk
US4892776A (en) 1987-09-02 1990-01-09 Ohmega Electronics, Inc. Circuit board material and electroplating bath for the production thereof
US5336391A (en) 1987-09-02 1994-08-09 Ohmega Electronics, Inc. Method for producing a circuit board material employing an improved electroplating bath
US5053318A (en) * 1989-05-18 1991-10-01 Shipley Company Inc. Plasma processing with metal mask integration
US5403672A (en) 1992-08-17 1995-04-04 Hitachi Chemical Co., Ltd. Metal foil for printed wiring board and production thereof
US5347258A (en) 1993-04-07 1994-09-13 Zycon Corporation Annular resistor coupled with printed circuit board through-hole
US5560812A (en) 1993-12-16 1996-10-01 Kiyokawa Plating Industries Co., Ltd. Method for producing a metal film resistor
US5679498A (en) * 1995-10-11 1997-10-21 Motorola, Inc. Method for producing high density multi-layer integrated circuit carriers
US6171921B1 (en) * 1998-06-05 2001-01-09 Motorola, Inc. Method for forming a thick-film resistor and thick-film resistor formed thereby
WO2000007197A2 (en) * 1998-07-31 2000-02-10 Oak-Mitsui Inc. Composition and method for manufacturing integral resistors in printed circuit boards

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Mahler, et al., "Planar Resistor Technology for High-Speed Multilayer Boards", Electronic Packaging & Production, Jan., 1986, pp. 1-5.

Cited By (57)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6440318B1 (en) * 1999-03-16 2002-08-27 Motorola, Inc. Printed circuit board with a multilayer integral thin-film metal resistor and method therefor
US6632591B2 (en) * 1999-10-27 2003-10-14 Andrew T. Hunt Nanolaminated thin film circuitry materials
US20060070978A1 (en) * 2000-07-11 2006-04-06 Sony Chemicals Corp. Method for manufacturing a bump-attached wiring circuit board
US7520053B2 (en) * 2000-07-11 2009-04-21 Sony Corporation Method for manufacturing a bump-attached wiring circuit board
US7035591B2 (en) 2000-08-04 2006-04-25 Harris Corporation Ceramic microelectromechanical structure
US6738600B1 (en) * 2000-08-04 2004-05-18 Harris Corporation Ceramic microelectromechanical structure
US20040198231A1 (en) * 2000-08-04 2004-10-07 Harris Corporation Ceramic microelectromechanical structure
US6671945B2 (en) * 2001-01-19 2004-01-06 Vishay Intertechnology, Inc. Method for making a resistor using resistive foil
US6680668B2 (en) 2001-01-19 2004-01-20 Vishay Intertechnology, Inc. Fast heat rise resistor using resistive foil
US20050224454A1 (en) * 2001-01-19 2005-10-13 Vishay Intertechnology, Inc. Method for manufacturing a fast heat rise resistor
US7247250B2 (en) * 2001-01-19 2007-07-24 Vishay Intertechnology, Inc. Method for manufacturing a fast heat rise resistor
US6727780B2 (en) * 2001-10-24 2004-04-27 Sun Microsystems, Inc. Adding electrical resistance in series with bypass capacitors using annular resistors
US7286367B2 (en) 2002-01-11 2007-10-23 Denso Corporation Printed circuit board with a built-in passive device, manufacturing method of the printed circuit board, and elemental board for the printed circuit board
US20030133275A1 (en) * 2002-01-11 2003-07-17 Toshihiro Miyake Printed circuit board with a built-in passive device, manufacturing method of the printed circuit board, and elemental board for the printed circuit board
US6930903B2 (en) 2002-03-07 2005-08-16 Netlist, Inc. Arrangement of integrated circuits in a memory module
US20040136229A1 (en) * 2002-03-07 2004-07-15 Bhakta Jayesh R. Arrangement of integrated circuits in a memory module
US6867473B2 (en) * 2002-11-20 2005-03-15 Intel Corporation Plating a conductive material on a dielectric material
US20040104483A1 (en) * 2002-11-20 2004-06-03 Goodner Michael D. Plating a conductive material on a dielectric material
US20040187297A1 (en) * 2003-03-27 2004-09-30 E Touch Corporation Method of fabricating a polymer resistor in an interconnection via
US20040192039A1 (en) * 2003-03-27 2004-09-30 E Touch Corporation Method of fabricating a multi-layer circuit structure having embedded polymer resistors
US20050086037A1 (en) * 2003-09-29 2005-04-21 Pauley Robert S. Memory device load simulator
US20050018495A1 (en) * 2004-01-29 2005-01-27 Netlist, Inc. Arrangement of integrated circuits in a memory module
US7122898B1 (en) 2005-05-09 2006-10-17 International Business Machines Corporation Electrical programmable metal resistor
US20060249846A1 (en) * 2005-05-09 2006-11-09 International Business Machines Corporation Electrical programmable metal resistor
US20080132058A1 (en) * 2005-05-09 2008-06-05 International Business Machines Corporation Electrical programmable metal resistor
US7651892B2 (en) 2005-05-09 2010-01-26 International Business Machines Corporation Electrical programmable metal resistor
US7479869B2 (en) 2006-06-16 2009-01-20 International Business Machines Corporation Metal resistor and resistor material
US20080030298A1 (en) * 2006-06-16 2008-02-07 Chih-Chao Yang Metal resistor, resistor material and method
US7314786B1 (en) 2006-06-16 2008-01-01 International Business Machines Corporation Metal resistor, resistor material and method
US20070293000A1 (en) * 2006-06-16 2007-12-20 Chih-Chao Yang Metal resistor, resistor material and method
US20080079167A1 (en) * 2006-10-03 2008-04-03 International Business Machines Corporation High-density 3-dimensional resistors
US7488682B2 (en) 2006-10-03 2009-02-10 International Business Machines Corporation High-density 3-dimensional resistors
US20090140387A1 (en) * 2006-10-03 2009-06-04 International Business Machines Corporation High-density 3-dimensional resistors
US8035228B2 (en) 2006-10-03 2011-10-11 International Business Machines Corporation High-density 3-dimensional resistors
CN101227800B (en) * 2008-02-03 2011-05-04 华为终端有限公司 Apparatus and method for implementing high-precision buried resistance
US20110169517A1 (en) * 2008-09-05 2011-07-14 Kim Sang-Hee Mems probe card and method of manufacturing same
US8530320B2 (en) 2011-06-08 2013-09-10 International Business Machines Corporation High-nitrogen content metal resistor and method of forming same
US9972671B2 (en) 2016-04-19 2018-05-15 International Business Machines Corporation Metal resistors having varying resistivity
US10249702B2 (en) 2016-04-19 2019-04-02 International Business Machines Corporation Metal resistors having varying resistivity
US10276649B2 (en) 2016-04-19 2019-04-30 International Business Machines Corporation Metal resistors having nitridized dielectric surface layers and nitridized metal surface layers
US10249703B2 (en) 2016-04-19 2019-04-02 International Business Machines Corporation Metal resistors having nitridized metal surface layers with different nitrogen content
US10020358B2 (en) 2016-04-19 2018-07-10 International Business Machines Corporation Metal resistors having nitridized dielectric surface layers and nitridized metal surface layers
US9985088B2 (en) 2016-04-19 2018-05-29 International Business Machines Corporation Metal resistors having nitridized metal surface layers with different nitrogen content
US9824967B1 (en) 2016-07-28 2017-11-21 International Business Machines Corporation Semiconductor resistor structures embedded in a middle-of-the-line (MOL) dielectric
US10115665B2 (en) 2016-07-28 2018-10-30 International Business Machines Corporation Semiconductor resistor structures embedded in a middle-of-the-line (MOL) dielectric
US9831301B1 (en) 2016-09-19 2017-11-28 International Business Machines Corporation Metal resistor structures with nitrogen content
US10770537B2 (en) 2016-09-19 2020-09-08 International Business Machines Corporation Metal resistor structures with nitrogen content
US9853025B1 (en) 2016-10-14 2017-12-26 International Business Machines Corporation Thin film metallic resistors formed by surface treatment of insulating layer
US9972672B1 (en) 2017-01-11 2018-05-15 International Business Machines Corporation Tunable resistor with curved resistor elements
US9991330B1 (en) 2017-01-11 2018-06-05 International Business Machines Corporation Resistors with controlled resistivity
US10217809B2 (en) 2017-01-11 2019-02-26 International Business Machines Corporation Method of forming resistors with controlled resistivity
US10211279B2 (en) 2017-01-11 2019-02-19 International Business Machines Corporation Tunable resistor with curved resistor elements
US10283583B2 (en) * 2017-01-11 2019-05-07 International Business Machines Corporation 3D resistor structure with controlled resistivity
US10325978B2 (en) 2017-01-11 2019-06-18 International Business Machines Corporation Resistors with controlled resistivity
US10211280B2 (en) 2017-01-11 2019-02-19 International Business Machines Corporation Method of forming tunable resistor with curved resistor elements
CN112055460A (en) * 2020-09-01 2020-12-08 王川川 Resistance material, copper-clad plate containing resistance layer and manufacturing method of printed circuit board
CN112055460B (en) * 2020-09-01 2022-12-06 王川川 Resistance material, copper-clad plate containing resistance layer and manufacturing method of printed circuit board

Also Published As

Publication number Publication date
JP2002520809A (en) 2002-07-09
EP1053507A1 (en) 2000-11-22
TW425579B (en) 2001-03-11
ATE359539T1 (en) 2007-05-15
EP1053507A4 (en) 2002-07-24
DE69935780T2 (en) 2007-12-27
WO2000002088A1 (en) 2000-01-13
DE69935780D1 (en) 2007-05-24
EP1053507B1 (en) 2007-04-11

Similar Documents

Publication Publication Date Title
US6232042B1 (en) Method for manufacturing an integral thin-film metal resistor
EP1082732B1 (en) Printed circuit board with a multilayer integral thin-film metal resistor and method therefor
EP1101228B1 (en) Polymer thick-film resistor printed on planar circuit board surface
US6130601A (en) Thick-film resistor having concentric terminals and method therefor
EP1090401B1 (en) Photodefined integral capacitor with self-aligned dielectric and electrodes and method therefor
US6229098B1 (en) Method for forming a thick-film resistor and thick-film resistor formed thereby
CA2345829C (en) Process to manufacture tight tolerance embedded elements for printed circuit boards
KR100771030B1 (en) Bump-attached wiring circuit board and method for manufacturing same
US4964947A (en) Method of manufacturing double-sided wiring substrate
US6606793B1 (en) Printed circuit board comprising embedded capacitor and method of same
US6280907B1 (en) Process for forming polymer thick film resistors and metal thin film resistors on a printed circuit substrate
JPH06268355A (en) Printed wiring board and manufacture thereof
CA1088210A (en) Substrate assembly for an electronic circuit having multilayered wirings, each comprising thin titanium and nickel base films for a wiring metal film
JP4626282B2 (en) Manufacturing method of resistance element built-in substrate
JPH0541573A (en) Manufacture of printed circuit board
WO1988005990A1 (en) Cladding of substrates with thick metal circuit patterns
JPH11289151A (en) Surface protection layer forming method for circuit substrate
JPH066030A (en) Manufacturing method of both surface flexible substrate
JPH02146790A (en) Manufacture of printed wiring board incorporating resistor
JPS60163497A (en) Method of producing multilayer circuit board

Legal Events

Date Code Title Description
AS Assignment

Owner name: MOTOROLA, INC., ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DUNN, GREGORY J.;SAVIC, JOVICA;BEUHLER, ALLYSON;REEL/FRAME:009304/0446

Effective date: 19980707

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: MOTOROLA SOLUTIONS, INC., ILLINOIS

Free format text: CHANGE OF NAME;ASSIGNOR:MOTOROLA, INC;REEL/FRAME:026081/0001

Effective date: 20110104

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20130515