US6038188A - Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor intergrated circuit, and semiconductor memory - Google Patents

Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor intergrated circuit, and semiconductor memory Download PDF

Info

Publication number
US6038188A
US6038188A US08/739,982 US73998296D US6038188A US 6038188 A US6038188 A US 6038188A US 73998296 D US73998296 D US 73998296D US 6038188 A US6038188 A US 6038188A
Authority
US
United States
Prior art keywords
circuit
pair
source
voltage
ground line
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/739,982
Inventor
Hironori Akamatsu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Application granted granted Critical
Publication of US6038188A publication Critical patent/US6038188A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • G11C7/1057Data output buffers, e.g. comprising level conversion circuits, circuits for adapting load
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/409Read-write [R-W] circuits 
    • G11C11/4096Input/output [I/O] data management or control circuits, e.g. reading or writing circuits, I/O drivers or bit-line switches 
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/02Disposition of storage elements, e.g. in the form of a matrix array
    • G11C5/025Geometric lay-out considerations of storage- and peripheral-blocks in a semiconductor storage device
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1048Data bus control circuits, e.g. precharging, presetting, equalising
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • G11C7/106Data output latches
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • G11C7/1069I/O lines read out arrangements

Definitions

  • the present invention relates to a data transmission circuit, data line driving circuit and amplifying circuit for use in the data transmission circuit, and semiconductor integrated circuit and semiconductor memory each of which comprises the data transmission circuit.
  • DRAM dynamic RAM
  • LSI semiconductor integrated circuits
  • Japanese Laid-Open Patent Publication No. 4-211515 discloses a data transmission circuit which operates with a small amplitude based on an internal source voltage that has been reduced (reduced voltage).
  • a driver circuit composed of CMOS transistors drives a single data line for transmitting data with a small amplitude.
  • a receiver circuit receives a signal having a small amplitude from the data line and converts it to a signal having a larger amplitude.
  • the conventional data transmission circuit mentioned above is disadvantageous in that, if a wire for transmitting data becomes considerably long, an input IN of the receiver circuit shown in FIG. 18 changes only slowly, resulting in a lower operating speed. This is because the receiver circuit will not operate till the input IN thereof reaches (VCL-Vtn) or (VSL-Vtp) and that it is composed of a source-follower circuit, so that Vtn and Vtp are increased due to a body effect.
  • the conventional data transmission circuit requires two power supplies VCL and VSL, which causes an increase in power consumption accordingly.
  • the input part of the receiver circuit of an NMOS and PMOS, each having lower Vtn and Vtp.
  • NMOS and PMOS each having lower Vtn and Vtp.
  • more steps and more masks are needed in their fabrication processes.
  • the present invention has been achieved in view of the foregoing. It is therefore an object of the present invention to implement higher-speed data transmission consuming lower power even if a long wire is installed.
  • a data transmission circuit for use in a semiconductor integrated circuit comprises, as shown in FIG. 6: a first circuit (driver circuit) 6a for converting a first pair of differential signals, each having a first amplitude, to a second pair of differential signals, each having a second amplitude smaller than the above first amplitude; a pair of signal lines (pair of data lines) 20 for transmitting the second pair of differential signals obtained through the conversion by the above first circuit 6a; a second circuit (amplifying circuit) 30 for converting the second pair of differential signals transmitted through the above pair of signal lines 20 to a third pair of differential signals, each having a third amplitude; and a third circuit (latch circuit) 40 for latching the third pair of differential signals obtained through the conversion by the above second circuit 30.
  • a first circuit (driver circuit) 6a for converting a first pair of differential signals, each having a first amplitude, to a second pair of differential signals, each having a second amplitude smaller than the above first amplitude
  • data transmission through the pair of data lines 20 can be implemented by means of the second pair of differential signals, each having a voltage amplitude smaller than that of the first pair of differential signals (pair of differential input signals). Consequently, even when the wire length of the pair of data lines 20 is large, the influence on data transmission of the parasitic resistance and parasitic capacitance of the pair of data lines 20 on data transition can be suppressed as well as a charging and discharging current and signal delay can be reduced, thus realizing a semiconductor integrated circuit which operates at a high speed and consumes lower power. Moreover, since a peak current can be reduced due to the reduced charging and discharging current, the reliability and noise resistance of signal lines can be improved. Furthermore, since the third circuit 40 is provided in the lower stage of the second circuit 30, the output load on the second circuit 30 is reduced so that the second circuit 30 can be reduced in size, thereby suppressing a current flowing from a power-source terminal to a ground terminal.
  • a ground line of the above first circuit is provided independently of ground lines of other circuits in the above semiconductor integrated circuit.
  • the operation of the above second circuit is halted in synchronization with the latching of the above third pair of differential signals by the above third circuit.
  • power consumption of the semiconductor integrated circuit can further be reduced.
  • the above data transmission circuit further comprises, as shown in FIG. 11, a fourth circuit (equalizing circuit) 60 for equalizing the potentials of the above pair of signal lines (pair of data lines) 20.
  • a fourth circuit (equalizing circuit) 60 for equalizing the potentials of the above pair of signal lines (pair of data lines) 20.
  • a data line driving circuit (driver circuit) 6a for differentially driving a pair of data lines 20 in a semiconductor integrated circuit comprises, as shown in FIG. 6: a pair of differential input terminals 11 and 12 for accepting a first pair of differential signals each having a first amplitude; a pair of differential output terminals 14 and 15 connected to the above pair of data lines 20 so as to output a second pair of differential signals each having a second amplitude; a first NMOS transistor Qn11 having a gate connected to one terminal 11 of the above pair of differential input terminals 11 and 12, a drain connected to one terminal 14 of the above pair of differential output terminals 14 and 15, and a source connected to a power source line; a second NMOS transistor Qn12 having a gate connected to the other terminal 12 of the above pair of differential input terminals 11 and 12, a drain connected to the drain of the above first NMOS transistor Qn11, and a source connected to a ground line; a third NMOS transistor Qn13 having
  • the data line driving circuit 6a is composed of the NMOS transistors, a large voltage can be obtained between the gate and source of each of the NMOS transistors Qn11 to Qn14. Even when the lower-limit value of the threshold voltages of the NMOS transistors is constrained to 0.3 V to 0.6 V, a large force to drive the pair of signal lines can be obtained, so that high-speed data transmission can be implemented with a voltage amplitude smaller than 1.5 V without increasing leakage currents flowing in the off state.
  • the data line driving circuit 6a according to the present invention requires only one power source, whereas a conventional data line driving circuit composed of CMOS transistors requires two power sources, so that power consumption of the semiconductor integrated circuit can further be reduced. Furthermore, since the data line driving circuit can be composed solely of the NMOS transistors, it can be fabricated easily.
  • the threshold voltages of the above first and third NMOS transistors Qn11 and Qn13 are lower than the threshold voltages of the above second and fourth NMOS transistors Qn12 and Qn14.
  • a conventional lower-limit value approximately 0.3 to 0.6 V
  • leakage currents flowing through the Qn11 and Qn13 in the off state are prevented by the second and fourth NMOS transistors Qn12 and Qn14 positioned on the ground side. Consequently, by setting the threshold voltages of the Qn11 and Qn13 lower than the threshold voltages of the Qn12 and Qn14, the driving forces of the Qn11 and Qn13 can further be enhanced without increasing the leakage currents flowing in the off state.
  • an amplifying circuit for amplifying a pair of differential signals inside a semiconductor integrated circuit comprises, as shown in FIG. 17: a pair of differential input terminals 31 and 32 for accepting the above pair of differential signals; an amplifier 36 for amplifying the pair of differential signals inputted via the above pair of differential input terminals 31 and 32; a pair of differential output terminals 34 and 35 for outputting the pair of differential signals which have been amplified by the above amplifier 36; and a power source controller 37 for controlling power supply to the above amplifier 36 based on outputs from the above pair of differential output terminals 34 and 35.
  • the above power source controller 37 comprises, as shown in FIG. 17, first and second PMOS transistors Qp37 and Qp38 which are connected in series to each other and which are interposed between a power source line and the above amplifier 36, wherein the above first PMOS transistor Qp37 has its gate connected to one terminal 35 of the above pair of differential output terminals 34 and 35, and the above second PMOS transistor Qp38 has its gate connected to the other terminal 34 of the above pair of differential output terminals 34 and 35.
  • the above structure since outputs are the pair of differential signals, at least either of the first and second PMOS transistors Qp37 and Qp38 constituting the power source controller 37 is surely turned off.
  • a semiconductor integrated circuit comprises, as shown in FIG. 9: a main source wiring system 56 and a subordinate source wiring system 57, each having a power source line and a ground line; a first circuit block 51 connected directly to the above main source wiring system 56; a second circuit block 52 connected directly to the above subordinate source wiring system 57; and a source-system coupled circuit 70 interposed between the above main source wiring system 56 and subordinate source wiring system 57 so as to prevent noise propagation from the above first circuit block 51 to the above second circuit block 52.
  • the source-system coupled circuit 70 interposed between the main source wiring system 56 and subordinate source wiring system 57 suppresses the noise propagation from the first circuit block 51 to the second circuit block 52.
  • the above source-system coupled circuit 70 comprises, as shown in FIG. 9, first and second NMOS transistors Qn71 and Qn72 which are connected in parallel to each other and which are interposed between the ground line of the above main source wiring system 56 and the ground line of the above subordinate source wiring system 57, the above first NMOS transistor Qn71 has its gate supplied with a control clock, and the above second NMOS transistor Qn72 has its gate connected to the ground line of the above subordinate source wiring system 57.
  • the ground line 56 for the main source wiring system is connected to the ground line 57 for the subordinate source wiring system with a low impedance.
  • the second NMOS transistor Qn72 functions as a MOS diode for preventing the noise propagation from the ground line 56 for the main source wiring system to the ground line 57 for the subordinate source wiring system. Consequently, even when the second circuit block 52 has a driver circuit which handles the above pair of differential signals, each having the smaller voltage amplitude, the malfunction thereof can be prevented.
  • a first semiconductor memory comprises, as shown in FIG. 1 or FIG. 2: a data processing unit 3 and at least one memory unit 2 disposed on a single semiconductor chip 1; and a pad 4 disposed on the above semiconductor chip 1 so as to perform at least either of the inputting of a signal from the outside of the semiconductor chip 1 or the outputting of a signal to the outside thereof, the above pad 4 being disposed between that portion of the above semiconductor chip 1 in which the above memory unit 2 is disposed and that portion of the above semiconductor chip 1 in which the above data processing unit 3 is disposed.
  • the memory unit 2 and data processing unit 3 are provided on the same semiconductor chip 1, a conventional data exchange between a memory chip and a data processing chip becomes no more necessary, so that the data transmission speed can be increased easily, thus providing a data processing system that is simple and densely packed. Moreover, since it is no more necessary to provide a data bus for connecting the memory chip to the data processing chip on the board, a current for driving the data bus on the board can be saved, thereby reducing power consumption of the data processing system. In addition, since the pad 4 is disposed at precisely the midpoint between the memory unit 2 and data processing unit 3, the lengths of wires connecting the pad 4 to the memory unit 2 and connecting the pad 4 to the data processing unit 3 can be reduced.
  • the above data processing unit 3 is disposed in the central portion of the above semiconductor chip 1, the above plurality of memory units 2 are disposed in the marginal portion of the above semiconductor chip 1, and the above pad 4 is disposed in the intermediate portion positioned between the central portion and marginal portion of the above semiconductor chip 1.
  • the data processing unit 3 is disposed in the central portion of the semiconductor chip 1 and the plurality of memory units 2 are disposed in the marginal portion of the semiconductor chip 1, so that the lengths of wires connecting the memory units 2 to the data processing unit 3 are equal. Consequently, and undesired reduction in the operating speed which results from the access of the processing unit 3 to a specific memory unit 2 can be prevented.
  • a second semiconductor memory comprises, as shown in FIG. 3(a) and 3(b): a memory array 122 and data processing unit 3 disposed on a single semiconductor chip 1; a source voltage terminal (source voltage pad) 125 disposed on the above semiconductor chip 1 so as to supply a source voltage to the above memory array 122 and data processing unit 3; a ground voltage terminal (ground voltage pad) 126 disposed on the above semiconductor chip 1 so as to supply a ground voltage to the above memory array 122 and data processing unit 3; a memory array supply voltage generating circuit (reference voltage generating circuit) 127 disposed on the above semiconductor chip 1 so as to receive the source voltage from the above source voltage terminal 125 and the ground voltage from the above ground voltage terminal 126 and generate a memory array supply voltage to be supplied to the above memory array 122; and a means for cutting off a current (switching element) 129 disposed on the above semiconductor chip 1 so as to cut off a current flowing from the above source voltage terminal 125 through the above
  • a third semiconductor memory comprises, as shown in FIGS. 5(a) and 5(b): a memory array 122 and data processing unit 3 disposed on a single semiconductor chip 1; a first source voltage terminal (first source voltage pad) 125a disposed on the above semiconductor chip 1 so as to supply a source voltage to the above memory array 122; a second source voltage terminal (second source voltage pad) 125b disposed on the above semiconductor chip 1 so as to supply the source voltage to the above data processing unit 3; and a memory array supply voltage generating circuit (reference voltage generating circuit) 127 disposed on the above semiconductor chip 1 so as to receive the source voltage from the above first source voltage terminal 125a and generate a memory array supply voltage to be supplied to the above memory array 122.
  • the first source voltage terminal 125a for supplying the source voltage to the memory array 122 and memory array supply voltage generating circuit 127; and the second source voltage terminal 125b for supplying the source voltage to the data processing unit 3.
  • a current flows from the first source voltage terminal 125a into the memory array supply voltage generating circuit 127 and does not affect a current flowing from the second source voltage terminal 125b into the data processing unit 3.
  • the measurement of the source current flowing through the memory array 122 on standby can be performed independently of the measurement of the source current flowing through the data processing unit 3 on standby, so that it is also possible to detect a source current failure in the data processing unit 3 on standby.
  • control signal for controlling the means for cutting off a current (switching element), which was required in the above second semiconductor memory), is not required, control over the chip can be simplified. Consequently, a simple data processing system which allows high-speed data processing can be constituted as well as an effective inspection can be executed with respect to a source current during standby.
  • FIG. 1 is a layout diagram showing an example of a DRAM according to a first embodiment of the present invention
  • FIG. 2 shows another layout diagram showing another example of the DRAM in which the components are placed differently
  • FIG. 3(a) is a block diagram showing an example of a circuit for supplying a specified voltage to a memory array and data processing unit in the DRAM of the first embodiment
  • FIG. 3(b) is a block diagram showing the structure of a voltage converting circuit in the circuit of FIG. 3(a);
  • FIG. 4 is a circuit diagram showing the structure of a reference voltage generating circuit in the voltage converting circuit of FIG. 3(b);
  • FIG. 5(a) is a block diagram showing another example of the circuit for supplying a specified voltage to the memory array and data processing unit in the DRAM of the first embodiment
  • FIG. 5(b) is a block diagram showing the structure of the voltage converting circuit in the circuit of FIG. 5(a);
  • FIG. 6 is a circuit diagram showing the structure of a data transmission circuit in the DRAM of the first embodiment
  • FIGS. 7(a) to (g) are timing charts showing the operation of the data transmission circuit according to the first embodiment
  • FIG. 8 is a wiring diagram showing an example of a ground line in the DRAM of the first embodiment
  • FIG. 9 is a wiring diagram showing another example of the ground line in the DRAM of the first embodiment.
  • FIG. 10 is a circuit diagram showing the structure of a source voltage reducing circuit
  • FIG. 11 is the internal structure of the driver circuit 6A
  • FIGS. 12(a) to 12(h) are timing charts showing the operation of the data transmission circuit according to a second embodiment
  • FIG. 13(a) is a circuit diagram showing a circuit to be subjected to a simulation in the data transmission circuit of a conventional DRAM;
  • FIG. 13(b) is a circuit diagram showing a circuit to be subjected to a simulation in the data transmission circuit according to the first embodiment
  • FIG. 13(c) is a circuit diagram showing a circuit to be subjected to a simulation in the data transmission circuit according to the second embodiment
  • FIGS. 14(a) to (d) are timing charts showing conditions for a simulation in the circuits of FIGS. 13(a) to 13(c);
  • FIG. 15 is a view showing the results of a simulation on the power consumption of the circuits of FIGS. 13(a) to 13(c);
  • FIG. 16 is a view showing the results of a simulation on the power consumption of the circuits of FIGS. 13(a) to 13(c);
  • FIG. 17 is a circuit diagram showing the structure of an amplifying circuit for use in the data transmission circuit of the DRAM according to the third embodiment.
  • FIG. 18 is a circuit diagram showing the structure of a receiver circuit in a conventional data transmission circuit.
  • FIG. 1 is a view showing a DRAM according to the first embodiment, in which eight memory units 2 and a data processing unit 3 are provided on a semiconductor chip 1.
  • the data processing unit 3 is disposed in the central portion of the semiconductor chip 1, while the eight memory units 2 are disposed in the marginal portion of the semiconductor chip 1 so as to surround the data processing unit 3.
  • In the intermediate portion between the central portion and marginal portion of the semiconductor chip 1 are disposed a plurality of input pads 4 for accepting an external signal.
  • the intermediate portion also serves as a wired region in which wires for interconnecting the memory units 2, data processing unit 3, and input pads 4 (the drawing thereof is omitted with some exceptional parts).
  • the operation between the memory units 2 and data processing unit 3 is free from an undesired speed reduction resulting from the access of the data processing unit 3 to a specified memory unit 2, since the distances between the individual memory units 2 and the data processing unit 3 on the semiconductor chip 1 are the same.
  • the operation between the memory units 2 or data processing unit 3 and the outside of the semiconductor chip 1 is also free from a speed reduction, since the input pads 4 are positioned precisely at the midpoints between the memory units 2 and data processing unit 3 and hence it is possible to reduce the length of a wire connecting the input pad 4 to the memory unit 2 and the length of a wire connecting the input pad 4 to the data processing unit 3.
  • the wired region can be reduced, an increase in chip area and the input capacitance of a signal line terminal viewed from the outside of the semiconductor chip 1 can also be reduced advantageously.
  • Each of the memory units 2 comprises: a memory core 5 including a memory array, decoder circuit, control circuit, and the like; an I/O block 6; and a voltage conversion circuit 7 for generating an internal source voltage to be used inside the memory unit 2.
  • the I/O block 6 has a data transfer element 6c for executing bilateral data transfer between the memory unit 2 and data processing unit 3 via a data bus 10.
  • the data transfer element 6c consists of: a driver circuit 6a for sending data to the data bus 10 so that the data is transferred to the data processing unit 3; and a receiver circuit 6b for receiving from the data bus 10 the data sent from the data processing unit 3.
  • the data processing unit 3 comprises: a data processing block 8 for performing intrinsic data processing; and an I/O block 9 having a data transfer element 9c which consists of a driver circuit 9a and a receiver circuit 9b, similarly to the memory unit 2.
  • FIG. 2 is a view showing another example of the layout of the components of the DRAM. A description of the same components as shown in FIG. 1 is omitted here by providing the same reference numerals.
  • FIG. 2 it is possible to provide the memory unit 2 and data processing unit 3 on the same semiconductor chip 1 so that the memory unit 2 is disposed on one portion of the semiconductor chip 1 (on the right of FIG. 2), while the data processing unit 3 is disposed on the other portion thereof (on the left of FIG. 2), with a plurality of input pads 4 aligned in the central portion of the semiconductor chip 1 lying between the portion in which the memory unit 2 is disposed and the portion in which the data processing unit 3 is disposed. In the case where a plurality of memory units 2 are used, they are aligned on one portion (e.g., on the right of FIG. 2) of the semiconductor chip 1.
  • FIG. 3(a) exclusively shows one memory unit 2, the data processing unit 3, and a circuit for supplying a specified voltage to these component from the outside, which are provided in the DRAM of the present embodiment shown in FIG. 1.
  • a memory array 122 constituting the memory core of the memory unit 2 and the data processing unit 3 are provided on the same semiconductor chip 1.
  • the voltage conversion circuit 7 On the semiconductor chip 1 are also provided: the voltage conversion circuit 7; a source voltage pad 125 for supplying a source voltage VDD to the memory array 122 and data processing unit 3; and a ground voltage pad 126 for supplying a ground voltage VSS to the memory array 122 and data processing unit 3.
  • the voltage conversion circuit 7 receives the source voltage VDD from the source voltage pad 125 and the ground voltage VSS from the ground voltage pad 126 and generates, e.g., a reference voltage or a 1/2 source voltage.
  • FIG. 3(b) is a block diagram showing the structure of the voltage conversion circuit 7.
  • the voltage conversion circuit 7 consists of: a reference voltage generating circuit 127 serving as a memory array supply voltage generating circuit; a driving circuit 128; and a switching element 129 serving as a means for cutting off a current which is brought into the non-conducting state by activating a test control signal TCS.
  • the simplest embodiment of the reference voltage generating circuit 127 is composed of a resistance 130.
  • FIG. 4 shows a circuit in an ordinary state in which the switching element 129 is conducting. In this case, a current is allowed to flow from the source voltage pad 125 through the resistance 130 to the ground voltage pad 126, thereby dividing the source voltage VDD and generating a voltage VDD/2 at an output node 131.
  • a current flowing from the source voltage pad 125 through the reference voltage generating circuit 127 to the ground voltage pad 126 in inspecting a source current during standby is larger than a source current flowing through the data processing unit 3 on standby by two to three orders of magnitude. Consequently, a source current failure in the data processing unit 3 on standby is disadvantageously hidden by the source current flowing through the memory array 122 on standby.
  • the switching elements 129 are interposed between the source voltage pad 125 and the reference voltage generating circuit 127 of the voltage conversion circuit 7 and between the ground voltage pad 126 and the reference voltage generating circuit 127 of the voltage conversion circuit 7, so as to overcome the above disadvantage.
  • test control signal TCS is inactivated so as to measure the current with the switching elements 129 in the conducting state.
  • the test control signal TCS is activated so as to measure the current with the switching elements 129 in the nonconducting state.
  • the switching elements 129 are provided between the source voltage pad 125 and the reference voltage generating circuit 127 of the voltage conversion circuit 7 and between the ground voltage pad 126 and the reference voltage generating circuit 127 of the voltage conversion circuit 7, a similar effect can be obtained if either of the switching elements 129 is solely provided.
  • FIG. 5(a) shows another example of the circuit for supplying a specified voltage to the memory array 122 of the memory unit 2 and to the data processing unit 3.
  • the memory array 122 constituting the memory core of the memory unit 2 and the data processing unit 3 are provided on the same semiconductor chip 1.
  • the voltage conversion circuit 7a On the semiconductor chip 1 are also provided: the voltage conversion circuit 7a; a first source voltage pad 125a for supplying the source voltage VDD to the memory array 122; a first ground voltage pad 126a for supplying the ground voltage VSS to the memory array 122; a second source voltage pad 125b for supplying the source voltage VDD to the data processing unit 3; and a second ground voltage pad 126b for supplying the ground voltage VSS to the data processing unit 3.
  • the voltage conversion circuit 7a receives the source voltage VDD and the ground voltage VSS from the first source voltage pad 125a and from the first ground voltage pad 126a, respectively, and generates, e.g., the reference voltage and 1/2 source voltage.
  • FIG. 5(b) is a block diagram showing the structure of the voltage conversion circuit 7a.
  • the voltage conversion circuit 7a consists of: the reference voltage generating circuit 127 serving as the memory array supply voltage generating circuit; and the driving circuit 128.
  • the reference voltage generating circuit 127 used here is the same as the reference voltage generating circuit shown in FIG. 4.
  • the first source voltage pad 125a connected to the memory array 122 and to the voltage conversion circuit 7a is physically separated from the second source voltage pad 125b connected to the data processing unit 3, while the first ground voltage pad 126a connected to the memory array 122 and to the voltage conversion circuit 7a is physically separated from the second ground voltage pad 126b connected to the data processing unit 3. Consequently, a current is allowed to flow from the first source voltage pad 125a through the reference voltage generating circuit 127 to the first ground voltage pad 126a and does not affect a current flowing from the second source voltage pad 125b through the data processing unit 3 to the second ground voltage pad 126b.
  • the source current flowing through the memory array 122 on standby can be measured independently of the measurement of the source current flowing through the data processing unit 3 on standby, so that a source current failure flowing through the data processing unit 3 on standby can also be detected.
  • test control signal for controlling the switching elements as the means for cutting off a current is no more necessary, control over the chip can be simplified.
  • FIG. 6 exclusively shows the structure of the data transmission circuit provided in the DRAM of the first embodiment shown in FIG. 1.
  • a description will be given to a unilateral data transmission circuit consisting of: the driver circuit 6a in the memory unit 2; the receiver circuit 9a in the data processing unit 3; and a pair of data lines connecting the above two circuits.
  • a data transmission circuit consisting of: the driver circuit 9a in the data processing unit 3; the receiver circuit 6b in the memory unit 2; and a pair of data lines connecting these circuits, it is similar to the data transmission circuit mentioned above.
  • the data bus 10 shown in FIG. 1 is composed of the above two pairs of data lines.
  • a reference numeral 6a designates a driver circuit (data line driving circuit) of the memory unit 2
  • 20 designates a pair of data lines
  • 30 designates an amplifying circuit
  • 40 designates a latch circuit.
  • the amplifying circuit 30 and latch circuit 40 constitute the receiver circuit 9b of the data processing unit 3.
  • VINT designates a first reduced voltage
  • VINTL designates a second reduced voltage, which is lower than the first reduced voltage VINT.
  • the driver circuit 6a is for differentially driving the pair of data lines 20 by converting a pair of differential input signals IN/XIN, which swing between 0 V and VINT, to a pair of differential signals, each having a smaller amplitude, which swing between 0 V and VINTL.
  • the driver circuit 6a comprises: a pair of differential input terminals 11 and 12 for accepting the IN/XIN; a control terminal 13 for accepting a first control signal CONT1; a pair of differential output terminals 14 and 15 connected to the pair of data lines 20; and first to sixth NMOS transistors Qn11 to Qn16.
  • the Qn11 has its gate connected to the differential input terminal 11, which is one of the pair of differential input terminals 11 and 12, has its drain connected to the differential output terminal 14, which is one of the pair of differential output terminals 14 and 15, and its source connected to the VINTL via the Qn13 15.
  • the Qn12 has its gate connected to the other differential input terminal 12, has its drain connected to the terminal 14, similarly to the drain of the Qn11, and its source connected to a ground line (ground level: 0 V) via the Qn16.
  • the Qn13 has its gate connected to the terminal 12, similarly to the gate of the Qn12, has its drain connected to the other differential output terminal 15, and its source connected to the VINTL via the Qn15, similarly to the source of the Qn11.
  • the Qn14 has its gate connected to the terminal 11, similarly to the gate of the Qn11, its drain connected to the terminal 15, similarly to the drain of the Qn13, and its source connected to the ground line via the Qn16, similarly to the source of the Qn12.
  • the gates of the Qn15 and Qn16 are connected in common to the control terminal 13.
  • Each of the threshold voltages of the Qn11 to Qn14 is about 0.5 V.
  • the pair of data lines 20 are for transmitting the pair of differential signals, each having a smaller amplitude, which were outputted from the driver circuit 6a to the amplifying circuit 30 and each data line has: a resistive component RL; and a capacitive component CL as distributed constants.
  • the amplifying circuit 30 is for amplifying a pair of differential signals OUT/XOUT, which have been transmitted through the pair of data lines 20 and which swing between 0 V and VINTL, to a pair of differential signals AOT/XAOT which swing between 0 V and VINT.
  • the amplifying circuit 30 comprises: a pair of differential input terminals 31 and 32 for accepting the OUT/XOUT; a control terminal 33 for accepting a second control signal CONT2; a pair of differential output terminals 34 and 35 connected to the latch circuit 40; first to sixth PMOS transistors Qp31 to Qp36; and first to tenth NMOS transistors Qn31 to Qn3a.
  • the latch circuit 40 is for latching the AOT/XAOT from the amplifying circuit 30 and obtaining a pair of differential output signals BOT/XBOT which swing between 0 V and VINT.
  • the latch circuit 40 comprises: a pair of differential input terminals 41 and 42 for accepting the AOT/XAOT; a control terminal 43 for accepting a third control signal CONT3; a pair of differential output terminals 44 and 45 for outputting the BOT/XBOT; first and second PMOS transistors Qp41 and Qp42; and first to sixth NOMS transistors Qn41 to Qn46.
  • FIGS. 7(a) to 7(g) are timing charts showing the operation of the data transmission circuit of FIG. 6.
  • the CONT1 When the CONT1 is raised to the HIGH level, a data transmission cycle is initiated. In each cycle, the IN/XIN having the amplitude VINT is converted by the driver circuit 6a to the OUT/XOUT having the smaller amplitude VINTL, which is then amplified by the amplifying circuit 30 to the AOT/XAOT having the amplitude VINT.
  • the CONT3 is raised to the HIGH level and the AOT/XAOT is latched by the latch circuit 40, so that the BOT/XBOT are determined.
  • the CONT2 is raised to the HIGH level after the determination of the BOT/XBOT, so that the operation of the amplifying circuit 30 is halted in synchronization with the latching of the AOT/XAOT by the latch circuit 40.
  • the present embodiment is particularly effective in the case where a ratio of the wiring capacitance of the pair of data lines 20 to the overall capacitance of the data transmission circuit is comparatively large.
  • each of the gates of the Qn11 to Qn14 accepts the IN/XIN which swing between 0 V and VINT, while the magnitude of a voltage applied between the source and drain of each of the Qn11 to Qn14 is limited to the VINTL. Consequently, if the magnitude of a difference between the VINT and VINTL is sufficient to ensure a sufficiently large gate-source voltage in each of the Qn11 to Qn14, the driver circuit 6a operates at a high speed.
  • the signals OUT/XOUT from the differential input terminals 31 and 32 are inputted to the gates of the Qp31 to Qp34, there should be no problem if the signals make slow transitions.
  • the amplitude of the OUT/XOUT is limited to the magnitude of the VINTL, a current will constantly flow from the VINT through the Qp31 to Qp34 to the ground line.
  • the CONT 2 is given to the amplifying circuit 30 so as to halt the operation of the amplifying circuit 30 in synchronization with the latching of the AOT/XAOT by the latch circuit 40, as described above, the Qp35 and Qp36 prevent the current from flowing.
  • the latch circuit 40 is provided in the lower stage of the amplifying circuit 30, the output load on the amplifying circuit 30 becomes smaller and therefore the MOS transistors constituting the amplifier 30 can be reduced in size, so that the current flowing from the power source to the ground can be suppressed even when the Qp35 and Qp36 are in the on state.
  • the HIGH levels of the IN/XIN, AOT/XAOT, and BOT/XBOT are preferably in the range of 1 V to 3.3 V.
  • the HIGH level of the OUT/XOUT is preferably in the range of 0.1 V to 1.5 V.
  • the driver circuit 6a it is possible to set the threshold voltages of the Qn11 and Qn13 positioned on the power-source side at values lower than the values of the threshold voltages of the Qn12 and Qn14 on the ground side. Specifically, the threshold voltages of the Qn11 and Qn13 are set to 0 V to 0.3 V, while setting threshold voltages of the Qn12 and Qn14 are set to 0.3 V to 0.6 V.
  • the threshold voltages of the Qn11 and Qn13 are set to a value lower than the conventional lower limit (0.3 V to 0.6 V)
  • the data transmission circuit is controlled so that the potentials of the differential input terminals 11 and 12 become 0 V during standby, leakage currents are prevented to flow through the Qn11 and Qn13 in the off state. Therefore, by setting the threshold voltages of the Qn11 and Qn13 lower than the threshold voltages of the Qn12 and Qn14, the driving forces of the Qn11 and Qn13 can further be enhanced without increasing the leakage current flowing in the off state.
  • the gate-source voltages of the Qn11 and Qn13 inevitably become smaller than those of the Qn12 and Qn14, so that the lowering of the threshold voltages of the Qn11 and Qn13 is effective in enhancing the driving force of the driver circuit 6a.
  • FIG. 8 is a wiring diagram showing noise control over the ground line in the DRAM of the first embodiment.
  • the noise control was achieved in view of the fact that the driver circuit 6a handles the pair of differential signals, each having the smaller amplitude, which swing between 0 V and VINTL.
  • a reference numeral 51 designates a first circuit block operating with the standard amplitude VINT, which includes, in addition to the amplifying circuit 30 and latch circuit 40 of the receiver circuit 9b, a timing generator and decoder circuit, and the like provided in the DRAM.
  • a reference numeral 52 designates a second circuit block operating with the smaller amplitude VINTL.
  • the driver circuit 6a corresponds to the second circuit block.
  • the first circuit block 51 is connected to a ground pad 55 via a ground line 53, while the second circuit block 52 is connected to a ground pad 55 via a ground line 54 provided independently of the ground line 53 of the first circuit block 51.
  • a reference numeral RL2 designates a resistive component of the ground line 54.
  • the intrusion of power-source noise resulting from an operating current in the first circuit block 51 into the second circuit block 52 can be suppressed to a certain extent.
  • FIG. 9 is a wiring diagram showing another example of the noise control over a ground line.
  • the wiring of the ground line of FIG. 9 was also installed under the noise control in view of the fact that the driver circuit 6a handles the pair of differential signals, each having the smaller amplitude, similarly to the case shown in FIG. 8.
  • the first and second circuit blocks 51 and 52 shown in FIG. 9 are the same as those shown in FIG. 8.
  • the ground line is divided into a first ground line 56 for the first circuit block 51 (ground line of main source wiring system) and a second ground line 57 for the second circuit block 52 (ground line of subordinate source wiring system).
  • the first ground line 56 is connected to the ground pad 55, while the second ground line 57 is connected to the first ground line 56 via a source-system coupled circuit 70.
  • a reference numeral 80 designates a source voltage reducing circuit for supplying the VINTL to the second circuit block 52.
  • the source-system coupled circuit 70 is for coupling the first ground line 56 to the second ground line 57 so as to prevent the noise propagation from the first circuit block 51 to the second circuit block 52.
  • the source-system coupled circuit 70 comprises first and second NMOS transistors Qn71 and Qn72 connected in parallel to each other.
  • the gate of the Qn71 is supplied with a control clock via a control terminal 71.
  • the gate of the Qn72 is connected to the second ground line 57 so that the Qn72 functions as a MOS diode.
  • the Qn71 connects the first ground line 56 to the second ground line 57 with a low impedance if it is turned on by the control clock supplied via the control terminal 71 during the standby of the DRAM.
  • the Qn72 functions as a MOS diode so as not to transmit, to the second ground line 57, the raised level of the ground voltage in the first ground line 56 which accompanies the operation of the first circuit block 51.
  • the driver circuit 6a handles the pair of differential signals, each having the smaller amplitude, which swing between 0 V (ground level) and VINTL.
  • the VINTL is a small voltage of the order of 0.6 V. Consequently, if the potential of the second ground line 57 is raised only slightly, a malfunction may occur in the driver circuit 6a of the second circuit block 52. According to the present embodiment, however, it has become possible to effectively prevent the power-source noise resulting from the operating current in the first circuit block 51 from intruding into the second circuit block 52, so that the malfunction of the driver circuit 6a in the second circuit block 2 can be prevented.
  • the threshold voltage of the Qn72 serving as a MOS diode is minimized to 0 V or less.
  • FIG. 10 is a circuit diagram showing the internal structure of the source voltage reducing circuit 80 shown in FIG. 9.
  • the source voltage reducing circuit 80 is for generating the VINTL from the VINT which was generated from the VCC by another source voltage reducing circuit (not shown).
  • the source voltage reducing circuit 80 comprises: a control terminal 81 for accepting a control clock; an output terminal 82 for outputting the VINTL; a resistor 83; first to third PMOS transistors Qp81 to Qp83; and first to fourth NMOS transistors Qn81 to Qn84.
  • the resistor 83 and Qn81 which are connected in series to each other, constitute a reference potential generating circuit 84 for generating a potential VREF to be used as a reference for the VINTL.
  • the reference potential generating circuit 84 utilizes the threshold voltage of the Qn81. As shown in FIG. 9, at least the ground potential of the reference potential generating circuit 84 is obtained through the second ground line 57.
  • the Qp81, Qp82, and Qn82 to Qn84 constitute a comparing circuit 85 for comparing the VINTL with the VREF.
  • the Qp81 and Qp82 are connected to the VINT so as to constitute a power source of parallel-current-mirror type.
  • the Qn82 and Qn83 are connected on the ground side of the power source constituted by the Qp81 and Qp82.
  • To the gate of the Qn82 is applied the VREF and to the gate of the Qn83 is feedbacked the VINTL, so that the Qn82 and Qn83 constitute a differential amplifier.
  • the sources of the Qn82 and Qn83 are connected to the ground line via the Qn84 serving as a common switching element which has its gate connected to the control terminal 81.
  • the threshold voltages of the Qn82 and Qn83 are set to low values (0 V to 0.3 V) so as to enhance the driving forces of the Qn82 and Qn83, similarly to the Qn11 and Qn13 in the above driver circuit.
  • the Qp83 constitutes an output circuit 86 for outputting the VINTL to the output terminal 82 and is designed so that the potential at the connection between the Qp81 and Qn82 is applied to its gate.
  • the output VREF of the reference potential generating circuit 84 varies in response to the potential variation, so that the voltage between the output terminal 82 of the source voltage reducing circuit 80 and the second ground line 57 is maintained at a fixed value VINTL, thereby preventing the malfunction of the driver circuit in the second circuit block 52.
  • the threshold voltages of the Qn82 and Qn83 in the comparing circuit 85 are set to low values so as to enhance the driving forces of the Qn82 and Qn83, even when the levels of the VREF and VINTL are low, a proper operation is ensured for the comparing circuit 85 as well as an excellent performance is ensured for the source voltage reducing circuit 80.
  • VINTL was generated from the VINT in the structure of FIG. 10, it is possible to generate the VINTL directly from the VCC.
  • FIG. 11 is a circuit diagram partially showing a data transmission circuit in a DRAM according to the second embodiment.
  • the data transmission circuit of the second embodiment was obtained by further providing an equalizing circuit 60 between the driver circuit 6a and pair of data lines 20 in the data transmission circuit of the DRAM according to the first embodiment.
  • a first control signal CONT1a to be applied to the control terminal 13 in the present embodiment is different from the CONT1 used in the first embodiment in that the CONT1a is maintained at the HIGH level only in the former half of each data transmission cycle.
  • the equalizing circuit 60 is for equalizing the potentials of the pair of data lines 20.
  • the equalizing circuit 60 comprises: a pair of differential input terminals 61 and 62 connected to the differential output terminals 14 and 15 of the driver circuit 6a; a control terminal 63 for accepting an equalize control signal EQ; a pair of differential output terminals 64 and 65 connected to the pair of data lines 20; and an NMOS transistor Qn61.
  • the Qn61 is interposed between the differential output terminals 64 and 65 so as to equalize the potentials of the pair of data lines 20 and is designed so that the EQ is applied to its gate.
  • an amplifying circuit and a latch circuit which are the same as those used in the first embodiment, are connected in the lower stage of the pair of data lines 20, thereby constituting the whole data transmission circuit of the present embodiment, the drawing of the amplifying and latch circuits is omitted here.
  • FIGS. 12(a) to 12(h) are timing charts showing the operation of the data transmission circuit of the present embodiment.
  • the CONT1a and CONT3 are raised to the HIGH levels so that the IN/XIN having the amplitude VINT are converted by the driver circuit 6a to the OUT/XOUT having the smaller amplitude VINTL, which are then amplified by the amplifying circuit 30 to the AOT/XAOT having the amplitude VINT.
  • the resulting AOT/XAOT are then latched by the latch circuit 40, thereby determining the BOT/XBOT.
  • the CONT 2 and EQ are raised to the HIGH levels. Consequently, the operation of the amplifying circuit 30 is halted in synchronization with the latching of the AOT/XAOT by the latch circuit 40, while the potentials OUT/XOUT of the pair of data lines 20 are equalized by the Qn61 of the equalizing circuit 60.
  • the time required for a potential difference between the pair of data lines 20 to reach a specified value is reduced due to the equalization of the pair of data lines 20, which implements data transmission at a higher speed. Moreover, since the equalizing operation is performed in the latter half of the data transmission cycle, the access speed is free from an adverse effect.
  • the transistor can be disposed anywhere provided that it can equalize the potentials of the pair of data lines 20.
  • FIG. 13(a) shows a simulation circuit (DT) of a driver circuit composed of CMOS transistors in the conventional data transmission circuit.
  • the two control signals CONT/XCONT in FIG. 13(a) are complementary to each other.
  • FIG. 13(b) shows a simulation circuit (SHT1) corresponding to the driver circuit composed of NMOS transistors in the data transmission circuit according to the above first embodiment.
  • FIG. 13(c) shows a simulation circuit (SHT2) corresponding to the driver circuit provided with the equalizing circuit in the data transmission circuit according to the second embodiment.
  • FIGS. 14(a) to 14(d) are timing charts showing conditions for a simulation using the DT, SHT1 and SHT2.
  • FIG. 15 is a view showing the results of a simulation on the power consumption of the DT, SHT1, and SHT2.
  • the power consumption of the SHT2 is far less than the power consumption of the SHT2.
  • FIG. 16 is a view showing the results of a simulation on the delay time of the DT, SHT1, and SHT2.
  • the drawing shows delay time t D in each of the DT, SHT1, and SHT2 for comparison.
  • the delay time t D is the time that has elapsed since the CONT/XCONT reached half the potential of the VINT till a potential difference of 0.1 V appeared as the OUT/XOUT.
  • delay time t D is the time that has elapsed since the CONT1a reached half the potential of the VINT till a potential difference of 0.1 V appeared as the OUT/XOUT.
  • the delay time t D is the time that has elapsed since the CONT1a reached half the potential of the VINT till a potential difference of 0.1 V appeared as the OUT/XOUT. It will be appreciated from the drawing that the SHT1 achieves higher-speed data transmission than the DH and the SHT2 achieves higher-speed data transmission than the SH1.
  • FIG. 17 is a circuit diagram of an amplifying circuit 30a for use in a data transmission circuit of a DRAM according to a third embodiment.
  • the data transmission circuit according to the third embodiment was obtained by replacing the amplifying circuit 30 in the data transmission circuit of the DRAM according to the first embodiment with the amplifying circuit 30a.
  • a driver circuit and a pair of data lines similarly to the case shown in the first embodiment.
  • a latch circuit which is the same as that used in the first embodiment, so as to constitute the whole data transmission circuit. It is possible to interpose an equalizing circuit between the driver circuit and the pair of data lines, similarly to the case shown in the second embodiment.
  • the structure of the amplifying circuit 30a of FIG. 17 was obtained by adding a power source controller 37 to an amplifier 36, which has the same structure as that of the amplifying circuit 30 of the first embodiment (see FIG. 6).
  • the power source controller 37 is that part of the circuit which controls power supply to the amplifier 36 based on outputs from the differential output terminals 34 and 35.
  • the power source controller 37 comprises first and second PMOS transistors Qp37 and Qp38, which are connected in series to each other.
  • the Qp37 and Qp38 are interposed between the Qp36 for controlling power supply to the posterior part of the amplifier 36 and the VINT.
  • the Qp37 has its gate connected to the terminal 35, which is one of the pair of differential output terminals 34 and 35.
  • the Qp38 has its gate connected to the other differential output terminal 34.
  • the turning on and off of the Qp37 and Qp38 constituting the power source controller 37 is controlled based on the pair of differential signals, each having the amplitude VINT, at the pair of differential output terminals 34 and 35, which has been amplified by the amplifier 36.
  • each of the Qp37 and Qp38 is turned on due to the equalization of the potentials of the differential output terminals 34 and 35.
  • the amplifying circuit 30a of the present embodiment is effective in reducing power consumption even in the case where the turning off of the Qp36 is delayed, since the amplifying circuit 30a is automatically halted if outputs from the differential output terminals 34 and 35 are determined to a certain extent.
  • a PMOS transistor for feedback which is similar to the Qp37 and Qp38, is not interposed between the Qp35 for controlling power supply to the anterior part of the amplifier 36 and the VINT for fear that the amplifier 36 cannot follow a potential change at the differential input terminals 31 and 32.
  • the DRAM serving as an example of the LSI comprising the data transmission circuit has been described.
  • the present invention is not limited thereto. It is applicable to a given LSI comprising a data transmission circuit. It is also applicable to data transmission between a plurality of chips.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Databases & Information Systems (AREA)
  • Computer Hardware Design (AREA)
  • Dram (AREA)

Abstract

In a driver circuit for driving a pair of data lines, the amplitude of a differential input signal is reduced from 2.5 V to 0.6 V, which is smaller than a conventional lower-limit source voltage (approximately 1.5 V). The amplitude of the differential signal transmitted through the pair of data lines is amplified to 2.5 V by an amplifying circuit and the resulting signal is then latched by a latch circuit. After the latching by the latch circuit, the operation of the amplifying circuit is halted. The driver circuit is constituted solely by a plurality of NMOS transistors so as not to increase a leakage current flowing in the off state. Here, the threshold voltage of the NMOS transistor positioned on the ground side is reduced to a conventional lower-limit value (0.3 V to 0.6 V), while the threshold voltage of the NMOS transistor on the power-source side to a value lower than the above lower-limit value (0 V to 0.3 V), thereby enhancing a driving force of the NMOS transistor on the power-source side.

Description

This is a divisional of application Ser. No. 08/573,133, filed Dec. 15, 1995 U.S. Pat. No. 5,638,336, which is a Divisional of application Ser. No. 08/260,922, filed Jun. 15, 1994 U.S. Pat. No. 5,515,334.
BACKGROUND OF THE INVENTION
The present invention relates to a data transmission circuit, data line driving circuit and amplifying circuit for use in the data transmission circuit, and semiconductor integrated circuit and semiconductor memory each of which comprises the data transmission circuit.
In recent years, the capacity of a dynamic RAM (DRAM), which is among semiconductor integrated circuits (LSI), has been increasing at a rate of quadrupling in three years. With the increasing capacity, the chip area of the DRAM has also multiplied 1.5-fold between every adjacent generations (e.g., between the 1M-bit and 4M-bit generations). With the increasing chip area, the wire length of signal lines for transmitting data in the DRAM has also increased, thus inviting an increase in wiring capacitance. Furthermore, an increase in the number of wired signal lines due to a tendency of the DRAM toward a multi-bit configuration has also spurred the increase in wiring capacitance.
In the DRAM, charging and discharging of the signal lines accounts for the most part of its power consumption. The above increase in wiring capacitance in turn increases a charging and discharging current and eventually brings about an increase in the total power consumption of the DRAM. The increase in wiring capacity also induces an increase in signal delay.
With the increasing miniaturization of a MOS transistor element in the DRAM, a voltage-withstand ability of its oxide film has also raised a problem.
To overcome the problem, there has been an effort to reduce an internal source voltage in a conventional DRAM in order to improve the reliability of the oxide film as well as reduce the power consumption and signal delay. In the conventional DRAM, a reduced voltage VINT which was generated inside a DRAM chip based on an external source voltage VCC is supplied to a MOS transistor circuit on the chip.
Reducing the voltage amplitude of a signal line is extremely effective in reducing the total power consumption of an LSI: Japanese Laid-Open Patent Publication No. 4-211515 discloses a data transmission circuit which operates with a small amplitude based on an internal source voltage that has been reduced (reduced voltage). In the data transmission circuit, a driver circuit composed of CMOS transistors drives a single data line for transmitting data with a small amplitude. A receiver circuit, as shown in FIG. 18, receives a signal having a small amplitude from the data line and converts it to a signal having a larger amplitude.
However, the conventional data transmission circuit mentioned above is disadvantageous in that, if a wire for transmitting data becomes considerably long, an input IN of the receiver circuit shown in FIG. 18 changes only slowly, resulting in a lower operating speed. This is because the receiver circuit will not operate till the input IN thereof reaches (VCL-Vtn) or (VSL-Vtp) and that it is composed of a source-follower circuit, so that Vtn and Vtp are increased due to a body effect. In addition, the conventional data transmission circuit requires two power supplies VCL and VSL, which causes an increase in power consumption accordingly.
To increase the operating speed, it is possible to compose the input part of the receiver circuit of an NMOS and PMOS, each having lower Vtn and Vtp. In order to reduce the threshold voltages of the MOS transistors, however, more steps and more masks are needed in their fabrication processes. To reduce the transition time of a signal inputted to the receiver circuit, it can also be considered to provide a CMOS inverter in the upper stage of the receiver circuit, which disadvantageously generates a leakage current between the VCL and VSL in the off state.
SUMMARY OF THE INVENTION
The present invention has been achieved in view of the foregoing. It is therefore an object of the present invention to implement higher-speed data transmission consuming lower power even if a long wire is installed.
To attain the above object, a data transmission circuit for use in a semiconductor integrated circuit according to the present invention comprises, as shown in FIG. 6: a first circuit (driver circuit) 6a for converting a first pair of differential signals, each having a first amplitude, to a second pair of differential signals, each having a second amplitude smaller than the above first amplitude; a pair of signal lines (pair of data lines) 20 for transmitting the second pair of differential signals obtained through the conversion by the above first circuit 6a; a second circuit (amplifying circuit) 30 for converting the second pair of differential signals transmitted through the above pair of signal lines 20 to a third pair of differential signals, each having a third amplitude; and a third circuit (latch circuit) 40 for latching the third pair of differential signals obtained through the conversion by the above second circuit 30.
With the above structure, data transmission through the pair of data lines 20 can be implemented by means of the second pair of differential signals, each having a voltage amplitude smaller than that of the first pair of differential signals (pair of differential input signals). Consequently, even when the wire length of the pair of data lines 20 is large, the influence on data transmission of the parasitic resistance and parasitic capacitance of the pair of data lines 20 on data transition can be suppressed as well as a charging and discharging current and signal delay can be reduced, thus realizing a semiconductor integrated circuit which operates at a high speed and consumes lower power. Moreover, since a peak current can be reduced due to the reduced charging and discharging current, the reliability and noise resistance of signal lines can be improved. Furthermore, since the third circuit 40 is provided in the lower stage of the second circuit 30, the output load on the second circuit 30 is reduced so that the second circuit 30 can be reduced in size, thereby suppressing a current flowing from a power-source terminal to a ground terminal.
Preferably, in the above data transmission circuit, a ground line of the above first circuit is provided independently of ground lines of other circuits in the above semiconductor integrated circuit. With the above structure, a stable operation is ensured for the first circuit without being affected by a variation in the ground level due to the operation of the other circuits.
Preferably, in the above data transmission circuit, the operation of the above second circuit is halted in synchronization with the latching of the above third pair of differential signals by the above third circuit. With the above structure, power consumption of the semiconductor integrated circuit can further be reduced.
Preferably, the above data transmission circuit further comprises, as shown in FIG. 11, a fourth circuit (equalizing circuit) 60 for equalizing the potentials of the above pair of signal lines (pair of data lines) 20. With the above structure, the time required for a potential difference between the pair of signal lines 20 to reach a specified value is shortened, so that data transmission is performed at a higher speed.
To attain the above object, a data line driving circuit (driver circuit) 6a for differentially driving a pair of data lines 20 in a semiconductor integrated circuit according to the present invention comprises, as shown in FIG. 6: a pair of differential input terminals 11 and 12 for accepting a first pair of differential signals each having a first amplitude; a pair of differential output terminals 14 and 15 connected to the above pair of data lines 20 so as to output a second pair of differential signals each having a second amplitude; a first NMOS transistor Qn11 having a gate connected to one terminal 11 of the above pair of differential input terminals 11 and 12, a drain connected to one terminal 14 of the above pair of differential output terminals 14 and 15, and a source connected to a power source line; a second NMOS transistor Qn12 having a gate connected to the other terminal 12 of the above pair of differential input terminals 11 and 12, a drain connected to the drain of the above first NMOS transistor Qn11, and a source connected to a ground line; a third NMOS transistor Qn13 having a gate connected to the gate of the above second NMOS transistor Qn12, a drain connected to the other terminal 15 of the above pair of differential output terminals 14 and 15, and a source connected to the above power source line; and a fourth NMOS transistor Qn14 having a gate connected to the gate of the above first NMOS transistor Qn11, a drain connected to the drain of the above third NMOS transistor Qn13, and a source connected to the above ground line.
With the above structure in which the data line driving circuit 6a is composed of the NMOS transistors, a large voltage can be obtained between the gate and source of each of the NMOS transistors Qn11 to Qn14. Even when the lower-limit value of the threshold voltages of the NMOS transistors is constrained to 0.3 V to 0.6 V, a large force to drive the pair of signal lines can be obtained, so that high-speed data transmission can be implemented with a voltage amplitude smaller than 1.5 V without increasing leakage currents flowing in the off state. Moreover, the data line driving circuit 6a according to the present invention requires only one power source, whereas a conventional data line driving circuit composed of CMOS transistors requires two power sources, so that power consumption of the semiconductor integrated circuit can further be reduced. Furthermore, since the data line driving circuit can be composed solely of the NMOS transistors, it can be fabricated easily.
Preferably, in the above data line driving circuit 6a, the threshold voltages of the above first and third NMOS transistors Qn11 and Qn13 are lower than the threshold voltages of the above second and fourth NMOS transistors Qn12 and Qn14. With the above structure, even when the threshold voltages of the first and third NMOS transistors Qn11 and Qn 13 positioned on the power-source side are set to a value lower than a conventional lower-limit value (approximately 0.3 to 0.6 V), leakage currents flowing through the Qn11 and Qn13 in the off state are prevented by the second and fourth NMOS transistors Qn12 and Qn14 positioned on the ground side. Consequently, by setting the threshold voltages of the Qn11 and Qn13 lower than the threshold voltages of the Qn12 and Qn14, the driving forces of the Qn11 and Qn13 can further be enhanced without increasing the leakage currents flowing in the off state.
To attain the above object, an amplifying circuit for amplifying a pair of differential signals inside a semiconductor integrated circuit according to the present invention comprises, as shown in FIG. 17: a pair of differential input terminals 31 and 32 for accepting the above pair of differential signals; an amplifier 36 for amplifying the pair of differential signals inputted via the above pair of differential input terminals 31 and 32; a pair of differential output terminals 34 and 35 for outputting the pair of differential signals which have been amplified by the above amplifier 36; and a power source controller 37 for controlling power supply to the above amplifier 36 based on outputs from the above pair of differential output terminals 34 and 35.
With the above structure, power supply to the above amplifier 36 is controlled based not on the pair of differential input signals, each having the smaller amplitude, but on the pair of differential output signals which have been amplified by the amplifier 36. Consequently, the operation of the amplifier 36 can surely be halted, thereby further reducing the power consumption of the semiconductor integrated circuit.
Preferably, in the above amplifying circuit, the above power source controller 37 comprises, as shown in FIG. 17, first and second PMOS transistors Qp37 and Qp38 which are connected in series to each other and which are interposed between a power source line and the above amplifier 36, wherein the above first PMOS transistor Qp37 has its gate connected to one terminal 35 of the above pair of differential output terminals 34 and 35, and the above second PMOS transistor Qp38 has its gate connected to the other terminal 34 of the above pair of differential output terminals 34 and 35. With the above structure, since outputs are the pair of differential signals, at least either of the first and second PMOS transistors Qp37 and Qp38 constituting the power source controller 37 is surely turned off.
To attain the above object, a semiconductor integrated circuit according to the present invention comprises, as shown in FIG. 9: a main source wiring system 56 and a subordinate source wiring system 57, each having a power source line and a ground line; a first circuit block 51 connected directly to the above main source wiring system 56; a second circuit block 52 connected directly to the above subordinate source wiring system 57; and a source-system coupled circuit 70 interposed between the above main source wiring system 56 and subordinate source wiring system 57 so as to prevent noise propagation from the above first circuit block 51 to the above second circuit block 52.
With the above structure, the source-system coupled circuit 70 interposed between the main source wiring system 56 and subordinate source wiring system 57 suppresses the noise propagation from the first circuit block 51 to the second circuit block 52.
Preferably, in the above semiconductor integrated circuit, the above source-system coupled circuit 70 comprises, as shown in FIG. 9, first and second NMOS transistors Qn71 and Qn72 which are connected in parallel to each other and which are interposed between the ground line of the above main source wiring system 56 and the ground line of the above subordinate source wiring system 57, the above first NMOS transistor Qn71 has its gate supplied with a control clock, and the above second NMOS transistor Qn72 has its gate connected to the ground line of the above subordinate source wiring system 57. With the above structure, if the first NMOS transistor Qn71, which is one of the two NMOS transistors Qn71 and Qn72 constituting the source-system coupled circuit 70, is turned on in response to the control clock, the ground line 56 for the main source wiring system is connected to the ground line 57 for the subordinate source wiring system with a low impedance. While the first NMOS transistor Qn71 is in the off state, the second NMOS transistor Qn72 functions as a MOS diode for preventing the noise propagation from the ground line 56 for the main source wiring system to the ground line 57 for the subordinate source wiring system. Consequently, even when the second circuit block 52 has a driver circuit which handles the above pair of differential signals, each having the smaller voltage amplitude, the malfunction thereof can be prevented.
To attain the above object, a first semiconductor memory according to the present invention comprises, as shown in FIG. 1 or FIG. 2: a data processing unit 3 and at least one memory unit 2 disposed on a single semiconductor chip 1; and a pad 4 disposed on the above semiconductor chip 1 so as to perform at least either of the inputting of a signal from the outside of the semiconductor chip 1 or the outputting of a signal to the outside thereof, the above pad 4 being disposed between that portion of the above semiconductor chip 1 in which the above memory unit 2 is disposed and that portion of the above semiconductor chip 1 in which the above data processing unit 3 is disposed.
With the above structure, since the memory unit 2 and data processing unit 3 are provided on the same semiconductor chip 1, a conventional data exchange between a memory chip and a data processing chip becomes no more necessary, so that the data transmission speed can be increased easily, thus providing a data processing system that is simple and densely packed. Moreover, since it is no more necessary to provide a data bus for connecting the memory chip to the data processing chip on the board, a current for driving the data bus on the board can be saved, thereby reducing power consumption of the data processing system. In addition, since the pad 4 is disposed at precisely the midpoint between the memory unit 2 and data processing unit 3, the lengths of wires connecting the pad 4 to the memory unit 2 and connecting the pad 4 to the data processing unit 3 can be reduced. As a result, a delay in the operating speed can be prevented. Furthermore, since a wired region can be reduced, an increase in chip area can be prevented and an input capacitance of a signal line terminal viewed from the outside can also be reduced. Consequently, a simple data processing system which allows high-speed processing can be constituted and an optimum layout in a semiconductor chip can be achieved.
Preferably, in the above first semiconductor memory provided with a plurality of memory units 2, as shown in FIG. 1, the above data processing unit 3 is disposed in the central portion of the above semiconductor chip 1, the above plurality of memory units 2 are disposed in the marginal portion of the above semiconductor chip 1, and the above pad 4 is disposed in the intermediate portion positioned between the central portion and marginal portion of the above semiconductor chip 1. With the above structure, the data processing unit 3 is disposed in the central portion of the semiconductor chip 1 and the plurality of memory units 2 are disposed in the marginal portion of the semiconductor chip 1, so that the lengths of wires connecting the memory units 2 to the data processing unit 3 are equal. Consequently, and undesired reduction in the operating speed which results from the access of the processing unit 3 to a specific memory unit 2 can be prevented.
To attain the above object, a second semiconductor memory according to the present invention comprises, as shown in FIG. 3(a) and 3(b): a memory array 122 and data processing unit 3 disposed on a single semiconductor chip 1; a source voltage terminal (source voltage pad) 125 disposed on the above semiconductor chip 1 so as to supply a source voltage to the above memory array 122 and data processing unit 3; a ground voltage terminal (ground voltage pad) 126 disposed on the above semiconductor chip 1 so as to supply a ground voltage to the above memory array 122 and data processing unit 3; a memory array supply voltage generating circuit (reference voltage generating circuit) 127 disposed on the above semiconductor chip 1 so as to receive the source voltage from the above source voltage terminal 125 and the ground voltage from the above ground voltage terminal 126 and generate a memory array supply voltage to be supplied to the above memory array 122; and a means for cutting off a current (switching element) 129 disposed on the above semiconductor chip 1 so as to cut off a current flowing from the above source voltage terminal 125 through the above memory array supply voltage generating circuit 127 to the above ground voltage terminal 126.
With the above structure, in the case of inspecting a source current flowing through the data processing unit 3 on standby, a current flowing from the source voltage terminal 125 through the memory array supply voltage generating circuit 127 to the ground voltage terminal 126 can be cut off by the means for cutting off a current 129, so that a source current failure during standby can be detected in the data processing unit 3. Consequently, a simple data processing system which allows high-speed data processing can be constituted as well as an effective inspection can be executed with respect to a source current during standby.
To attain the above object, a third semiconductor memory according to the present invention comprises, as shown in FIGS. 5(a) and 5(b): a memory array 122 and data processing unit 3 disposed on a single semiconductor chip 1; a first source voltage terminal (first source voltage pad) 125a disposed on the above semiconductor chip 1 so as to supply a source voltage to the above memory array 122; a second source voltage terminal (second source voltage pad) 125b disposed on the above semiconductor chip 1 so as to supply the source voltage to the above data processing unit 3; and a memory array supply voltage generating circuit (reference voltage generating circuit) 127 disposed on the above semiconductor chip 1 so as to receive the source voltage from the above first source voltage terminal 125a and generate a memory array supply voltage to be supplied to the above memory array 122.
In the above structure, there are provided: the first source voltage terminal 125a for supplying the source voltage to the memory array 122 and memory array supply voltage generating circuit 127; and the second source voltage terminal 125b for supplying the source voltage to the data processing unit 3. As a result, a current flows from the first source voltage terminal 125a into the memory array supply voltage generating circuit 127 and does not affect a current flowing from the second source voltage terminal 125b into the data processing unit 3. In the case of inspecting a source current during standby, therefore, the measurement of the source current flowing through the memory array 122 on standby can be performed independently of the measurement of the source current flowing through the data processing unit 3 on standby, so that it is also possible to detect a source current failure in the data processing unit 3 on standby. Moreover, since the control signal for controlling the means for cutting off a current (switching element), which was required in the above second semiconductor memory), is not required, control over the chip can be simplified. Consequently, a simple data processing system which allows high-speed data processing can be constituted as well as an effective inspection can be executed with respect to a source current during standby.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a layout diagram showing an example of a DRAM according to a first embodiment of the present invention;
FIG. 2 shows another layout diagram showing another example of the DRAM in which the components are placed differently;
FIG. 3(a) is a block diagram showing an example of a circuit for supplying a specified voltage to a memory array and data processing unit in the DRAM of the first embodiment;
FIG. 3(b) is a block diagram showing the structure of a voltage converting circuit in the circuit of FIG. 3(a);
FIG. 4 is a circuit diagram showing the structure of a reference voltage generating circuit in the voltage converting circuit of FIG. 3(b);
FIG. 5(a) is a block diagram showing another example of the circuit for supplying a specified voltage to the memory array and data processing unit in the DRAM of the first embodiment;
FIG. 5(b) is a block diagram showing the structure of the voltage converting circuit in the circuit of FIG. 5(a);
FIG. 6 is a circuit diagram showing the structure of a data transmission circuit in the DRAM of the first embodiment;
FIGS. 7(a) to (g) are timing charts showing the operation of the data transmission circuit according to the first embodiment;
FIG. 8 is a wiring diagram showing an example of a ground line in the DRAM of the first embodiment;
FIG. 9 is a wiring diagram showing another example of the ground line in the DRAM of the first embodiment;
FIG. 10 is a circuit diagram showing the structure of a source voltage reducing circuit;
FIG. 11 is the internal structure of the driver circuit 6A;
FIGS. 12(a) to 12(h) are timing charts showing the operation of the data transmission circuit according to a second embodiment;
FIG. 13(a) is a circuit diagram showing a circuit to be subjected to a simulation in the data transmission circuit of a conventional DRAM;
FIG. 13(b) is a circuit diagram showing a circuit to be subjected to a simulation in the data transmission circuit according to the first embodiment;
FIG. 13(c) is a circuit diagram showing a circuit to be subjected to a simulation in the data transmission circuit according to the second embodiment;
FIGS. 14(a) to (d) are timing charts showing conditions for a simulation in the circuits of FIGS. 13(a) to 13(c);
FIG. 15 is a view showing the results of a simulation on the power consumption of the circuits of FIGS. 13(a) to 13(c);
FIG. 16 is a view showing the results of a simulation on the power consumption of the circuits of FIGS. 13(a) to 13(c);
FIG. 17 is a circuit diagram showing the structure of an amplifying circuit for use in the data transmission circuit of the DRAM according to the third embodiment; and
FIG. 18 is a circuit diagram showing the structure of a receiver circuit in a conventional data transmission circuit.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
(First Embodiment)
Below, a first embodiment of the present invention will be described with reference to the drawings.
FIG. 1 is a view showing a DRAM according to the first embodiment, in which eight memory units 2 and a data processing unit 3 are provided on a semiconductor chip 1. The data processing unit 3 is disposed in the central portion of the semiconductor chip 1, while the eight memory units 2 are disposed in the marginal portion of the semiconductor chip 1 so as to surround the data processing unit 3. In the intermediate portion between the central portion and marginal portion of the semiconductor chip 1 are disposed a plurality of input pads 4 for accepting an external signal. The intermediate portion also serves as a wired region in which wires for interconnecting the memory units 2, data processing unit 3, and input pads 4 (the drawing thereof is omitted with some exceptional parts).
In the DRAM in which the memory units 2, data processing unit 3, and input pads 4 are disposed on the semiconductor chip 1, the operation between the memory units 2 and data processing unit 3 is free from an undesired speed reduction resulting from the access of the data processing unit 3 to a specified memory unit 2, since the distances between the individual memory units 2 and the data processing unit 3 on the semiconductor chip 1 are the same. The operation between the memory units 2 or data processing unit 3 and the outside of the semiconductor chip 1 is also free from a speed reduction, since the input pads 4 are positioned precisely at the midpoints between the memory units 2 and data processing unit 3 and hence it is possible to reduce the length of a wire connecting the input pad 4 to the memory unit 2 and the length of a wire connecting the input pad 4 to the data processing unit 3. Moreover, since the wired region can be reduced, an increase in chip area and the input capacitance of a signal line terminal viewed from the outside of the semiconductor chip 1 can also be reduced advantageously.
Each of the memory units 2 comprises: a memory core 5 including a memory array, decoder circuit, control circuit, and the like; an I/O block 6; and a voltage conversion circuit 7 for generating an internal source voltage to be used inside the memory unit 2. The I/O block 6 has a data transfer element 6c for executing bilateral data transfer between the memory unit 2 and data processing unit 3 via a data bus 10. The data transfer element 6c consists of: a driver circuit 6a for sending data to the data bus 10 so that the data is transferred to the data processing unit 3; and a receiver circuit 6b for receiving from the data bus 10 the data sent from the data processing unit 3.
The data processing unit 3 comprises: a data processing block 8 for performing intrinsic data processing; and an I/O block 9 having a data transfer element 9c which consists of a driver circuit 9a and a receiver circuit 9b, similarly to the memory unit 2.
In the present embodiment, although data transfer is performed only between the data processing unit 3 and each of the memory units 2, it is possible to exchange data between the memory units 2. It is also possible to constitute the pad 4 so that it not only accepts an external signal but also outputs a signal generated inside the DRAM to the outside.
FIG. 2 is a view showing another example of the layout of the components of the DRAM. A description of the same components as shown in FIG. 1 is omitted here by providing the same reference numerals. As shown in FIG. 2, it is possible to provide the memory unit 2 and data processing unit 3 on the same semiconductor chip 1 so that the memory unit 2 is disposed on one portion of the semiconductor chip 1 (on the right of FIG. 2), while the data processing unit 3 is disposed on the other portion thereof (on the left of FIG. 2), with a plurality of input pads 4 aligned in the central portion of the semiconductor chip 1 lying between the portion in which the memory unit 2 is disposed and the portion in which the data processing unit 3 is disposed. In the case where a plurality of memory units 2 are used, they are aligned on one portion (e.g., on the right of FIG. 2) of the semiconductor chip 1.
FIG. 3(a) exclusively shows one memory unit 2, the data processing unit 3, and a circuit for supplying a specified voltage to these component from the outside, which are provided in the DRAM of the present embodiment shown in FIG. 1.
In FIG. 3(a), a memory array 122 constituting the memory core of the memory unit 2 and the data processing unit 3 are provided on the same semiconductor chip 1. On the semiconductor chip 1 are also provided: the voltage conversion circuit 7; a source voltage pad 125 for supplying a source voltage VDD to the memory array 122 and data processing unit 3; and a ground voltage pad 126 for supplying a ground voltage VSS to the memory array 122 and data processing unit 3. The voltage conversion circuit 7 receives the source voltage VDD from the source voltage pad 125 and the ground voltage VSS from the ground voltage pad 126 and generates, e.g., a reference voltage or a 1/2 source voltage.
FIG. 3(b) is a block diagram showing the structure of the voltage conversion circuit 7. As shown in FIG. 3(b), the voltage conversion circuit 7 consists of: a reference voltage generating circuit 127 serving as a memory array supply voltage generating circuit; a driving circuit 128; and a switching element 129 serving as a means for cutting off a current which is brought into the non-conducting state by activating a test control signal TCS. As shown in FIG. 4, the simplest embodiment of the reference voltage generating circuit 127 is composed of a resistance 130. FIG. 4 shows a circuit in an ordinary state in which the switching element 129 is conducting. In this case, a current is allowed to flow from the source voltage pad 125 through the resistance 130 to the ground voltage pad 126, thereby dividing the source voltage VDD and generating a voltage VDD/2 at an output node 131.
In a DRAM in which the memory array and data processing unit are mounted together, a current flowing from the source voltage pad 125 through the reference voltage generating circuit 127 to the ground voltage pad 126 in inspecting a source current during standby is larger than a source current flowing through the data processing unit 3 on standby by two to three orders of magnitude. Consequently, a source current failure in the data processing unit 3 on standby is disadvantageously hidden by the source current flowing through the memory array 122 on standby.
In the present embodiment, however, the switching elements 129 are interposed between the source voltage pad 125 and the reference voltage generating circuit 127 of the voltage conversion circuit 7 and between the ground voltage pad 126 and the reference voltage generating circuit 127 of the voltage conversion circuit 7, so as to overcome the above disadvantage.
In the case of inspecting the source current flowing through the memory array 122 on standby, the test control signal TCS is inactivated so as to measure the current with the switching elements 129 in the conducting state.
In the case of inspecting the source current flowing through the data processing unit 3 on standby, on the other hand, the test control signal TCS is activated so as to measure the current with the switching elements 129 in the nonconducting state. As a result, since the current is not allowed to flow from the source voltage pad 125 to the ground voltage pad 126, a source current failure in the data processing unit 3 on standby can be detected.
Although the switching elements 129 are provided between the source voltage pad 125 and the reference voltage generating circuit 127 of the voltage conversion circuit 7 and between the ground voltage pad 126 and the reference voltage generating circuit 127 of the voltage conversion circuit 7, a similar effect can be obtained if either of the switching elements 129 is solely provided.
FIG. 5(a) shows another example of the circuit for supplying a specified voltage to the memory array 122 of the memory unit 2 and to the data processing unit 3.
In FIG. 5(a), the memory array 122 constituting the memory core of the memory unit 2 and the data processing unit 3 are provided on the same semiconductor chip 1. On the semiconductor chip 1 are also provided: the voltage conversion circuit 7a; a first source voltage pad 125a for supplying the source voltage VDD to the memory array 122; a first ground voltage pad 126a for supplying the ground voltage VSS to the memory array 122; a second source voltage pad 125b for supplying the source voltage VDD to the data processing unit 3; and a second ground voltage pad 126b for supplying the ground voltage VSS to the data processing unit 3. The voltage conversion circuit 7a receives the source voltage VDD and the ground voltage VSS from the first source voltage pad 125a and from the first ground voltage pad 126a, respectively, and generates, e.g., the reference voltage and 1/2 source voltage.
FIG. 5(b) is a block diagram showing the structure of the voltage conversion circuit 7a. As shown in FIG. 5(b), the voltage conversion circuit 7a consists of: the reference voltage generating circuit 127 serving as the memory array supply voltage generating circuit; and the driving circuit 128. The reference voltage generating circuit 127 used here is the same as the reference voltage generating circuit shown in FIG. 4.
In the present embodiment, the first source voltage pad 125a connected to the memory array 122 and to the voltage conversion circuit 7a is physically separated from the second source voltage pad 125b connected to the data processing unit 3, while the first ground voltage pad 126a connected to the memory array 122 and to the voltage conversion circuit 7a is physically separated from the second ground voltage pad 126b connected to the data processing unit 3. Consequently, a current is allowed to flow from the first source voltage pad 125a through the reference voltage generating circuit 127 to the first ground voltage pad 126a and does not affect a current flowing from the second source voltage pad 125b through the data processing unit 3 to the second ground voltage pad 126b. As a result, in the case of inspecting the source currents during standby, the source current flowing through the memory array 122 on standby can be measured independently of the measurement of the source current flowing through the data processing unit 3 on standby, so that a source current failure flowing through the data processing unit 3 on standby can also be detected.
According to the present embodiment, since the test control signal for controlling the switching elements as the means for cutting off a current is no more necessary, control over the chip can be simplified.
FIG. 6 exclusively shows the structure of the data transmission circuit provided in the DRAM of the first embodiment shown in FIG. 1. Here, a description will be given to a unilateral data transmission circuit consisting of: the driver circuit 6a in the memory unit 2; the receiver circuit 9a in the data processing unit 3; and a pair of data lines connecting the above two circuits. As for a data transmission circuit consisting of: the driver circuit 9a in the data processing unit 3; the receiver circuit 6b in the memory unit 2; and a pair of data lines connecting these circuits, it is similar to the data transmission circuit mentioned above. The data bus 10 shown in FIG. 1 is composed of the above two pairs of data lines.
In FIG. 6, a reference numeral 6a designates a driver circuit (data line driving circuit) of the memory unit 2, 20 designates a pair of data lines, 30 designates an amplifying circuit, and 40 designates a latch circuit. The amplifying circuit 30 and latch circuit 40 constitute the receiver circuit 9b of the data processing unit 3. Here, VINT designates a first reduced voltage and VINTL designates a second reduced voltage, which is lower than the first reduced voltage VINT. Each of the VINT and VINTL is generated from an external source voltage VCC by voltage reducing circuits (not shown). For example, VCC=3.3 V, VINT=2.5 V, and VINTL=0.6 V.
The driver circuit 6a is for differentially driving the pair of data lines 20 by converting a pair of differential input signals IN/XIN, which swing between 0 V and VINT, to a pair of differential signals, each having a smaller amplitude, which swing between 0 V and VINTL. The driver circuit 6a comprises: a pair of differential input terminals 11 and 12 for accepting the IN/XIN; a control terminal 13 for accepting a first control signal CONT1; a pair of differential output terminals 14 and 15 connected to the pair of data lines 20; and first to sixth NMOS transistors Qn11 to Qn16. The Qn11 has its gate connected to the differential input terminal 11, which is one of the pair of differential input terminals 11 and 12, has its drain connected to the differential output terminal 14, which is one of the pair of differential output terminals 14 and 15, and its source connected to the VINTL via the Qn13 15. The Qn12 has its gate connected to the other differential input terminal 12, has its drain connected to the terminal 14, similarly to the drain of the Qn11, and its source connected to a ground line (ground level: 0 V) via the Qn16. The Qn13 has its gate connected to the terminal 12, similarly to the gate of the Qn12, has its drain connected to the other differential output terminal 15, and its source connected to the VINTL via the Qn15, similarly to the source of the Qn11. The Qn14 has its gate connected to the terminal 11, similarly to the gate of the Qn11, its drain connected to the terminal 15, similarly to the drain of the Qn13, and its source connected to the ground line via the Qn16, similarly to the source of the Qn12. The gates of the Qn15 and Qn16 are connected in common to the control terminal 13. Each of the threshold voltages of the Qn11 to Qn14 is about 0.5 V.
The pair of data lines 20 are for transmitting the pair of differential signals, each having a smaller amplitude, which were outputted from the driver circuit 6a to the amplifying circuit 30 and each data line has: a resistive component RL; and a capacitive component CL as distributed constants.
The amplifying circuit 30 is for amplifying a pair of differential signals OUT/XOUT, which have been transmitted through the pair of data lines 20 and which swing between 0 V and VINTL, to a pair of differential signals AOT/XAOT which swing between 0 V and VINT. The amplifying circuit 30 comprises: a pair of differential input terminals 31 and 32 for accepting the OUT/XOUT; a control terminal 33 for accepting a second control signal CONT2; a pair of differential output terminals 34 and 35 connected to the latch circuit 40; first to sixth PMOS transistors Qp31 to Qp36; and first to tenth NMOS transistors Qn31 to Qn3a.
The latch circuit 40 is for latching the AOT/XAOT from the amplifying circuit 30 and obtaining a pair of differential output signals BOT/XBOT which swing between 0 V and VINT. The latch circuit 40 comprises: a pair of differential input terminals 41 and 42 for accepting the AOT/XAOT; a control terminal 43 for accepting a third control signal CONT3; a pair of differential output terminals 44 and 45 for outputting the BOT/XBOT; first and second PMOS transistors Qp41 and Qp42; and first to sixth NOMS transistors Qn41 to Qn46.
FIGS. 7(a) to 7(g) are timing charts showing the operation of the data transmission circuit of FIG. 6. When the CONT1 is raised to the HIGH level, a data transmission cycle is initiated. In each cycle, the IN/XIN having the amplitude VINT is converted by the driver circuit 6a to the OUT/XOUT having the smaller amplitude VINTL, which is then amplified by the amplifying circuit 30 to the AOT/XAOT having the amplitude VINT. At this point, the CONT3 is raised to the HIGH level and the AOT/XAOT is latched by the latch circuit 40, so that the BOT/XBOT are determined. Then, the CONT2 is raised to the HIGH level after the determination of the BOT/XBOT, so that the operation of the amplifying circuit 30 is halted in synchronization with the latching of the AOT/XAOT by the latch circuit 40.
As described above, since the voltage amplitude of the pair of data lines 20 is limited to the VINTL, a current for charging and discharging the pair of data lines 20 can be reduced according to the present embodiment. The present embodiment is particularly effective in the case where a ratio of the wiring capacitance of the pair of data lines 20 to the overall capacitance of the data transmission circuit is comparatively large.
Moreover, in the driver circuit 6a composed solely of the NMOS transistors, each of the gates of the Qn11 to Qn14 accepts the IN/XIN which swing between 0 V and VINT, while the magnitude of a voltage applied between the source and drain of each of the Qn11 to Qn14 is limited to the VINTL. Consequently, if the magnitude of a difference between the VINT and VINTL is sufficient to ensure a sufficiently large gate-source voltage in each of the Qn11 to Qn14, the driver circuit 6a operates at a high speed. Even if the lower limit of the threshold voltages of the Qn11 to Qn14 is constrained to 0.3 V to 0.6 V, a large force to drive the pair of data lines 20 can be obtained, so that high-speed data transmission can be implemented with a voltage amplitude smaller than 1.5 V without increasing a leakage current flowing in the off state.
In the amplifying circuit 30 according to the present embodiment, since the signals OUT/XOUT from the differential input terminals 31 and 32 are inputted to the gates of the Qp31 to Qp34, there should be no problem if the signals make slow transitions. However, since the amplitude of the OUT/XOUT is limited to the magnitude of the VINTL, a current will constantly flow from the VINT through the Qp31 to Qp34 to the ground line. However, since the CONT 2 is given to the amplifying circuit 30 so as to halt the operation of the amplifying circuit 30 in synchronization with the latching of the AOT/XAOT by the latch circuit 40, as described above, the Qp35 and Qp36 prevent the current from flowing. Moreover, since the latch circuit 40 is provided in the lower stage of the amplifying circuit 30, the output load on the amplifying circuit 30 becomes smaller and therefore the MOS transistors constituting the amplifier 30 can be reduced in size, so that the current flowing from the power source to the ground can be suppressed even when the Qp35 and Qp36 are in the on state.
It is possible to arrange the present embodiment so that the VCC is applied as it is to an intended portion of the VINT generated from the VCC. The HIGH levels of the IN/XIN, AOT/XAOT, and BOT/XBOT are preferably in the range of 1 V to 3.3 V. The HIGH level of the OUT/XOUT is preferably in the range of 0.1 V to 1.5 V.
In the driver circuit 6a, it is possible to set the threshold voltages of the Qn11 and Qn13 positioned on the power-source side at values lower than the values of the threshold voltages of the Qn12 and Qn14 on the ground side. Specifically, the threshold voltages of the Qn11 and Qn13 are set to 0 V to 0.3 V, while setting threshold voltages of the Qn12 and Qn14 are set to 0.3 V to 0.6 V. Thus, even when the threshold voltages of the Qn11 and Qn13 are set to a value lower than the conventional lower limit (0.3 V to 0.6 V), if the data transmission circuit is controlled so that the potentials of the differential input terminals 11 and 12 become 0 V during standby, leakage currents are prevented to flow through the Qn11 and Qn13 in the off state. Therefore, by setting the threshold voltages of the Qn11 and Qn13 lower than the threshold voltages of the Qn12 and Qn14, the driving forces of the Qn11 and Qn13 can further be enhanced without increasing the leakage current flowing in the off state. The gate-source voltages of the Qn11 and Qn13 inevitably become smaller than those of the Qn12 and Qn14, so that the lowering of the threshold voltages of the Qn11 and Qn13 is effective in enhancing the driving force of the driver circuit 6a.
FIG. 8 is a wiring diagram showing noise control over the ground line in the DRAM of the first embodiment. The noise control was achieved in view of the fact that the driver circuit 6a handles the pair of differential signals, each having the smaller amplitude, which swing between 0 V and VINTL.
In FIG. 8, a reference numeral 51 designates a first circuit block operating with the standard amplitude VINT, which includes, in addition to the amplifying circuit 30 and latch circuit 40 of the receiver circuit 9b, a timing generator and decoder circuit, and the like provided in the DRAM. A reference numeral 52 designates a second circuit block operating with the smaller amplitude VINTL. The driver circuit 6a corresponds to the second circuit block. The first circuit block 51 is connected to a ground pad 55 via a ground line 53, while the second circuit block 52 is connected to a ground pad 55 via a ground line 54 provided independently of the ground line 53 of the first circuit block 51. Here, if it is assumed that an extremely large current is allowed to flow through the ground line 53 due to the operation of the circuits in the first circuit block 51, a voltage reduction is caused by a resistive component RL1 of the ground line 53, so that the ground level of the first circuit block 51 varies to a large extent. However, since the ground line 54 is provided independently of the ground line 53 in the first circuit block 51, the driver circuit 6a in the second circuit block 52 is seldom affected by the variation in the ground level of the first circuit block 51 and can continue a proper operation. A reference numeral RL2 designates a resistive component of the ground line 54.
Thus, by adopting the ground wiring as shown in FIG. 8, the intrusion of power-source noise resulting from an operating current in the first circuit block 51 into the second circuit block 52 can be suppressed to a certain extent.
FIG. 9 is a wiring diagram showing another example of the noise control over a ground line. The wiring of the ground line of FIG. 9 was also installed under the noise control in view of the fact that the driver circuit 6a handles the pair of differential signals, each having the smaller amplitude, similarly to the case shown in FIG. 8. The first and second circuit blocks 51 and 52 shown in FIG. 9 are the same as those shown in FIG. 8. The ground line is divided into a first ground line 56 for the first circuit block 51 (ground line of main source wiring system) and a second ground line 57 for the second circuit block 52 (ground line of subordinate source wiring system). The first ground line 56 is connected to the ground pad 55, while the second ground line 57 is connected to the first ground line 56 via a source-system coupled circuit 70. A reference numeral 80 designates a source voltage reducing circuit for supplying the VINTL to the second circuit block 52.
The source-system coupled circuit 70 is for coupling the first ground line 56 to the second ground line 57 so as to prevent the noise propagation from the first circuit block 51 to the second circuit block 52. The source-system coupled circuit 70 comprises first and second NMOS transistors Qn71 and Qn72 connected in parallel to each other. The gate of the Qn71 is supplied with a control clock via a control terminal 71. On the other hand, the gate of the Qn72 is connected to the second ground line 57 so that the Qn72 functions as a MOS diode.
Of the two NMOS transistors constituting the source-system coupled circuit 70, the Qn71 connects the first ground line 56 to the second ground line 57 with a low impedance if it is turned on by the control clock supplied via the control terminal 71 during the standby of the DRAM. During the operation of the DRAM, i.e., while the Qn71 is in the off state, the Qn72 functions as a MOS diode so as not to transmit, to the second ground line 57, the raised level of the ground voltage in the first ground line 56 which accompanies the operation of the first circuit block 51.
As described above, the driver circuit 6a handles the pair of differential signals, each having the smaller amplitude, which swing between 0 V (ground level) and VINTL. The VINTL is a small voltage of the order of 0.6 V. Consequently, if the potential of the second ground line 57 is raised only slightly, a malfunction may occur in the driver circuit 6a of the second circuit block 52. According to the present embodiment, however, it has become possible to effectively prevent the power-source noise resulting from the operating current in the first circuit block 51 from intruding into the second circuit block 52, so that the malfunction of the driver circuit 6a in the second circuit block 2 can be prevented.
Preferably, the threshold voltage of the Qn72 serving as a MOS diode is minimized to 0 V or less.
FIG. 10 is a circuit diagram showing the internal structure of the source voltage reducing circuit 80 shown in FIG. 9. The source voltage reducing circuit 80 is for generating the VINTL from the VINT which was generated from the VCC by another source voltage reducing circuit (not shown). The source voltage reducing circuit 80 comprises: a control terminal 81 for accepting a control clock; an output terminal 82 for outputting the VINTL; a resistor 83; first to third PMOS transistors Qp81 to Qp83; and first to fourth NMOS transistors Qn81 to Qn84.
The resistor 83 and Qn81, which are connected in series to each other, constitute a reference potential generating circuit 84 for generating a potential VREF to be used as a reference for the VINTL. The reference potential generating circuit 84 utilizes the threshold voltage of the Qn81. As shown in FIG. 9, at least the ground potential of the reference potential generating circuit 84 is obtained through the second ground line 57.
The Qp81, Qp82, and Qn82 to Qn84 constitute a comparing circuit 85 for comparing the VINTL with the VREF. The Qp81 and Qp82 are connected to the VINT so as to constitute a power source of parallel-current-mirror type. The Qn82 and Qn83 are connected on the ground side of the power source constituted by the Qp81 and Qp82. To the gate of the Qn82 is applied the VREF and to the gate of the Qn83 is feedbacked the VINTL, so that the Qn82 and Qn83 constitute a differential amplifier. The sources of the Qn82 and Qn83 are connected to the ground line via the Qn84 serving as a common switching element which has its gate connected to the control terminal 81. The threshold voltages of the Qn82 and Qn83 are set to low values (0 V to 0.3 V) so as to enhance the driving forces of the Qn82 and Qn83, similarly to the Qn11 and Qn13 in the above driver circuit.
The Qp83 constitutes an output circuit 86 for outputting the VINTL to the output terminal 82 and is designed so that the potential at the connection between the Qp81 and Qn82 is applied to its gate.
With the structure shown in FIGS. 9 and 10, even if the potential of the second ground line 57 should vary, the output VREF of the reference potential generating circuit 84 varies in response to the potential variation, so that the voltage between the output terminal 82 of the source voltage reducing circuit 80 and the second ground line 57 is maintained at a fixed value VINTL, thereby preventing the malfunction of the driver circuit in the second circuit block 52. Moreover, since the threshold voltages of the Qn82 and Qn83 in the comparing circuit 85 are set to low values so as to enhance the driving forces of the Qn82 and Qn83, even when the levels of the VREF and VINTL are low, a proper operation is ensured for the comparing circuit 85 as well as an excellent performance is ensured for the source voltage reducing circuit 80.
Although the VINTL was generated from the VINT in the structure of FIG. 10, it is possible to generate the VINTL directly from the VCC.
(Second Embodiment)
Below, a second embodiment of the present invention will be described with reference to the drawings.
FIG. 11 is a circuit diagram partially showing a data transmission circuit in a DRAM according to the second embodiment. The data transmission circuit of the second embodiment was obtained by further providing an equalizing circuit 60 between the driver circuit 6a and pair of data lines 20 in the data transmission circuit of the DRAM according to the first embodiment.
In FIG. 11, the internal structure of the driver circuit 6a is the same as that of the first embodiment (see FIG. 6). However, a first control signal CONT1a to be applied to the control terminal 13 in the present embodiment is different from the CONT1 used in the first embodiment in that the CONT1a is maintained at the HIGH level only in the former half of each data transmission cycle.
The equalizing circuit 60 is for equalizing the potentials of the pair of data lines 20. The equalizing circuit 60 comprises: a pair of differential input terminals 61 and 62 connected to the differential output terminals 14 and 15 of the driver circuit 6a; a control terminal 63 for accepting an equalize control signal EQ; a pair of differential output terminals 64 and 65 connected to the pair of data lines 20; and an NMOS transistor Qn61. The Qn61 is interposed between the differential output terminals 64 and 65 so as to equalize the potentials of the pair of data lines 20 and is designed so that the EQ is applied to its gate.
Although an amplifying circuit and a latch circuit, which are the same as those used in the first embodiment, are connected in the lower stage of the pair of data lines 20, thereby constituting the whole data transmission circuit of the present embodiment, the drawing of the amplifying and latch circuits is omitted here.
FIGS. 12(a) to 12(h) are timing charts showing the operation of the data transmission circuit of the present embodiment. In the former half of each data transmission cycle, the CONT1a and CONT3 are raised to the HIGH levels so that the IN/XIN having the amplitude VINT are converted by the driver circuit 6a to the OUT/XOUT having the smaller amplitude VINTL, which are then amplified by the amplifying circuit 30 to the AOT/XAOT having the amplitude VINT. The resulting AOT/XAOT are then latched by the latch circuit 40, thereby determining the BOT/XBOT. After the BOT/XBOT were thus determined, i.e., in the latter half of the data transmission cycle, the CONT 2 and EQ are raised to the HIGH levels. Consequently, the operation of the amplifying circuit 30 is halted in synchronization with the latching of the AOT/XAOT by the latch circuit 40, while the potentials OUT/XOUT of the pair of data lines 20 are equalized by the Qn61 of the equalizing circuit 60.
According to the present embodiment, the time required for a potential difference between the pair of data lines 20 to reach a specified value is reduced due to the equalization of the pair of data lines 20, which implements data transmission at a higher speed. Moreover, since the equalizing operation is performed in the latter half of the data transmission cycle, the access speed is free from an adverse effect.
Although the NMOS transistor Qn61 for equalization is interposed between the differential output terminals 14 and 15 of the driver circuit 6a and the pair of data lines 20 in the present embodiment, the transistor can be disposed anywhere provided that it can equalize the potentials of the pair of data lines 20.
Below, a description will be given to a performance comparison between a conventional data transmission circuit in a DRAM and the data transmission circuits according to the above first and second embodiments.
FIG. 13(a) shows a simulation circuit (DT) of a driver circuit composed of CMOS transistors in the conventional data transmission circuit. The two control signals CONT/XCONT in FIG. 13(a) are complementary to each other. FIG. 13(b) shows a simulation circuit (SHT1) corresponding to the driver circuit composed of NMOS transistors in the data transmission circuit according to the above first embodiment. FIG. 13(c) shows a simulation circuit (SHT2) corresponding to the driver circuit provided with the equalizing circuit in the data transmission circuit according to the second embodiment.
FIGS. 14(a) to 14(d) are timing charts showing conditions for a simulation using the DT, SHT1 and SHT2. In the present simulation, 16-bit data was transmitted in a cycle time tC of 20 ns under the conditions of: VINSTL=0.6 V; RL=1.8 kΩ; and CL=4.5 pF.
FIG. 15 is a view showing the results of a simulation on the power consumption of the DT, SHT1, and SHT2. At VINT=2.5 V, the power consumption of the SHT1 is less than the power consumption of the DT by 15 mA. The power consumption of the SHT2 is far less than the power consumption of the SHT2.
FIG. 16 is a view showing the results of a simulation on the delay time of the DT, SHT1, and SHT2. The drawing shows delay time tD in each of the DT, SHT1, and SHT2 for comparison. In the DT, the delay time tD is the time that has elapsed since the CONT/XCONT reached half the potential of the VINT till a potential difference of 0.1 V appeared as the OUT/XOUT. In the SHT1, delay time tD is the time that has elapsed since the CONT1a reached half the potential of the VINT till a potential difference of 0.1 V appeared as the OUT/XOUT. In the SHT2, the delay time tD is the time that has elapsed since the CONT1a reached half the potential of the VINT till a potential difference of 0.1 V appeared as the OUT/XOUT. It will be appreciated from the drawing that the SHT1 achieves higher-speed data transmission than the DH and the SHT2 achieves higher-speed data transmission than the SH1.
(Third Embodiment)
Below, a third embodiment of the present invention will be described with reference to the drawings.
FIG. 17 is a circuit diagram of an amplifying circuit 30a for use in a data transmission circuit of a DRAM according to a third embodiment. The data transmission circuit according to the third embodiment was obtained by replacing the amplifying circuit 30 in the data transmission circuit of the DRAM according to the first embodiment with the amplifying circuit 30a. In the upper stage of the amplifying circuit 30a of FIG. 17 are connected a driver circuit and a pair of data lines, similarly to the case shown in the first embodiment. In the lower stage of the amplifying circuit 30a is connected a latch circuit which is the same as that used in the first embodiment, so as to constitute the whole data transmission circuit. It is possible to interpose an equalizing circuit between the driver circuit and the pair of data lines, similarly to the case shown in the second embodiment.
The structure of the amplifying circuit 30a of FIG. 17 was obtained by adding a power source controller 37 to an amplifier 36, which has the same structure as that of the amplifying circuit 30 of the first embodiment (see FIG. 6).
The power source controller 37 is that part of the circuit which controls power supply to the amplifier 36 based on outputs from the differential output terminals 34 and 35. The power source controller 37 comprises first and second PMOS transistors Qp37 and Qp38, which are connected in series to each other. The Qp37 and Qp38 are interposed between the Qp36 for controlling power supply to the posterior part of the amplifier 36 and the VINT. The Qp37 has its gate connected to the terminal 35, which is one of the pair of differential output terminals 34 and 35. The Qp38 has its gate connected to the other differential output terminal 34.
The turning on and off of the Qp37 and Qp38 constituting the power source controller 37 is controlled based on the pair of differential signals, each having the amplitude VINT, at the pair of differential output terminals 34 and 35, which has been amplified by the amplifier 36. After an output of the amplifying circuit 30a and an output of the latch circuit in its lower stage were determined, when the CONT2 on the HIGH level is inputted to the control terminal 33 so as to halt the operation of the amplifying circuit 30a, either of the differential output terminals 34 and 35 reaches a potential substantially equal to the VINT, so that either of the Qp37 and Qp38 is inevitably turned off. Consequently, the current flowing through the Qp36 can be cut off completely, so that the operation of the amplifier 36 is surely halted. While the amplifier 36 is operating, each of the Qp37 and Qp38 is turned on due to the equalization of the potentials of the differential output terminals 34 and 35.
The amplifying circuit 30a of the present embodiment is effective in reducing power consumption even in the case where the turning off of the Qp36 is delayed, since the amplifying circuit 30a is automatically halted if outputs from the differential output terminals 34 and 35 are determined to a certain extent.
In the present embodiment, a PMOS transistor for feedback, which is similar to the Qp37 and Qp38, is not interposed between the Qp35 for controlling power supply to the anterior part of the amplifier 36 and the VINT for fear that the amplifier 36 cannot follow a potential change at the differential input terminals 31 and 32. These measures have been taken in consideration of the case where a faulty signal (faulty data) is temporarily inputted to the differential input terminals 31 and 32. Since the load on the anterior part of the amplifier 36 is small, a current flowing through the Qp35 is negligible. However, in the case where it is guaranteed that input data does not vary, the PMOS transistor for feedback is preferably interposed between the Qp35 and VINT.
Thus far, the DRAM serving as an example of the LSI comprising the data transmission circuit has been described. However, the present invention is not limited thereto. It is applicable to a given LSI comprising a data transmission circuit. It is also applicable to data transmission between a plurality of chips.

Claims (6)

We claim:
1. A semiconductor integrated circuit, comprising:
a main source wiring system and a subordinate source wiring system, each having a power source line and a ground line;
a first circuit block connected directly to said main source wiring system;
a second circuit block connected directly to said subordinate source wiring system;
a source-system coupled circuit interposed between the ground line of said main source wiring system and the ground line of said subordinate source wiring system so as to prevent noise propagation from said first circuit block to said second circuit block.
2. A semiconductor integrated circuit according to claim 1, wherein
said second circuit block comprises a data line driving circuit for converting a first pair of differential signals, each having a first amplitude, to a second pair of differential signals, each having a second amplitude smaller than said first amplitude, so as to differentially drive a pair of data lines and
said first and second pairs of differential signals are logic signals, each having a high level and a low level, and the low level of each of the logic signals is equal to the voltage level of the ground line of said subordinate source wiring system.
3. A semiconductor integrated circuit according to claim 1, wherein
said source-system coupled circuit comprises first and second NMOS transistors which are connected in parallel to each other and which are interposed between the ground line of said main source wiring system and the ground line of said subordinate source wiring system,
said first NMOS transistor has its gate supplied with a control clock, and
said second NMOS transistor has its gate connected to the ground line of said subordinate source wiring system.
4. A semiconductor integrated circuit according to claim 3, wherein the threshold voltage of said second NMOS transistor is equal to or less than 0 V.
5. A semiconductor integrated circuit according to claim 1, further comprising a source voltage reducing circuit for generating a reduced voltage based on a source voltage supplied from the outside so as to supply said reduced voltage to said second circuit block, wherein
said source voltage reducing circuit has a reference potential generating circuit for generating a potential to be used as a reference for said reduced voltage and
a ground line of said reference potential generating circuit is connected directly to the ground line of said subordinate source wiring system.
6. A semiconductor integrated circuit according to claim 5, wherein
said source voltage reducing circuit further has a comparing circuit for comparing said reduced voltage with the reference potential generated by said reference potential generating circuit, said comparing circuit comprising:
a pair of PMOS transistors connected to a power source line so as to constitute a current source of parallel-current-mirror type;
a pair of NMOS transistors connected on the ground side of said pair of PMOS transistors so as to constitute a differential amplifier for accepting said reference potential and reduced voltage; and
a switching element interposed between the sources of said pair of NMOS transistors and the ground line,
the threshold voltages of said pair of NMOS transistors having been set low so as to enhance their driving forces.
US08/739,982 1993-06-17 1996-10-30 Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor intergrated circuit, and semiconductor memory Expired - Lifetime US6038188A (en)

Applications Claiming Priority (7)

Application Number Priority Date Filing Date Title
JP5-145938 1993-06-17
JP14593893 1993-06-17
JP5-258070 1993-10-15
JP25807093 1993-10-15
US08/260,922 US5515334A (en) 1993-01-15 1994-06-15 Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor integrated circuit, and semiconductor memory
US08/573,133 US5680366A (en) 1993-06-17 1995-12-15 Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor integrated circuit, and semiconductor memory
US73998296A 1996-10-30 1996-10-30

Publications (1)

Publication Number Publication Date
US6038188A true US6038188A (en) 2000-03-14

Family

ID=26476915

Family Applications (6)

Application Number Title Priority Date Filing Date
US08/260,922 Expired - Fee Related US5515334A (en) 1993-01-15 1994-06-15 Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor integrated circuit, and semiconductor memory
US08/573,133 Expired - Fee Related US5680366A (en) 1993-06-17 1995-12-15 Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor integrated circuit, and semiconductor memory
US08/573,076 Expired - Lifetime US5642323A (en) 1993-06-17 1995-12-15 Semiconductor integrated circuit with a data transmission circuit
US08/739,841 Expired - Fee Related US5719531A (en) 1993-06-17 1996-10-30 Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor integrated circuit, and semiconductor memory
US08/739,982 Expired - Lifetime US6038188A (en) 1993-06-17 1996-10-30 Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor intergrated circuit, and semiconductor memory
US08/814,507 Expired - Fee Related US5818782A (en) 1993-06-17 1997-03-10 Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor integrated circuit, and semiconductor memory

Family Applications Before (4)

Application Number Title Priority Date Filing Date
US08/260,922 Expired - Fee Related US5515334A (en) 1993-01-15 1994-06-15 Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor integrated circuit, and semiconductor memory
US08/573,133 Expired - Fee Related US5680366A (en) 1993-06-17 1995-12-15 Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor integrated circuit, and semiconductor memory
US08/573,076 Expired - Lifetime US5642323A (en) 1993-06-17 1995-12-15 Semiconductor integrated circuit with a data transmission circuit
US08/739,841 Expired - Fee Related US5719531A (en) 1993-06-17 1996-10-30 Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor integrated circuit, and semiconductor memory

Family Applications After (1)

Application Number Title Priority Date Filing Date
US08/814,507 Expired - Fee Related US5818782A (en) 1993-06-17 1997-03-10 Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor integrated circuit, and semiconductor memory

Country Status (2)

Country Link
US (6) US5515334A (en)
KR (1) KR0137105B1 (en)

Cited By (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6517433B2 (en) 2001-05-22 2003-02-11 Wms Gaming Inc. Reel spinning slot machine with superimposed video image
US6526552B1 (en) * 2000-10-25 2003-02-25 Sun Microsystems, Inc. Long line receiver for CMOS integrated circuits
US20030157980A1 (en) * 2002-02-15 2003-08-21 Loose Timothy C. Simulation of mechanical reels on a gaming machine
US6611680B2 (en) * 1997-02-05 2003-08-26 Telefonaktiebolaget Lm Ericsson (Publ) Radio architecture
US20040147303A1 (en) * 2002-11-18 2004-07-29 Hideaki Imura Gaming machine
US20040152501A1 (en) * 2002-11-20 2004-08-05 Kazuo Okada Gaming machine and display device therefor
US20040192430A1 (en) * 2003-03-27 2004-09-30 Burak Gilbert J. Q. Gaming machine having a 3D display
US20040209668A1 (en) * 2002-11-20 2004-10-21 Kazuo Okada Gaming machine
US20040214635A1 (en) * 2002-11-20 2004-10-28 Kazuo Okada Gaming machine
US20050282617A1 (en) * 2004-06-04 2005-12-22 Aruze Corp. Gaming machine
US20060058100A1 (en) * 2004-09-14 2006-03-16 Pacey Larry J Wagering game with 3D rendering of a mechanical device
US7077745B2 (en) 2003-05-29 2006-07-18 Wms Gaming Inc. Slot machine with win completion feature
US20060160613A1 (en) * 2005-01-14 2006-07-20 Jeremy Hornik Wagering game with player-determined symbol function
US7170179B1 (en) * 2002-04-29 2007-01-30 Cypress Semiconductor Corp. Chip select method through double bonding
US20070263426A1 (en) * 2006-02-10 2007-11-15 Takashi Hiraga Optical flip-flop circuit
US20080004104A1 (en) * 2006-06-30 2008-01-03 Wms Gaming Inc. Wagering game with simulated mechanical reels
US20080020820A1 (en) * 2006-07-11 2008-01-24 Aruze Corp Gaming machine and game control method
US20080113755A1 (en) * 2002-02-15 2008-05-15 Rasmussen James M Wagering game with simulated mechanical reels having an overlying image display
US20080176653A1 (en) * 2007-01-24 2008-07-24 Aruze Corp. Gaming machine
US20090075721A1 (en) * 2006-06-30 2009-03-19 Wms Gaming Inc. Wagering Game With Simulated Mechanical Reels
US7510475B2 (en) 2001-05-22 2009-03-31 Wms Gaming, Inc. Gaming machine with superimposed display image
US20090117977A1 (en) * 2005-12-19 2009-05-07 Gelber Philip B Multigame Gaming Machine With Transmissive Display
US20090131145A1 (en) * 2005-06-30 2009-05-21 Aoki Dion K Wagering Game with Overlying Transmissive Display for Providing Enhanced Game Features
US20090227357A1 (en) * 2005-10-31 2009-09-10 Rasmussen James M Slot machine with alterable reel symbols
US20090247276A1 (en) * 2008-04-01 2009-10-01 Aruze Gaming America, Inc. Slot Machine
US7708640B2 (en) 2002-02-15 2010-05-04 Wms Gaming Inc. Gaming machine having a persistence-of-vision display
US20100197378A1 (en) * 2007-07-11 2010-08-05 Wms Gaming Inc. Wagering Game Having Display Arrangement Formed By An Image Conduit
US20110117990A1 (en) * 2009-11-13 2011-05-19 Wilkins Kevan L Rapid bonus features using overlaid symbols
US20110124411A1 (en) * 2003-05-14 2011-05-26 Universal Entertainment Corporation Gaming machine with a light guiding plate subjected to a light scattering process and having a light deflection pattern
US8096867B2 (en) 2002-11-20 2012-01-17 Universal Entertainment Corporation Gaming machine and display device with fail-tolerant image displaying
US8262457B2 (en) 2007-11-01 2012-09-11 Wms Gaming Inc. Wagering game apparatus and method to provide a trusted gaming environment
US9449454B2 (en) 2006-11-02 2016-09-20 Bally Gaming, Inc. Wagering game having bonus-award feature with changing state
US10921996B2 (en) 2019-03-22 2021-02-16 Micron Technology, Inc. Data lines updating for data generation

Families Citing this family (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5838603A (en) * 1994-10-11 1998-11-17 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method for fabricating the same, memory core chip and memory peripheral circuit chip
KR0145852B1 (en) * 1995-04-14 1998-11-02 김광호 Address buffer of semiconductor memory device
JP3310174B2 (en) * 1996-08-19 2002-07-29 東芝マイクロエレクトロニクス株式会社 Semiconductor integrated circuit
US5854770A (en) * 1997-01-30 1998-12-29 Sgs-Thomson Microelectronics S.R.L. Decoding hierarchical architecture for high integration memories
JPH11145420A (en) * 1997-11-07 1999-05-28 Mitsubishi Electric Corp Semiconductor storage device
US6072743A (en) * 1998-01-13 2000-06-06 Mitsubishi Denki Kabushiki Kaisha High speed operable semiconductor memory device with memory blocks arranged about the center
US5943274A (en) * 1998-02-02 1999-08-24 Motorola, Inc. Method and apparatus for amplifying a signal to produce a latched digital signal
JPH11219598A (en) * 1998-02-03 1999-08-10 Mitsubishi Electric Corp Semiconductor memory device
JPH11340421A (en) * 1998-05-25 1999-12-10 Fujitsu Ltd Lsi device with mixed mounting of memory and logic
JP3592943B2 (en) * 1999-01-07 2004-11-24 松下電器産業株式会社 Semiconductor integrated circuit and semiconductor integrated circuit system
US6356485B1 (en) 1999-02-13 2002-03-12 Integrated Device Technology, Inc. Merging write cycles by comparing at least a portion of the respective write cycle addresses
US6462584B1 (en) 1999-02-13 2002-10-08 Integrated Device Technology, Inc. Generating a tail current for a differential transistor pair using a capacitive device to project a current flowing through a current source device onto a node having a different voltage than the current source device
JP2001101895A (en) * 1999-09-30 2001-04-13 Mitsubishi Electric Corp Semiconductor integrated circuit device
JP2001118388A (en) * 1999-10-18 2001-04-27 Nec Ic Microcomput Syst Ltd Buffer circuit
US6392949B2 (en) * 2000-02-08 2002-05-21 International Business Machines Corporation High performance memory architecture
DE10055001A1 (en) * 2000-11-07 2002-05-16 Infineon Technologies Ag Storage arrangement with a central connection panel
JP4313537B2 (en) * 2001-02-02 2009-08-12 富士通株式会社 Low-amplitude charge reuse type low power CMOS circuit device, adder circuit and adder module
US7088604B2 (en) * 2001-03-15 2006-08-08 Micron Technology, Inc. Multi-bank memory
US6751113B2 (en) * 2002-03-07 2004-06-15 Netlist, Inc. Arrangement of integrated circuits in a memory module
KR100437468B1 (en) * 2002-07-26 2004-06-23 삼성전자주식회사 Semiconductor memory device with data input/output organization of a multiple of 9
US6962399B2 (en) * 2002-12-30 2005-11-08 Lexmark International, Inc. Method of warning a user of end of life of a consumable for an ink jet printer
EP1625661B1 (en) * 2003-05-12 2010-09-29 Koninklijke Philips Electronics N.V. Clamping circuit to counter parasitic coupling
JP2005092969A (en) 2003-09-16 2005-04-07 Renesas Technology Corp Nonvolatile semiconductor memory
US20050018495A1 (en) * 2004-01-29 2005-01-27 Netlist, Inc. Arrangement of integrated circuits in a memory module
JP2005222855A (en) * 2004-02-06 2005-08-18 Seiko Epson Corp Receptacle
CN100364073C (en) * 2005-05-19 2008-01-23 孙惠珍 Welding pad layout method and structure
US7317630B2 (en) * 2005-07-15 2008-01-08 Atmel Corporation Nonvolatile semiconductor memory apparatus
JP4618599B2 (en) * 2005-08-29 2011-01-26 エルピーダメモリ株式会社 Semiconductor module
KR20070040505A (en) * 2005-10-12 2007-04-17 삼성전자주식회사 Display device and testing method for display device
JP4497327B2 (en) * 2006-12-19 2010-07-07 エルピーダメモリ株式会社 Semiconductor memory device
JP2009295740A (en) * 2008-06-04 2009-12-17 Elpida Memory Inc Memory chip and semiconductor device
JP5453983B2 (en) 2009-07-28 2014-03-26 セイコーエプソン株式会社 Integrated circuit device and electronic apparatus
JP5521424B2 (en) * 2009-07-28 2014-06-11 セイコーエプソン株式会社 Integrated circuit device, electronic device, and method of manufacturing electronic device
KR102219296B1 (en) * 2014-08-14 2021-02-23 삼성전자 주식회사 Semiconductor package
KR102583820B1 (en) * 2018-12-26 2023-09-27 에스케이하이닉스 주식회사 Data transmission circuit

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5986253A (en) * 1982-11-02 1984-05-18 Fujitsu Ltd Semiconductor integrated circuit
US5293334A (en) * 1990-11-30 1994-03-08 Kabushiki Kaisha Tobshiba Pattern layout of power source lines in semiconductor memory device
US5448526A (en) * 1991-04-18 1995-09-05 Hitachi, Ltd. Semiconductor integrated circuit device
US5517444A (en) * 1990-05-31 1996-05-14 Oki Electric Industry Co., Ltd. Semiconductor memory device with resistive power supply connection

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3478275A (en) * 1966-01-21 1969-11-11 Dana Lab Inc Amplifier system with power supply control for a balanced power
NL8104914A (en) * 1981-10-30 1983-05-16 Philips Nv AMPLIFIER WITH SIGNAL DEPENDENT SUPPLY SOURCE.
US4808905A (en) * 1986-08-05 1989-02-28 Advanced Micro Devices, Inc. Current-limiting circuit
JPH01226213A (en) * 1988-03-04 1989-09-08 Mitsubishi Electric Corp Driver circuit
US5010303A (en) * 1989-12-08 1991-04-23 Motorola, Inc. Balanced integrated circuit differential amplifier
JPH03233743A (en) * 1990-02-09 1991-10-17 Hitachi Ltd Storage controller and storage device
JPH04120930A (en) * 1990-09-12 1992-04-21 Toyota Motor Corp Bus driving circuit for communication
US5200921A (en) * 1990-09-20 1993-04-06 Fujitsu Limited Semiconductor integrated circuit including P-channel MOS transistors having different threshold voltages
JP3242101B2 (en) * 1990-10-05 2001-12-25 三菱電機株式会社 Semiconductor integrated circuit
JP3229345B2 (en) * 1991-09-11 2001-11-19 ローム株式会社 Non-volatile IC memory
JP2800502B2 (en) * 1991-10-15 1998-09-21 日本電気株式会社 Semiconductor memory device
US5355343A (en) * 1992-09-23 1994-10-11 Shu Lee Lean Static random access memory with self timed bit line equalization
US5347183A (en) * 1992-10-05 1994-09-13 Cypress Semiconductor Corporation Sense amplifier with limited output voltage swing and cross-coupled tail device feedback
US5450036A (en) * 1993-02-23 1995-09-12 Rohm Co., Ltd. Power amplifier circuit for audio signal and audio device using the same
US5331593A (en) * 1993-03-03 1994-07-19 Micron Semiconductor, Inc. Read circuit for accessing dynamic random access memories (DRAMS)
US5428566A (en) * 1993-10-27 1995-06-27 Intel Corporation Nonvolatile memory card with ready and busy indication and pin count minimization

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5986253A (en) * 1982-11-02 1984-05-18 Fujitsu Ltd Semiconductor integrated circuit
US5517444A (en) * 1990-05-31 1996-05-14 Oki Electric Industry Co., Ltd. Semiconductor memory device with resistive power supply connection
US5293334A (en) * 1990-11-30 1994-03-08 Kabushiki Kaisha Tobshiba Pattern layout of power source lines in semiconductor memory device
US5448526A (en) * 1991-04-18 1995-09-05 Hitachi, Ltd. Semiconductor integrated circuit device

Cited By (76)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6611680B2 (en) * 1997-02-05 2003-08-26 Telefonaktiebolaget Lm Ericsson (Publ) Radio architecture
US6526552B1 (en) * 2000-10-25 2003-02-25 Sun Microsystems, Inc. Long line receiver for CMOS integrated circuits
US6517433B2 (en) 2001-05-22 2003-02-11 Wms Gaming Inc. Reel spinning slot machine with superimposed video image
US7458890B2 (en) 2001-05-22 2008-12-02 Wms Gaming Inc. Reel spinning slot machine with superimposed video image
US20030087690A1 (en) * 2001-05-22 2003-05-08 Loose Timothy C. Gaming machine with superimposed display image
US9640019B2 (en) 2001-05-22 2017-05-02 Bally Gaming, Inc. Gaming machine with superimposed display image
US7160187B2 (en) 2001-05-22 2007-01-09 Wms Gaming Inc Gaming machine with superimposed display image
US20070228651A1 (en) * 2001-05-22 2007-10-04 Wms Gaming Inc. Reel spinning slot machine with superimposed video image
US7585220B2 (en) 2001-05-22 2009-09-08 Wms Gaming Inc. Gaming machine with superimposed display image
US7971879B2 (en) 2001-05-22 2011-07-05 Wms Gaming Inc. Gaming machine with superimposed display image
US20090181758A1 (en) * 2001-05-22 2009-07-16 Wms Gaming Inc. Gaming Machine With Superimposed Display Image
US20090131148A1 (en) * 2001-05-22 2009-05-21 Loose Timothy C Gaming machine with superimposed display image
US20070077986A1 (en) * 2001-05-22 2007-04-05 Wms Gaming Inc. Gaming machine with superimposed display image
US7510475B2 (en) 2001-05-22 2009-03-31 Wms Gaming, Inc. Gaming machine with superimposed display image
US9064372B2 (en) 2002-02-15 2015-06-23 Wms Gaming Inc. Wagering game with simulated mechanical reels having an overlying image display
US8439741B2 (en) 2002-02-15 2013-05-14 Wms Gaming Inc. Simulation of mechanical reels on a gaming machine
US7452276B2 (en) 2002-02-15 2008-11-18 Wms Gaming Inc. Simulation of mechanical reels on a gaming machine
US7708640B2 (en) 2002-02-15 2010-05-04 Wms Gaming Inc. Gaming machine having a persistence-of-vision display
US20080039181A1 (en) * 2002-02-15 2008-02-14 Wms Gaming Inc. Simulation of mechanical reels on a gaming machine
US20080039182A1 (en) * 2002-02-15 2008-02-14 Wms Gaming Inc. Simulation of mechanical reels on a gaming machine
US20080113755A1 (en) * 2002-02-15 2008-05-15 Rasmussen James M Wagering game with simulated mechanical reels having an overlying image display
US9076285B2 (en) 2002-02-15 2015-07-07 Wms Gaming Inc. Simulation of mechanical reels on a gaming machine
US20030157980A1 (en) * 2002-02-15 2003-08-21 Loose Timothy C. Simulation of mechanical reels on a gaming machine
US7170179B1 (en) * 2002-04-29 2007-01-30 Cypress Semiconductor Corp. Chip select method through double bonding
US8337286B2 (en) 2002-11-18 2012-12-25 Universal Entertainment Corporation Gaming machine with image display assistance feature
US20040147303A1 (en) * 2002-11-18 2004-07-29 Hideaki Imura Gaming machine
US8016669B2 (en) 2002-11-20 2011-09-13 Aruze Corp. Gaming machine
US8096867B2 (en) 2002-11-20 2012-01-17 Universal Entertainment Corporation Gaming machine and display device with fail-tolerant image displaying
US20080261674A9 (en) * 2002-11-20 2008-10-23 Kazuo Okada Gaming machine and display device therefor
US20040152501A1 (en) * 2002-11-20 2004-08-05 Kazuo Okada Gaming machine and display device therefor
US7972206B2 (en) 2002-11-20 2011-07-05 Wms Gaming Inc. Gaming machine and display device therefor
US8353766B2 (en) 2002-11-20 2013-01-15 Universal Entertainment Corporation Gaming machine
US20040214635A1 (en) * 2002-11-20 2004-10-28 Kazuo Okada Gaming machine
US20040209668A1 (en) * 2002-11-20 2004-10-21 Kazuo Okada Gaming machine
US20040192430A1 (en) * 2003-03-27 2004-09-30 Burak Gilbert J. Q. Gaming machine having a 3D display
US8118674B2 (en) 2003-03-27 2012-02-21 Wms Gaming Inc. Gaming machine having a 3D display
US20110124411A1 (en) * 2003-05-14 2011-05-26 Universal Entertainment Corporation Gaming machine with a light guiding plate subjected to a light scattering process and having a light deflection pattern
US8241121B2 (en) 2003-05-14 2012-08-14 Universal Entertainment Corporation Gaming machine with a light guiding plate subjected to a light scattering process and having a light deflection pattern
US7077745B2 (en) 2003-05-29 2006-07-18 Wms Gaming Inc. Slot machine with win completion feature
US20050282617A1 (en) * 2004-06-04 2005-12-22 Aruze Corp. Gaming machine
US8123609B2 (en) 2004-06-04 2012-02-28 Universal Entertainment Corporation Gaming machine
US20060058100A1 (en) * 2004-09-14 2006-03-16 Pacey Larry J Wagering game with 3D rendering of a mechanical device
US8556708B2 (en) 2005-01-14 2013-10-15 Wms Gaming Inc. Wagering game with player-determined symbol function
US20060160613A1 (en) * 2005-01-14 2006-07-20 Jeremy Hornik Wagering game with player-determined symbol function
US8684808B2 (en) 2005-06-30 2014-04-01 Wms Gaming Inc. Wagering game with overlaying transmissive display for providing enhanced game features
US20090131145A1 (en) * 2005-06-30 2009-05-21 Aoki Dion K Wagering Game with Overlying Transmissive Display for Providing Enhanced Game Features
US20090227357A1 (en) * 2005-10-31 2009-09-10 Rasmussen James M Slot machine with alterable reel symbols
US8216051B2 (en) 2005-10-31 2012-07-10 Wms Gaming Inc. Slot machine with alterable reel symbols
US20090117977A1 (en) * 2005-12-19 2009-05-07 Gelber Philip B Multigame Gaming Machine With Transmissive Display
US8231464B2 (en) 2005-12-19 2012-07-31 Wms Gaming Inc. Multigame gaming machine with transmissive display
US20070263426A1 (en) * 2006-02-10 2007-11-15 Takashi Hiraga Optical flip-flop circuit
US20080004104A1 (en) * 2006-06-30 2008-01-03 Wms Gaming Inc. Wagering game with simulated mechanical reels
US7654899B2 (en) 2006-06-30 2010-02-02 Wms Gaming Inc. Wagering game with simulated mechanical reels
US20090181755A1 (en) * 2006-06-30 2009-07-16 Wms Gaming Inc. Wagering Game With Simulated Mechanical Reels
US8128477B2 (en) 2006-06-30 2012-03-06 Wms Gaming, Inc. Wagering game with simulated mechanical reels
US20090312095A1 (en) * 2006-06-30 2009-12-17 Wms Gaming Inc. Wagering Game With Simulated Mechanical Reels
US8096878B2 (en) 2006-06-30 2012-01-17 Wms Gaming Inc. Wagering game with simulated mechanical reels
US9595157B2 (en) 2006-06-30 2017-03-14 Bally Gaming, Inc. Wagering game with simulated mechanical reels
US8251795B2 (en) 2006-06-30 2012-08-28 Wms Gaming Inc. Wagering game with simulated mechanical reels
US8403743B2 (en) 2006-06-30 2013-03-26 Wms Gaming Inc. Wagering game with simulated mechanical reels
US20090075721A1 (en) * 2006-06-30 2009-03-19 Wms Gaming Inc. Wagering Game With Simulated Mechanical Reels
US8133108B2 (en) 2006-07-11 2012-03-13 Universal Entertainment Corporation Gaming machine and game control method
US8602870B2 (en) 2006-07-11 2013-12-10 Universal Entertainment Corporation Gaming machine and game control method
US20080020820A1 (en) * 2006-07-11 2008-01-24 Aruze Corp Gaming machine and game control method
US9449454B2 (en) 2006-11-02 2016-09-20 Bally Gaming, Inc. Wagering game having bonus-award feature with changing state
US8216068B2 (en) 2007-01-24 2012-07-10 Universal Entertainment Corporation Gaming machine
US20080176653A1 (en) * 2007-01-24 2008-07-24 Aruze Corp. Gaming machine
US9460582B2 (en) 2007-07-11 2016-10-04 Bally Gaming, Inc. Wagering game having display arrangement formed by an image conduit
US20100197378A1 (en) * 2007-07-11 2010-08-05 Wms Gaming Inc. Wagering Game Having Display Arrangement Formed By An Image Conduit
US8262457B2 (en) 2007-11-01 2012-09-11 Wms Gaming Inc. Wagering game apparatus and method to provide a trusted gaming environment
US20090247276A1 (en) * 2008-04-01 2009-10-01 Aruze Gaming America, Inc. Slot Machine
US8172666B2 (en) 2008-04-01 2012-05-08 Aruze Gaming America, Inc. Slot machine
US20110117990A1 (en) * 2009-11-13 2011-05-19 Wilkins Kevan L Rapid bonus features using overlaid symbols
US10921996B2 (en) 2019-03-22 2021-02-16 Micron Technology, Inc. Data lines updating for data generation
US11379124B2 (en) 2019-03-22 2022-07-05 Micron Technology, Inc. Data lines updating for data generation
US11669251B2 (en) 2019-03-22 2023-06-06 Micron Technology, Inc. Data lines updating for data generation

Also Published As

Publication number Publication date
KR0137105B1 (en) 1998-04-29
US5818782A (en) 1998-10-06
US5515334A (en) 1996-05-07
US5719531A (en) 1998-02-17
US5642323A (en) 1997-06-24
US5680366A (en) 1997-10-21

Similar Documents

Publication Publication Date Title
US6038188A (en) Data transmission circuit, data line driving circuit, amplifying circuit, semiconductor intergrated circuit, and semiconductor memory
US6384674B2 (en) Semiconductor device having hierarchical power supply line structure improved in operating speed
US5544110A (en) Sense amplifier for semiconductor memory device having pull-up and pull-down driving circuits controlled by a power supply voltage detection circuitry
KR100297324B1 (en) Amplifier in semiconductor integrated circuit
US6064226A (en) Multiple input/output level interface input receiver
JP3853195B2 (en) Semiconductor device
KR100631174B1 (en) Data output driver and method
JP2000306382A (en) Semiconductor integrated circuit device
KR100661939B1 (en) Method and apparatus for adaptively adjusting a data receiver
EP1683156B1 (en) Internal voltage reference for memory interface
US5295117A (en) Semiconductor memory device and method for controlling an output buffer utilizing an address transition detector
KR940009079B1 (en) Semiconductor device for preventing malfunction caused by noise
EP0454134A2 (en) Semiconductor device
JP3805802B2 (en) Data output circuit of semiconductor memory device
KR100224051B1 (en) Semiconductor integrated circuit
US5926427A (en) Power line noise prevention circuit for semiconductor memory device
EP1550149B1 (en) Constant delay zero standby differential logic receiver and method
KR950014249B1 (en) Semiconductor memory device with fast data output buffer without voltage fluctuation in source voltage line
JP2000003600A (en) Semiconductor memory and semiconductor integrated circuit
KR100867638B1 (en) Circuit for selecting supply voltages and semiconductor device having the same
JPH07161185A (en) Data-transmission circuit, data line-driving circuit, amplifying circuit, semiconductor integrated circuit and semiconductor memory device
US6445091B1 (en) Integrated semiconductor circuit having at least two supply networks
JP2912158B2 (en) Signal line switching circuit
KR100980401B1 (en) A data processing device for a Semiconductor device
US5235546A (en) Semiconductor memory device having transfer gate array associated with monitoring circuit for bit line pair

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12