US5798657A - Bidirectional driver circuit for PCI bus systems - Google Patents

Bidirectional driver circuit for PCI bus systems Download PDF

Info

Publication number
US5798657A
US5798657A US08/722,485 US72248596A US5798657A US 5798657 A US5798657 A US 5798657A US 72248596 A US72248596 A US 72248596A US 5798657 A US5798657 A US 5798657A
Authority
US
United States
Prior art keywords
channel mos
mos transistor
terminal
driver circuit
transistor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/722,485
Inventor
Gerhard Nebel
Vincent Frechet
Doris Schmitt-Landsiedel
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Infineon Technologies AG
Original Assignee
Siemens AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siemens AG filed Critical Siemens AG
Assigned to SIEMENS AKTIENGESELLSCHAFT reassignment SIEMENS AKTIENGESELLSCHAFT ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NEBEL, GERHARD, SCHMITT-LANDSIEDEL, DORIS, FRECHET, VINCENT
Application granted granted Critical
Publication of US5798657A publication Critical patent/US5798657A/en
Assigned to INFINEON TECHNOLOGIES AG reassignment INFINEON TECHNOLOGIES AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SIEMENS AKTIENGESELLSCHAFT
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • G06F13/4063Device-to-bus coupling
    • G06F13/4068Electrical coupling
    • G06F13/4072Drivers or receivers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/08Modifications for protecting switching circuit against overcurrent or overvoltage
    • H03K17/082Modifications for protecting switching circuit against overcurrent or overvoltage by feedback from the output to the control circuit
    • H03K17/0822Modifications for protecting switching circuit against overcurrent or overvoltage by feedback from the output to the control circuit in field-effect transistor switches
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/10Modifications for increasing the maximum permissible switched voltage
    • H03K17/102Modifications for increasing the maximum permissible switched voltage in field-effect transistor switches
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/003Modifications for increasing the reliability for protection
    • H03K19/00315Modifications for increasing the reliability for protection in field-effect transistor circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/08Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
    • H03K19/094Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
    • H03K19/09425Multistate logic
    • H03K19/09429Multistate logic one of the states being the high impedance or floating state

Definitions

  • the present invention is a driver circuit having a control logic, a control circuit, a p-channel MOS transistor, a first n-channel enhancement-mode type MOS transistor, a second n-channel MOS transistor and a third n-channel MOS transistor.
  • the control logic is supplied with a first supply voltage and a reference potential.
  • the control logic has a blocking input and a signal input, which also is the input of the driver.
  • the control logic has an output for a first control signal and an output for a second control signal, inverse to the first.
  • the gate terminal of the p-channel MOS transistor is charged with the first control signal and the gate of the third n-channel MOS transistor is charged with the second control signal.
  • the first output signal of the control logic is connected to a second supply voltage via two diodes connected in series and via a current source transistor connected thereto in series.
  • the second supply voltage is higher than the first supply voltage.
  • a connection node is connected between one of the two diodes.
  • the current source transistor is connected with the input of a CMOS inverter.
  • a gate terminal of the current source transistor is connected to the first supply voltage.
  • An output of the control circuit is connected to the gate of the first n-channel MOS transistor, and the gate terminal of the second n-channel MOS transistor is connected to the first supply voltage.
  • a first terminal of the p-channel MOS transistor is connected with the first supply voltage and a second terminal of this transistor is connected with a first terminal of the first n-channel MOS transistor, whose second terminal is connected to the output of the driver circuit.
  • a first terminal of the second n-channel MOS transistor is connected to the output of the driver circuit and a second terminal of this transistor is connected to a first terminal of the third n-channel MOS transistor, whose second terminal is connected to the reference potential.
  • a protective circuit is provided wherein the gate terminal of the first n-channel MOS transistor is connected via a diode to the emitter of a bipolar transistor, whose base is connected with the output of the driver circuit via a resistor and whose collector is connected directly to the reference potential.
  • a diode, polarized in the blocking direction, is connected between the second supply voltage and the output of the driver circuit, and another diode polarized in the blocking direction is connected between the output of the driver circuit and the reference potential.
  • FIG. 1 depicts an inventive driver circuit having a control logic
  • FIG. 2 is a circuit diagram for the control logic of FIG. 1.
  • FIG. 1 shows an inventive driver circuit having a control logic AL shown as a block diagram, a control circuit A, a protective circuit S, a limiter circuit B and four MOS field effect transistors M110, M111, M112, M113 connected in series, whereby the transistors M110, M111 and M112 are n-channel MOS transistors and transistor M113 is a p-channel MOS transistor. At least the MOS field effect transistor M110 is an enhancement mode n-channel MOS transistor.
  • a first terminal of the transistor M112 is connected to the reference potential (ground) VSS, and a second terminal is connected via a node 1 with a first terminal of the transistor M111, whose second terminal is connected with a first terminal of the transistor M110 via an output node OUT of the driver.
  • a second terminal of the transistor M110 is connected via a node 2 with a first terminal of the transistor M113, whose second terminal is connected with the 3.3 V supply voltage V3.
  • the control logic AL is connected with (reference potential VSS and is supplied with 3.3 V.
  • the control logic AL has a signal input IN and a blocking input D (disable), and produces two output signals KP and KN.
  • the control circuit A has four p-channel MOS transistors M153, M154, M159 and M160, as well as an n-channel MOS transistor M148, whereby all substrate terminals of the p-channel MOS transistors are supplied with 5 V via a line V5.
  • a first terminal of the transistor M153 is connected to the line V5, and a second terminal of the transistor M153 is connected via a connection node 5 to a first terminal of the transistor M159, whose second terminal is connected to the gate of the transistor M159 and to a first terminal of the transistor M160.
  • a second terminal of the transistor M160 is connected to the gate of the transistor M160 and to the output signal KP of the control logic AL.
  • the gate terminal of the transistor M153 is connected to the line V3, thus with 3.3 V.
  • the node 5 is connected to the gate terminals of the series-connected transistors M154 and M148.
  • a first terminal of the transistor M154 is connected to the line V5 and a second terminal of the transistor M154 is connected via a node 3 to a first terminal of the transistor M148, whose second terminal is connected to the line V3, and whereby the node 3 is also the output of the control circuit A.
  • the gate of the transistor M110 is connected to the node 3 and the gate of the transistor M111 is at 3.3 V.
  • the gate of the transistor M113 is connected to the signal KP and the gate of the transistor M112 is connected to the signal KN.
  • the protective circuit S has a p-channel MOS transistor M166, whose first terminal is connected to the node 3 and whose second terminal and gate terminal are connected via a node 4 to an emitter terminal of a bipolar transistor Q175.
  • the base of the bipolar transistor Q175 is connected via a resistor R176 to the output OUT, and the collector terminal of this transistor is connected to the reference potential VSS.
  • a diode D182 is connected in the blocking direction between the output OUT and the line V5 for the 5 V supply, and a diode D180 is likewise connected in the blocking direction between the output OUT and reference potential.
  • a load capacitor C178 is connected between the output and reference potential VSS (or, respectively, an internal ground), and another load capacitor C179 is connected between the output and an external ground V, which is connected via bond wires with the internal ground VSS.
  • the output signal KP is a logical one
  • the output signal KN is a logical zero, whereby the switch transistors M113 and M112 are blocked, and the output OUT is in the high-ohm state (tristate).
  • the entire driver circuit operates as an inverter, i.e. a signal inverse to the signal at the input IN lies at the output OUT.
  • the transistor M111 prevents the drain voltage at the transistor M112, thus at the node 1, from becoming too large when the circuit is in the high-ohm state and a high voltage, up to 5.7 V, arises from outside at the output OUT. As long as the node 1 lies at low potential, the transistor M111 conducts, the potential at the node 1 exceeds a voltage of 3.3 V minus the threshold voltage of the transistor M111, the channel of the transistor M111 is cut off and in this way prevents a further increase in potential.
  • the transistor M110 prevents a current from flowing into the circuit.
  • the gate-source voltage is accordingly zero, and the transistor M110 blocks.
  • the signal KP is a logical zero and the two transistors M159 and M160, connected from PMOS diodes, cause the node 5 to lie at about 3.3 V.
  • the inverter formed from the two transistors M148 and M154, thereby supplies a voltage of about 5 V at the node 3, i.e.
  • the transistor M154 is thereby advantageously designed very small, so that the potential at the node 3 climbs only slowly.
  • the potential at the node 3 and at the output OUT is thus raised in parallel fashion, and in this way the gate voltage of the transistor M110 remains beneath the critical value.
  • the voltage at the node 3 is prevented from becoming too large by the base-emitter diode of the bipolar transistor Q175 and by the transistor M166, connected as a PMOS diode M166, which both become conductive.
  • the bipolar diode of the transistor Q175 another PMOS diode can also be used.
  • this has the disadvantage that the gate of the transistor of the additional PMOS diode is connected to the output, and particular ESD protective measures are thus required.
  • this problem does not arise, since the gate in this case is connected to the node 4.
  • the resistor R176 serves as a current limiter, and shields the p-channel MOS transistor M166 in relation to the output OUT, so that a minimal ESD (electrostatic discharge) protective structure is sufficient against the operating voltage in the 5 V.
  • Gate bulk voltages of ⁇ 5 V can arise at the transistors M110 and M160. However, since these transistors are always conductive in the corresponding cases, the voltage is divided between the space-charge zone and the gate oxide, due to the channel under the gate. The voltage effectively present at the gate is accordingly always smaller than the external gate-bulk voltage.
  • the protective circuit S ensures that 5 V is not present in an impermissible way between the gate and the source of the transistor M110 when the output OUT is shorted and the gate of M110 thereby lies at high potential through the control circuit A.
  • FIG. 2 shows as an example an advantageous circuit for the control logic AL, having six p-channel MOS transistors M0, M11, M1, M2, M108 and M116, as well as six n-channel MOS transistors M17, M12, M13, M18, M109 and M114.
  • a first terminal of the transistor M0 is connected to the line V3
  • a second terminal of the transistor M0 is connected to a first terminal of the transistor M11 via a node K4
  • the gate terminal of the transistor M0 is connected to the input IN.
  • a second terminal of the transistor M11 is connected via a node K1 to a first terminal of the transistor M17, whose gate is likewise connected to the input IN and whose second terminal is connected to the reference potential VSS.
  • the blocking terminal D is connected to the gate of the transistor M11.
  • a first terminal of the transistor M1 is connected to the line V3 and a second terminal of the transistor M1 is connected via a node K3 to a first terminal of the transistor M12, whose second terminal is connected to the reference potential VSS and whose gate is connected to the blocking terminal D in common with the gate of the transistor M1.
  • a first terminal of the transistor M2 is connected to the line V3 and a second terminal is connected via the node K4 to a first terminal of the transistor M13, whose second terminal is connected to the reference potential VSS via the transistor M18.
  • the gate terminals of the transistors M2 and M13 are connected via the nodes K3, and the gate terminal of the transistor M18 is connected to the blocking terminal D.
  • a first terminal of the transistor M108 is connected to the line V3, and a second terminal is connected via the node for the signal KN to a first terminal of the transistor M109, whose second terminal is connected to reference potential and whose gate terminal is connected to the node K4 in common with the gate terminal of the transistor M108.
  • a first terminal of the transistor M116 is connected to the supply line V3, and a second terminal of the transistor M116 is connected via a node for the signal KP to a first terminal of the transistor M114, whose second terminal is connected to the reference potential VSS, and whose gate terminal is connected to the gate terminal of the transistor M116 in common with the node K1.

Landscapes

  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • Mathematical Physics (AREA)
  • Theoretical Computer Science (AREA)
  • Power Engineering (AREA)
  • General Physics & Mathematics (AREA)
  • Logic Circuits (AREA)

Abstract

The bidirectional driver circuit for PCI bus system involves minimal circuit outlay. It is manufactured in a 3.3 technology and is essentially also operated only with 3.3 V, but is suited for a 5 V signal environment. The driver circuit has at least one selection logic (AL), a control circuit (A), a p-channel MOS transistor (M113), a first, second and third n-channel MOS transistor (M110, M111, M112). The advantage of the driver circuit is in its minimal circuit outlay.

Description

BACKGROUND OF THE INVENTION
In modern CMOS processes, current minimal channel lengths gate oxide thicknesses are possible, which no longer withstand the previously standard operating voltage for digital circuits of 5 V. For this reason, a reduced operating voltage of 3.3 V for digital circuits has gained acceptance. However, since for compatibility an abrupt conversion is not possible, during the transition period circuits are required that can operate with both operating voltages or, respectively, can correctly process the different signal levels for the same logical value. The PCI bus takes these two operating voltages into account and defines circuit levels, load capacitances, time relations, etc., for both 5 V and 3.3 V signal voltages. The plug connections on a motherboard provide both operating voltages, as well as a marking that defines the signal level used on the motherboard. However, this signal level defines only the voltage values with which data is exchanged at the bus, and does not concern the respective operating voltage of the individual circuits on the various plug cards.
The article by Y. Nakagome et al., "Circuit Techniques for 1.5-3.6 V Battery-Operated 64 MB DRAM," IEEE J. of Solid-State Circuits, vol. 26, no. 7, pp. 1003-1010, Jul. 1991, presents for example a circuit under the designation "5 V/3.3 V level converter," which enables the use of a 3.3 V technology for 5 V input and output signals. In the 5 V signal environment, the PCI bus operates with TTL levels at which for a logical one only 2.4 V are required at the output. By this means it is possible to operate the circuit with only 3.3 V, since for the level of a logical one 5 V are not required. However, since other bus users can supply 5 V for the level of a logical one, and may not thereby be shorted, the voltage at the bus cannot be limited to 3.3 V. In Y. Nakagome et al., the comparatively high expense of a "true 5V signal circuit" can be seen, in particular from FIG. 4, since due to the 5 volts this circuit respectively has two current paths, each having four transistors connected in series, which moreover cause a relatively slow switching characteristic.
SUMMARY OF THE INVENTION
It is an object of the present invention to provide a bidirectional driver circuit for PCI bus systems in which in the high-ohm state (tristate) external signal voltages up to 5 V are possible, and at the same time a current is prevented from flowing in the driver circuit, and in which this ensues with the lowest possible expense, e.g. without the very costly arrangements for the generation of true 5 V signals.
In general terms the present invention is a driver circuit having a control logic, a control circuit, a p-channel MOS transistor, a first n-channel enhancement-mode type MOS transistor, a second n-channel MOS transistor and a third n-channel MOS transistor. The control logic is supplied with a first supply voltage and a reference potential. The control logic has a blocking input and a signal input, which also is the input of the driver.
The control logic has an output for a first control signal and an output for a second control signal, inverse to the first. The gate terminal of the p-channel MOS transistor is charged with the first control signal and the gate of the third n-channel MOS transistor is charged with the second control signal. The first output signal of the control logic is connected to a second supply voltage via two diodes connected in series and via a current source transistor connected thereto in series. The second supply voltage is higher than the first supply voltage. A connection node is connected between one of the two diodes. The current source transistor is connected with the input of a CMOS inverter. A gate terminal of the current source transistor is connected to the first supply voltage. An output of the control circuit is connected to the gate of the first n-channel MOS transistor, and the gate terminal of the second n-channel MOS transistor is connected to the first supply voltage. A first terminal of the p-channel MOS transistor is connected with the first supply voltage and a second terminal of this transistor is connected with a first terminal of the first n-channel MOS transistor, whose second terminal is connected to the output of the driver circuit. A first terminal of the second n-channel MOS transistor is connected to the output of the driver circuit and a second terminal of this transistor is connected to a first terminal of the third n-channel MOS transistor, whose second terminal is connected to the reference potential.
Advantageous developments of the present invention are as follows.
A protective circuit is provided wherein the gate terminal of the first n-channel MOS transistor is connected via a diode to the emitter of a bipolar transistor, whose base is connected with the output of the driver circuit via a resistor and whose collector is connected directly to the reference potential.
A diode, polarized in the blocking direction, is connected between the second supply voltage and the output of the driver circuit, and another diode polarized in the blocking direction is connected between the output of the driver circuit and the reference potential.
BRIEF DESCRIPTION OF THE DRAWINGS
The features of the present invention which are believed to be novel, are set forth with particularity in the appended claims. The invention, together with further objects and advantages, may best be understood by reference to the following description taken in conjunction with the accompanying drawings, in the several Figures of which like reference numerals identify like elements, and in which:
FIG. 1 depicts an inventive driver circuit having a control logic; and
FIG. 2 is a circuit diagram for the control logic of FIG. 1.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
FIG. 1 shows an inventive driver circuit having a control logic AL shown as a block diagram, a control circuit A, a protective circuit S, a limiter circuit B and four MOS field effect transistors M110, M111, M112, M113 connected in series, whereby the transistors M110, M111 and M112 are n-channel MOS transistors and transistor M113 is a p-channel MOS transistor. At least the MOS field effect transistor M110 is an enhancement mode n-channel MOS transistor.
A first terminal of the transistor M112 is connected to the reference potential (ground) VSS, and a second terminal is connected via a node 1 with a first terminal of the transistor M111, whose second terminal is connected with a first terminal of the transistor M110 via an output node OUT of the driver. A second terminal of the transistor M110 is connected via a node 2 with a first terminal of the transistor M113, whose second terminal is connected with the 3.3 V supply voltage V3.
The control logic AL is connected with (reference potential VSS and is supplied with 3.3 V. The control logic AL has a signal input IN and a blocking input D (disable), and produces two output signals KP and KN. The signals KP and KN are respectively zero in the "pull-up" state, are respectively one in the "pull-down" state, and in the "tristate" state are inverse to one another, whereby KP=1 and KN=0. An example of the construction of the control logic is described below in connection with FIG. 2.
The control circuit A has four p-channel MOS transistors M153, M154, M159 and M160, as well as an n-channel MOS transistor M148, whereby all substrate terminals of the p-channel MOS transistors are supplied with 5 V via a line V5. A first terminal of the transistor M153 is connected to the line V5, and a second terminal of the transistor M153 is connected via a connection node 5 to a first terminal of the transistor M159, whose second terminal is connected to the gate of the transistor M159 and to a first terminal of the transistor M160. A second terminal of the transistor M160 is connected to the gate of the transistor M160 and to the output signal KP of the control logic AL. The gate terminal of the transistor M153 is connected to the line V3, thus with 3.3 V. The node 5 is connected to the gate terminals of the series-connected transistors M154 and M148. A first terminal of the transistor M154 is connected to the line V5 and a second terminal of the transistor M154 is connected via a node 3 to a first terminal of the transistor M148, whose second terminal is connected to the line V3, and whereby the node 3 is also the output of the control circuit A. The gate of the transistor M110 is connected to the node 3 and the gate of the transistor M111 is at 3.3 V. The gate of the transistor M113 is connected to the signal KP and the gate of the transistor M112 is connected to the signal KN.
The protective circuit S has a p-channel MOS transistor M166, whose first terminal is connected to the node 3 and whose second terminal and gate terminal are connected via a node 4 to an emitter terminal of a bipolar transistor Q175. The base of the bipolar transistor Q175 is connected via a resistor R176 to the output OUT, and the collector terminal of this transistor is connected to the reference potential VSS.
In a limiter circuit B, a diode D182 is connected in the blocking direction between the output OUT and the line V5 for the 5 V supply, and a diode D180 is likewise connected in the blocking direction between the output OUT and reference potential.
Moreover, a load capacitor C178 is connected between the output and reference potential VSS (or, respectively, an internal ground), and another load capacitor C179 is connected between the output and an external ground V, which is connected via bond wires with the internal ground VSS.
If a logical one is present at the blocking input D, the output signal KP is a logical one, and the output signal KN is a logical zero, whereby the switch transistors M113 and M112 are blocked, and the output OUT is in the high-ohm state (tristate).
With a logical zero at the blocking input D, the entire driver circuit operates as an inverter, i.e. a signal inverse to the signal at the input IN lies at the output OUT.
The transistor M111 prevents the drain voltage at the transistor M112, thus at the node 1, from becoming too large when the circuit is in the high-ohm state and a high voltage, up to 5.7 V, arises from outside at the output OUT. As long as the node 1 lies at low potential, the transistor M111 conducts, the potential at the node 1 exceeds a voltage of 3.3 V minus the threshold voltage of the transistor M111, the channel of the transistor M111 is cut off and in this way prevents a further increase in potential.
In the high-voltage state, and at voltages higher than 3.3 V at the output OUT, the transistor M110 prevents a current from flowing into the circuit. In this case, the gate via the transistor M148, as well as the node 2, which in this case forms the source terminal of the transistor M110, lies at 3.3 V. The gate-source voltage is accordingly zero, and the transistor M110 blocks. For the case in which a logical one is present at the output, the signal KP is a logical zero and the two transistors M159 and M160, connected from PMOS diodes, cause the node 5 to lie at about 3.3 V. The inverter, formed from the two transistors M148 and M154, thereby supplies a voltage of about 5 V at the node 3, i.e. at the gate of the transistor M110. The transistor M154 is thereby advantageously designed very small, so that the potential at the node 3 climbs only slowly. By means of the large gate-source capacitance of the transistor M110, the potential at the node 3 and at the output OUT is thus raised in parallel fashion, and in this way the gate voltage of the transistor M110 remains beneath the critical value.
For the case in which a short circuit arises at the output relates to the reference potential VSS, the voltage at the node 3 is prevented from becoming too large by the base-emitter diode of the bipolar transistor Q175 and by the transistor M166, connected as a PMOS diode M166, which both become conductive. In place of the bipolar diode of the transistor Q175, another PMOS diode can also be used. However, this has the disadvantage that the gate of the transistor of the additional PMOS diode is connected to the output, and particular ESD protective measures are thus required. In contrast, given the use of a NMOS diode, this problem does not arise, since the gate in this case is connected to the node 4. However, here an excessively high gate-bulk voltage is a problem if the output in the high-ohm state is charged with 5 V by another bus user. In this case, the NMOS diode is no longer conductive and the bulk voltage punches through almost completely up to under the gate oxide, since no channel is formed under the gate.
The resistor R176 serves as a current limiter, and shields the p-channel MOS transistor M166 in relation to the output OUT, so that a minimal ESD (electrostatic discharge) protective structure is sufficient against the operating voltage in the 5 V.
Gate bulk voltages of ±5 V can arise at the transistors M110 and M160. However, since these transistors are always conductive in the corresponding cases, the voltage is divided between the space-charge zone and the gate oxide, due to the channel under the gate. The voltage effectively present at the gate is accordingly always smaller than the external gate-bulk voltage.
At the PCI bus, voltages up to +11 V and -5V can arise due to reflections at the non-terminated ends of the line. These voltages are limited to values between -0.7 V to +5.7 V with the diodes D182 and D180 of the limiter circuit.
The protective circuit S ensures that 5 V is not present in an impermissible way between the gate and the source of the transistor M110 when the output OUT is shorted and the gate of M110 thereby lies at high potential through the control circuit A.
FIG. 2 shows as an example an advantageous circuit for the control logic AL, having six p-channel MOS transistors M0, M11, M1, M2, M108 and M116, as well as six n-channel MOS transistors M17, M12, M13, M18, M109 and M114. A first terminal of the transistor M0 is connected to the line V3, a second terminal of the transistor M0 is connected to a first terminal of the transistor M11 via a node K4, and the gate terminal of the transistor M0 is connected to the input IN. A second terminal of the transistor M11 is connected via a node K1 to a first terminal of the transistor M17, whose gate is likewise connected to the input IN and whose second terminal is connected to the reference potential VSS. The blocking terminal D is connected to the gate of the transistor M11. A first terminal of the transistor M1 is connected to the line V3 and a second terminal of the transistor M1 is connected via a node K3 to a first terminal of the transistor M12, whose second terminal is connected to the reference potential VSS and whose gate is connected to the blocking terminal D in common with the gate of the transistor M1. A first terminal of the transistor M2 is connected to the line V3 and a second terminal is connected via the node K4 to a first terminal of the transistor M13, whose second terminal is connected to the reference potential VSS via the transistor M18. The gate terminals of the transistors M2 and M13 are connected via the nodes K3, and the gate terminal of the transistor M18 is connected to the blocking terminal D. A first terminal of the transistor M108 is connected to the line V3, and a second terminal is connected via the node for the signal KN to a first terminal of the transistor M109, whose second terminal is connected to reference potential and whose gate terminal is connected to the node K4 in common with the gate terminal of the transistor M108. A first terminal of the transistor M116 is connected to the supply line V3, and a second terminal of the transistor M116 is connected via a node for the signal KP to a first terminal of the transistor M114, whose second terminal is connected to the reference potential VSS, and whose gate terminal is connected to the gate terminal of the transistor M116 in common with the node K1.
The invention is not limited to the particular details of the apparatus depicted and other modifications and applications are contemplated. Certain other changes may be made in the above described apparatus without departing from the true spirit and scope of the invention herein involved. It is intended, therefore, that the subject matter in the above depiction shall be interpreted as illustrative and not in a limiting sense.

Claims (8)

What is claimed is:
1. A driver circuit comprising:
a control logic, a control circuit, a p-channel MOS transistor, a first n-channel enhancement-mode type MOS transistor, a second n-channel MOS transistor and a third n-channel MOS transistor;
the control logic being supplied with a first supply voltage and a reference potential, the control logic having a blocking input and a signal input, which also is an input of the driver circuit;
the control logic having an output for a first control signal and an output for a second control signal, which is inverse to the first control signal, a gate terminal of the p-channel MOS transistor being charged with the first control signal and a gate of the third n-channel MOS transistor being charged with the second control signal;
the first output of the control logic being supplied with a second supply voltage via the control circuit by two diodes connected in series and by a current source transistor connected thereto in series, the second supply voltage being higher than the first supply voltage, a connection node, which is connected between one of the two diodes and the current source transistor, connected to an input of a CMOS inverter in the control circuit, and a gate terminal of the current source transistor is connected to the first supply voltage;
the control circuit having an output connected to a gate terminal of the first n-channel MOS transistor, a gate terminal of the second n-channel MOS transistor being connected to the first supply voltage;
a first terminal of the p-channel MOS transistor connected to the first supply voltage and a second terminal of the p-channel MOS transistor connected to a first terminal of the first n-channel MOS transistor, a second terminal of the first n-channel MOS transistor connected to the output of the driver circuit; and
a first terminal of the second n-channel MOS transistor is connected to the output of the driver circuit and a second terminal of the second n-channel MOS transistor connected to a first terminal of the third n-channel MOS transistor, a second terminal of the third n-channel MOS transistor connected to the reference potential.
2. The driver circuit according to claim 1, wherein the driver circuit further comprises a protective circuit having a bipolar transistor, a gate terminal of the first n-channel MOS transistor being connected via a diode to an emitter of the bipolar transistor, a base of the bipolar transistor being connected to the output of the driver circuit via a resistor and a collector of the bipolar transistor being connected directly to the reference potential.
3. The driver circuit according to claim 1, wherein a first diode, polarized in a blocking direction is connected between the second supply voltage and the output of the driver circuit, and wherein a second diode polarized in a blocking direction is connected between an output of the driver circuit and the reference potential.
4. A driver circuit, comprising:
a p-channel MOS transistor, a first n-channel enhancement-mode type MOS transistor, a second n-channel MOS transistor and a third n-channel MOS transistor;
driver circuit input and driver circuit output; control logic supplied with a first supply voltage and a reference potential, the control logic having a blocking input and a signal input, which is also the driver circuit input, the control logic having a first output for a first control signal and a second output for a second control signal, which is inverse to the first control signal, a gate terminal of the p-channel MOS transistor charged with the first control signal and a gate of the third n-channel MOS transistor charged with the second control signal;
a control circuit having two diodes connected in series and a current source transistor connected thereto in series, having a connection node that is connected between one of the two diodes and the current source transistor, having a CMOS inverter having an input connected to the connection node, a gate terminal of the current source transistor connected to the first supply voltage and a further terminal connected to a second supply voltage, the second supply voltage being higher than the first supply voltage, the first output of the control logic being supplied with the second supply voltage via the two diodes and the current source transistor;
the control circuit having an output connected to a gate of the first n-channel MOS transistor, and a gate terminal of the second n-channel MOS transistor connected to the first supply voltage;
a first terminal of the p-channel MOS transistor connected to the first supply voltage and a second terminal of the p-channel MOS transistor connected to a first terminal of the first n-channel MOS transistor, a second terminal of the first n-channel MOS transistor connected to the driver circuit output; and
a first terminal of the second n-channel MOS transistor connected to the driver circuit output and a second terminal of the second n-channel MOS transistor connected to a first terminal of the third n-channel MOS transistor, a second terminal of the third n-channel MOS transistor connected to the reference potential.
5. The driver circuit according to claim 4, wherein the driver circuit further comprises a protective circuit having a bipolar transistor, a gate terminal of the first n-channel MOS transistor being connected via a diode to an emitter of the bipolar transistor, a base of the bipolar transistor being connected to the output of the driver circuit via a resistor and a collector of the bipolar transistor being connected directly to the reference potential.
6. The driver circuit according to claim 4, wherein a first diode, polarized in a blocking direction, is connected between the second supply voltage and the output of the driver circuit, and wherein a second diode polarized in a blocking direction is connected between an output of the driver circuit and the reference potential.
7. A driver circuit, comprising:
a p-channel MOS transistor, a first n-channel enhancement-mode type MOS transistor, a second n-channel MOS transistor and a third n-channel MOS transistor;
driver circuit input and driver circuit output;
control logic supplied with a first supply voltage and a reference potential, the control logic having a blocking input and a signal input, which is also the driver circuit input, the control logic having a first output for a first control signal and a second output for a second control signal, which is inverse to the first control signal, a gate terminal of the p-channel MOS transistor charged with the first control signal and a gate of the third n-channel MOS transistor charged with the second control signal;
a control circuit having two diodes connected in series and a current source transistor connected thereto in series, having a connection node that is connected between one of the two diodes and the current source transistor, having a CMOS inverter having an input connected to the connection node, a gate terminal of the current source transistor connected to the first supply voltage and a further terminal connected to a second supply voltage, the second supply voltage being higher than the first supply voltage, the first output of the control logic being supplied with the second supply voltage via the two diodes and the current source transistor;
the control circuit having an output connected to a gate of the first n-channel MOS transistor, and a gate terminal of the second n-channel MOS transistor connected to the first supply voltage;
a first terminal of the p-channel MOS transistor connected to the first supply voltage and a second terminal of the p-channel MOS transistor connected to a first terminal of the first n-channel MOS transistor, a second terminal of the first n-channel MOS transistor connected to the driver circuit output;
a first terminal of the second n-channel MOS transistor connected to the driver circuit output and a second terminal of the second n-channel MOS transistor connected to a first terminal of the third n-channel MOS transistor, a second terminal of the third n-channel MOS transistor connected to the reference potential;
a protective circuit having a bipolar transistor, a gate terminal of the first n-channel MOS transistor being connected via a diode to an emitter of the bipolar transistor, a base of the bipolar transistor connected to the output of the driver circuit via a resistor and a collector of the bipolar transistor being connected directly to the reference potential.
8. The driver circuit according to claim 7, wherein a first diode, polarized in a blocking direction is connected between the second supply voltage and the output of the driver circuit, and wherein a second diode polarized in a blocking direction is connected between an output of the driver circuit and the reference potential.
US08/722,485 1995-09-27 1996-09-27 Bidirectional driver circuit for PCI bus systems Expired - Lifetime US5798657A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE19536020A DE19536020C1 (en) 1995-09-27 1995-09-27 Bi-directional driver circuit for PCI bus systems
DE19536020.6 1995-09-27

Publications (1)

Publication Number Publication Date
US5798657A true US5798657A (en) 1998-08-25

Family

ID=7773372

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/722,485 Expired - Lifetime US5798657A (en) 1995-09-27 1996-09-27 Bidirectional driver circuit for PCI bus systems

Country Status (3)

Country Link
US (1) US5798657A (en)
EP (1) EP0766399B1 (en)
DE (2) DE19536020C1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6066962A (en) * 1997-06-30 2000-05-23 Vlsi Technology, Inc. Digital integrated circuit buffer digital device and method for buffering data
US6304105B1 (en) * 1999-07-27 2001-10-16 Sharp Kabushiki Kaisha Level shifter circuit
US20030084088A1 (en) * 2001-10-31 2003-05-01 Shaffer Larry J. Dynamic allocation of processing tasks using variable performance hardware platforms
WO2023162719A1 (en) * 2022-02-24 2023-08-31 ローム株式会社 Switch circuit

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5378943A (en) * 1993-04-20 1995-01-03 International Business Machines Corporation Low power interface circuit
US5465054A (en) * 1994-04-08 1995-11-07 Vivid Semiconductor, Inc. High voltage CMOS logic using low voltage CMOS process
US5532621A (en) * 1993-12-24 1996-07-02 Kawasaki Steel Corporation Output buffer circuit, input buffer circuit and bi-directional buffer circuit for plural voltage systems
US5650742A (en) * 1994-03-30 1997-07-22 Matsushita Electric Industrial Co., Ltd. Voltage-level shifter

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63228661A (en) * 1987-03-18 1988-09-22 Hitachi Ltd Semiconductor integrated circuit device
JPH0786910A (en) * 1993-09-10 1995-03-31 Oki Electric Ind Co Ltd Output driving circuit
JPH0786904A (en) * 1993-09-14 1995-03-31 Kawasaki Steel Corp Interface circuit
US5418476A (en) * 1994-07-28 1995-05-23 At&T Corp. Low voltage output buffer with improved speed

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5378943A (en) * 1993-04-20 1995-01-03 International Business Machines Corporation Low power interface circuit
US5532621A (en) * 1993-12-24 1996-07-02 Kawasaki Steel Corporation Output buffer circuit, input buffer circuit and bi-directional buffer circuit for plural voltage systems
US5650742A (en) * 1994-03-30 1997-07-22 Matsushita Electric Industrial Co., Ltd. Voltage-level shifter
US5465054A (en) * 1994-04-08 1995-11-07 Vivid Semiconductor, Inc. High voltage CMOS logic using low voltage CMOS process

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
IEEE 1992 Symposium on VLSI Circuits Digest of Technical Papers Highly Reliable Process Insensitive 3.3V 5V Interface Circuit Wada et al pp. 90 91. *
IEEE 1992 Symposium on VLSI Circuits Digest of Technical Papers-"Highly Reliable Process Insensitive 3.3V-5V Interface Circuit"-Wada et al -pp. 90-91.
IEEE Journal of Solid State Circuits vol. 26, No. 7, Jul. 1991, pp. 1003 1009, Circuit Techniques for 1.5 3.6V Battery Operated 64 mb DRAM , Nakagome et al. *
IEEE Journal of Solid-State Circuits -vol. 26, No. 7, Jul. 1991, pp. 1003-1009, "Circuit Techniques for 1.5-3.6V Battery-Operated 64 mb DRAM", Nakagome et al.

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6066962A (en) * 1997-06-30 2000-05-23 Vlsi Technology, Inc. Digital integrated circuit buffer digital device and method for buffering data
US6304105B1 (en) * 1999-07-27 2001-10-16 Sharp Kabushiki Kaisha Level shifter circuit
US20030084088A1 (en) * 2001-10-31 2003-05-01 Shaffer Larry J. Dynamic allocation of processing tasks using variable performance hardware platforms
WO2023162719A1 (en) * 2022-02-24 2023-08-31 ローム株式会社 Switch circuit

Also Published As

Publication number Publication date
EP0766399A3 (en) 1997-12-17
DE19536020C1 (en) 1997-02-20
DE59606166D1 (en) 2001-01-04
EP0766399B1 (en) 2000-11-29
EP0766399A2 (en) 1997-04-02

Similar Documents

Publication Publication Date Title
US6392440B2 (en) 5V compliant transmission gate and the drive logic using 3.3V technology
KR100295316B1 (en) Low voltage input and output circuit with overvoltage protection
US5568065A (en) Circuit for connecting a node to a voltage source selected from alternative voltage sources
US7372765B2 (en) Power-gating system and method for integrated circuit devices
EP0260389B1 (en) Off-chip driver circuits
KR19990067849A (en) Voltage tolerant output buffer
US6480029B2 (en) Three-volt TIA/EIA-485 driver circuit
EP0546724B1 (en) BiCMOS bus interface output driver compatible with a mixed voltage system environment
JP3240042B2 (en) Semiconductor output circuit
JPH0436606B2 (en)
EP0459422A2 (en) Data output circuit of semiconductor device
US5798657A (en) Bidirectional driver circuit for PCI bus systems
US5166551A (en) High speed output circuit without fluctuation for semiconductor integrated circuits
US5053643A (en) Integrated circuit including output circuit having input logic controlled by output logic
GB2305793A (en) A tri-state driver and circuit
EP0735686B1 (en) Three-state CMOS output buffer circuit
US6906553B1 (en) Circuitry for providing overvoltage backdrive protection
US20030151428A1 (en) 5 Volt tolerant input/output buffer
KR19990083515A (en) CMOS Output Buffer Protection Circuit
US4888500A (en) TTL-compatible cell for CMOS integrated circuits
US6040711A (en) CMOS output buffer having a switchable bulk line
US5247214A (en) Bi-cmos out buffer circuit for cmos logic
US5105106A (en) Circuit configuration for converting TTL-level signals into CML or ECL-level signals
US20050041343A1 (en) Voltage limiting semiconductor pass gate circuit
KR930014768A (en) Complementary Metal Oxide Semiconductor (CMOS) -Emitter Coupling Logic (ECL) Level Translator

Legal Events

Date Code Title Description
AS Assignment

Owner name: SIEMENS AKTIENGESELLSCHAFT, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NEBEL, GERHARD;FRECHET, VINCENT;SCHMITT-LANDSIEDEL, DORIS;REEL/FRAME:008308/0584;SIGNING DATES FROM 19961005 TO 19961016

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: INFINEON TECHNOLOGIES AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SIEMENS AKTIENGESELLSCHAFT;REEL/FRAME:026358/0703

Effective date: 19990331