US5737273A - Sense amplifier and reading circuit with sense amplifier - Google Patents

Sense amplifier and reading circuit with sense amplifier Download PDF

Info

Publication number
US5737273A
US5737273A US08/630,929 US63092996A US5737273A US 5737273 A US5737273 A US 5737273A US 63092996 A US63092996 A US 63092996A US 5737273 A US5737273 A US 5737273A
Authority
US
United States
Prior art keywords
sense amplifier
transistor
state
output
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/630,929
Inventor
Hideo Fujiwara
Seiji Yamanaka
Toshihisa Nagata
Hiizu Okubo
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ricoh Co Ltd
Original Assignee
Ricoh Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP8127495A external-priority patent/JPH08279296A/en
Priority claimed from JP19426395A external-priority patent/JP3618144B2/en
Application filed by Ricoh Co Ltd filed Critical Ricoh Co Ltd
Assigned to RICOH COMPANY, LTD. reassignment RICOH COMPANY, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FUJIWARA, HIDEO, NAGATA, TOSHIHISA, OKUBO, HIIZU, YAMANAKA, SEIJI
Priority to US08/790,953 priority Critical patent/US5729499A/en
Application granted granted Critical
Publication of US5737273A publication Critical patent/US5737273A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • G11C7/067Single-ended amplifiers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • G11C7/065Differential amplifiers of latching type

Definitions

  • the present invention relates to a sense amplifier and a reading circuit with a sense amplifier, for reading data from a memory cell in a semiconductor memory such as a ROM (Read-Only Memory) or a RAM (Random Access Memory).
  • a semiconductor memory such as a ROM (Read-Only Memory) or a RAM (Random Access Memory).
  • FIG. 1 shows a circuit diagram of a sense amplifier for a ROM in the related art.
  • the sense amplifier includes an inverter IN 1 that inverts an electric potential supplied from an output terminal of a memory cell unit 2.
  • the memory cell unit 2 includes a memory cell 50 and a memory selection transistor 51.
  • the sense amplifier includes an N-channel transistor Tr 1 .
  • An output of the inverter IN 1 is input to a gate of the transistor Tr 1 and a source of the transistor Tr 1 is connected to the output terminal of the memory cell unit 2.
  • the sense amplifier further includes a P-channel transistor Tr 2 used for a loading operation. A drain of the transistor Tr 1 is connected to a drain of the transistor Tr 2 .
  • a point at which the transistors Tr 1 and Tr 2 are connected with one another is an output terminal OUT.
  • a timing clock signal is not required.
  • FIG. 2 shows a circuit diagram of a current-mirror-type sense amplifier in the related art.
  • this sense amplifier mutually complementary output signals which are read from a memory cell (not shown in the figure) are received by lines BL and BLB.
  • the term ⁇ complementary ⁇ means such a condition that, when one line of a pair of signal lines has a signal of a High level, the other line of the pair of signal lines has a signal of Low level, throughout this specification.
  • Gates of N-channel transistors M 3 and M 4 are connected to the lines BL and BLB, respectively.
  • the transistors M 3 and M 4 are grounded via a transistor M 5 .
  • a SIN chip enable signal
  • a drain of the transistor M 3 is connected to a gate and a drain of a P-channel transistor M I .
  • a drain of the transistor M 4 is connected to a gate and a drain of a P-channel transistor M 2 .
  • Each of the transistors M 1 and M 2 is connected to a power source as shown in the figure.
  • a point at which the transistors M 2 and M 4 are connected is an output terminal SOUT. With regard to this circuit, see Japanese Laid-Open Patent Application 63-184990.
  • the sense amplifier shown in FIG. 2 operates as shown in FIG. 3.
  • a High-level signal is supplied to the line BL and a Low-level signal is supplied to the line BLB.
  • a High-level signal is supplied at the terminal SOUT.
  • a Low-level signal is supplied to the line BL and a High-level signal is supplied to the line BLB.
  • a Low-level signal is supplied at the terminal SOUT.
  • a static passing-through electric current (referred to as a passing-through electric current which is not a preferable one and continuously flows approximately with a static level, hereinafter), which flows through a path including the transistor Tr 2 ⁇ the transistor Tr 1 ⁇ the transistor 51 ⁇ the memory cell 50 ⁇ the ground, hardly flows.
  • the transistor Tr 1 is in the ON state.
  • the static passing-through electric current which flows through the path including the transistor Tr 2 ⁇ the transistor Tr 1 ⁇ the transistor 51 ⁇ the memory cell 50 ⁇ the ground, significantly flows. Therefore, power consumption is problematically large.
  • An object of the present invention is to provide a sense amplifier which consumes low power and has a short access time.
  • FIG. 4A shows an example of a reading circuit used for reading data from a mask ROM.
  • ROM memory cells 106, 106a and 106b are provided at points at which a plurality of word lines 102 cross a plurality of bit lines 104.
  • a source electric potential of a memory cell is fixed at a power source electric potential Vcc as for the memory cell 106a shown in the figure, or a source electric potential of a memory cell is fixed at the ground electric potential as for the memory cell 106b.
  • the two memory cells 106 on the right are in states on which programing has not been performed.
  • each of these memory cells is fixed neither at the power source electric potential nor at the ground electric potential.
  • the bit lines 104 are connected to a data line 110 via MOS transistors provided in a row selection circuit 108.
  • a selection signal is supplied to a gate of a MOS transistor in the row selection circuit 108 via a row selection line 112.
  • a reading circuit 114 which includes a CMOS inverter is provided for the data line 110.
  • An output signal of the inverter is supplied as a read signal S OUT .
  • the reading circuit 114 When the reading circuit 114 is used for reading data from a memory cell, according to an external input signal, a predetermined word line 102 is selected, and a predetermined bit line 104 is selected through the row selection circuit 108. Thus, a memory cell such as the memory cell 106 is selected. Data of the selected memory cell 106 is transferred to the data line 110 from the bit line 104, and to the reading circuit 114. At this time, if a source of the memory cell 106 is fixed at Vcc as in the case of the memory cell 106a, the data line 110 is at a High level. The reading circuit 114 senses the High level, and thereby outputs a Low level. If the source of the memory cell 106 is fixed at the ground as in the case of the memory cell 106b, the data line 110 is at the Low level. Thereby, the reading circuit 114 senses the Low level and outputs a High level.
  • Vcc is a threshold voltage of the memory cell 106. Therefore, a static passing-through electric current flows through a first stage of the reading circuit 114, in this example, the inverter.
  • the inverter includes a circuit including PMOS and NMOS transistors as shown in FIG. 4B.
  • the NMOS transistor when a High level is supplied to an input terminal IN, the NMOS transistor is in its ON state and the PMOS transistor is in its OFF state.
  • a Low level is supplied from an output terminal OUT.
  • the NMOS transistor When a Low level is supplied to an input terminal IN, the NMOS transistor is in its OFF state and the PMOS transistor is in its ON state.
  • a High level is supplied from the output terminal OUT.
  • the High level supplied to the input terminal IN is not sufficiently high, the two PMOS and NMOS transistors are simultaneously in approximately the ON states. Therefore, a static passing-through electric current flows through the inverter.
  • a PMOS transistor 116 is provided between an input side of the reading circuit 114 and the Vcc terminal. A gate of the transistor 116 is connected to an output side of the reading circuit 114. Thereby, when data is read out from the memory cell 106 having the source fixed at Vcc, an electric potential of the data line 110 is raised to the Vcc electric potential through the PMOS transistor 116. Thus the static passing-through electric current is prevented from flowing.
  • a PMOS transistor may be referred to as a pulling-up PMOS transistor.
  • the data line 110 may be then used for reading the Low level.
  • the PMOS transistor 116 is previously in its ON state. Therefore, reading of the Low level may be delayed.
  • FIG. 11B An example of a current-mirror-type sense amplifier for reading data from a RAM is shown in FIG. 11B.
  • a pair of a bit line signal BL and an inverted bit line signal BLB of a memory cell of a RAM2 are input to gates of NMOS transistors 120 and 122, respectively.
  • PMOS transistors 124, 126 are connected between drains of the NMOS transistors 120, 122 and a Vcc power source terminal, respectively.
  • ⁇ B ⁇ added after a reference symbol, for example, ⁇ BLB ⁇ for ⁇ BL ⁇ indicates that a signal is an inverted signal of an original signal, throughout this specification.
  • a point at which the MOS transistors 120 and 124 are connected with one another is connected to gates of the two PMOS transistors 124, 126.
  • Sources of the NMOS transistors 120, 122 are connected to the ground terminal GND via a NMOS transistor 128.
  • An output is supplied from a point (output terminal) at which MOS transistors 122 and 126 are connected together.
  • a precharging PMOS transistor 129 is connected between the output terminal and the Vcc terminal. When precharging, the output is thereby at a High level.
  • a control signal SIN1 is input at gates of the MOS transistors 128 and 129.
  • the control signal SIN1 has a High level when a data reading operation is performed. At this time, when the bit line signal BL is used for reading a High level signal, a static passing-through electric current flows through the MOS transistors 124, 120 and 128.
  • FIGS. 12B and 12C Other examples of current-mirror-type sense amplifiers for reading data from a RAM are shown in FIGS. 12B and 12C.
  • an output when precharging, an output has a Low level.
  • a pair of bit line signals BL and BLB are input to NMOS transistors 130, 132, respectively.
  • Drains of PMOS transistors 134, 136 are connected to drains of the NMOS transistors 130, 132, respectively.
  • Sources of the PMOS transistors 134, 136 are connected to a Vcc terminal via a PMOS transistor 138.
  • Gates of the PMOS transistors 134, 136 are connected to a point at which the MOS transistors 130 and 134 are connected to one another.
  • a current-mirror circuit is formed.
  • a point at which the MOS transistors 132 and 136 are connected with one another is an output terminal Sout3.
  • the output terminal Sout3 is connected to a ground terminal via an NMOS transistor 139.
  • a control signal SIN3 is input to gates of the MOS transistors 139 and 138.
  • a pair of bit line signals BL and BLB are input to gates of PMOS transistors 140 and 142. Drains of the PMOS transistors 140 and 142 are connected to a ground terminal GND via NMOS transistors 144 and 146, respectively. Gates of the NMOS transistors 144 and 146 are connected to a point at which the MOS transistors 140 and 144 are connected together. Thus, a current-mirror circuit is formed. Sources of the PMOS transistors 140 and 142 are connected to a Vcc terminal via a PMOS transistor 148. A point at which the MOS transistors 142 and 146 are connected with one another is an output terminal Sout4. The output terminal Sout4 is connected to a ground terminal GND via an NMOS transistor 150. A control signal SIN4 is input to gates of the MOS transistors 150 and 148.
  • MOS transistors to which bit line signals are input from a memory cell are the N-channel ones (in the case of a sense amplifier SA3 shown in FIG. 12B) or the P-channel ones (in the case of a sense amplifier SA4 shown in FIG. 12C), as shown in FIG. 12D, a variation of a reading time resulting from a power source voltage Vcc variation is different.
  • the sense amplifier SA3 shown in FIG. 12B when the power source voltage Vcc is reduced to be approximately 2 ⁇ Vtn (where Vtn is a threshold voltage of the NMOS transistors), a reading time sharply increases.
  • Another object of the present invention is to optimize determination electric potential levels for reading a High level and also for reading a Low level from a ROM memory cell.
  • Another object of the present invention is to restrict a static passing-through electric current and thus reduce power consumption.
  • Another object of the present invention is to enable high-speed data reading even when a power source voltage varies.
  • a sense amplifier which comprises:
  • state control means for causing a sense amplifier portion to be in an active state and for causing the sense amplifier portion to be in an inactive state
  • control means for causing the control means to cause the sense amplifier portion to be in the inactive state when a path is formed between a power source and a ground in the sense amplifier portion;
  • latch means for holding an output of the sense amplifier portion when the path is formed.
  • the state control means comprises a first transistor acting as a switching device
  • the feedback means produces a control signal using an output of the sense amplifier portion and a clock signal obtained from a detection circuit, and supplies the control signal to the first transistor.
  • a second transistor for precharging is connected between the first transistor and the power source.
  • the state control means comprises a transistor acting as a switching device
  • the feedback means produces a control signal using an output of the sense amplifier portion and a chip enable signal, and supplies the control signal to the transistor.
  • the state control means controlled by the feedback means causes the sense amplifier portion to be in the inactive state. Thereby, no static passing-through electric current flows through the sense amplifier portion. Further, because the Low-level signal output from the sense amplifier portion is held by the latch means, it is not necessary to quickly pick up the output of the sense amplifier.
  • the sense amplifier portion by appropriately causing the sense amplifier portion to be in the inactive state so as to prevent the static passing-through electric current from flowing therethrough, it is possible to effectively reduce power consumption in the sense amplifier. Further, by providing the second transistor for precharging, it is possible to effectively shorten an accessing time.
  • a reading circuit which reads an output signal output from a memory cell which is provided at a point of points at which a plurality of word lines cross a plurality of bit lines in a semiconductor memory, the reading circuit comprising:
  • the pair of sense amplifiers comprising respective inverters, which inverters have respective logical threshold voltages different from each other;
  • an output selecting circuit for selecting outputs of the pair of sense amplifiers so that an output of a sense amplifier of the pair of sense amplifiers having a lower logical threshold voltage of the respective logical threshold voltages is selected if a previous output signal output from the memory cell has a Low level, and an output of a sense amplifier of the pair of sense amplifiers having a higher logical threshold voltage of the respective logical threshold voltages is selected if a previous output signal output from the memory cell has a High level.
  • the respective inverters comprise CMOS inverters, respectively, it is preferable that:
  • a PMOS transistor is provided between a power source and respective input terminals of the pair of sense amplifiers;
  • a gate of the PMOS transistor is connected to an output terminal of one of the pair of sense amplifiers.
  • the High level of the read data is drawn up to the power source level through the PMOS transistor, and thus it is possible to prevent a static passing-through electric current from flowing through the inverter of the sense amplifier.
  • a reading circuit which comprises:
  • a current-mirror-type sense amplifier into which a bit line signal from a RAM memory cell and an inverted signal of the bit line signal are input, and a static passing-through electric current flows when the bit line signal has a predetermined one of a High level and a Low level;
  • a latch circuit for holding an output signal output from the sense amplifier when it is determined that the bit line signal has the predetermined one of the High level and the Low level;
  • a sense circuit for causing the sense amplifier to be in an inactive state when it is determined that the bit line signal has the predetermined one of the High level and the Low level.
  • a reading circuit which comprises:
  • a first current-mirror-type sense amplifier in which a bit line signal from a RAM memory cell and an inverted signal of the bit line signal are input to gates of NMOS transistors, respectively;
  • a second current-mirror-type sense amplifier in which the bit line signal and the inverted signal are input to gates of PMOS transistors, respectively;
  • an OR circuit for outputting outputs of the first and second current-mirror-type sense amplifiers.
  • the reading circuit can read data from the memory cell at high speed even if the power source voltage varies through a wide range because the OR circuit passes an output signal therethrough when one of the first and second current-mirror-type sense amplifiers outputting the output signal first outputs the output signal.
  • this reading circuit may further comprise:
  • a latch circuit for holding an output of the OR circuit when the OR circuit outputs an output signal which results from the bit line signal and the inverted signal being input to the first and second current-mirror-type sense amplifiers, the bit line signal and the inverted signal being those which cause a static passing-through electric current to flow in the first and second current-mirror-type sense amplifiers;
  • a control signal generating circuit for outputting a control signal, which causes the first and second current-mirror-type sense amplifiers to be in an inactive state, when the OR circuit outputs the output signal which results from the bit line signal and the inverted signal being input to the first and second current-mirror-type sense amplifiers, the bit line signal and the inverted signal being those which cause a static passing-through electric current to flow in the first and second current-mirror-type sense amplifiers.
  • FIG. 1 shows a circuit diagram of a sense amplifier in the related art
  • FIG. 2 shows a circuit diagram of a current-mirror-type sense amplifier in the related art
  • FIG. 3 illustrates an operation of the sense amplifier shown in FIG. 2
  • FIG. 4A shows a circuit diagram of a reading circuit in the related art in a mask ROM
  • FIG. 4B shows a circuit diagram of an example of an inverter
  • FIG. 5 shows a block diagram of a general arrangement of a sense amplifier in a first embodiment according to the present invention
  • FIG. 6 shows a circuit diagram of a specific arrangement of the sense amplifier shown in FIG. 5;
  • FIG. 7 shows time charts indicating electric potential variations at points in the circuit shown in FIG. 6;
  • FIG. 8 shows a circuit diagram of a sense amplifier in a second embodiment of the present invention.
  • FIGS. 9A and 9B show circuit diagrams of a sense amplifier in a third embodiment of the present invention.
  • FIGS. 10A, 10B and 10C show a circuit diagram of a ROM reading circuit in a fourth embodiment of the present invention, a time chart illustrating an operation of the circuit shown in FIG. 10A, and a circuit diagram of a ROM reading circuit in a fifth embodiment of the present invention, respectively;
  • FIG. 11A shows a circuit diagram of a RAM reading circuit in a sixth embodiment of the present invention.
  • FIG. 11B shows a circuit diagram of a current-mirror-type sense amplifier in the RAM reading circuit shown in FIG. 11A;
  • FIG. 11C illustrates operations of two sense amplifiers in the circuit shown in FIG. 11A;
  • FIG. 12A shows a circuit diagram of a RAM reading circuit in a seventh embodiment of the present invention.
  • FIGS. 12B and 12C show circuit diagrams of sense amplifiers in the RAM reading circuit shown in FIG. 12A;
  • FIG. 12D illustrates operations of two sense amplifiers shown in FIGS. 12B and 12C;
  • FIG. 13A shows a circuit diagram of a RAM reading circuit in an eighth embodiment of the present invention.
  • FIGS. 13B and 13C show circuit diagrams of sense amplifiers in the RAM reading circuit shown in FIG. 13A;
  • FIG. 13D illustrates operations of two sense amplifiers shown in FIGS. 13B and 13C.
  • FIG. 5 shows a block diagram of a general arrangement of the sense amplifier in the first embodiment.
  • FIG. 6 shows a circuit diagram of a specific circuit of the sense amplifier.
  • the circuit shown in FIG. 6 shows an example using an EPROM.
  • the sense amplifier includes a sense amplifier portion 1.
  • the sense amplifier portion 1 similar to the circuit shown in FIG. 1 in the related art, includes a memory cell output portion 2, an inverter IN 1 , an N-channel transistor Tr 1 and a P-channel transistor Tr 2 for loading.
  • the memory cell output portion 2 includes a memory cell 50 and a memory selection transistor 51.
  • the inverter IN 1 inverts an input signal. An output of the inverter IN 1 is input to a gate of the transistor Tr 1 .
  • a source of the transistor Tr 1 is connected to an output terminal of the memory cell output portion 2.
  • the transistor Tr 2 is connected to a drain of the transistor Tr 1 .
  • a point at which the transistors Tr 1 and Tr 2 are connected with one another is an output terminal OUT of the sense amplifier portion 1.
  • a drain of an N-channel transistor Tr 4 is connected to an input terminal of the inverter IN 1 , and a source of the transistor Tr 4 is connected to the source of the transistor Tr 1 .
  • the transistor Tr 4 acts as activation control means.
  • a clock signal CK is input to a gate of the transistor Tr 4 . This clock signal CK is output from an AND circuit AND.
  • This AND circuit AND and a feedback path 4 constitute feedback means 3.
  • a dummy circuit (detection circuit) 7 supplies a dummy clock signal DCK to one input terminal of the AND circuit AND, and an output signal (feedback signal) of the sense amplifier portion 1 from the output terminal OUT is supplied to the other input terminal of the AND circuit AND.
  • the output signal of the sense amplifier portion 1 from the output terminal OUT is sent to one of the input terminals of the AND circuit AND, as the feedback signal, through the feedback path 4.
  • the output signal of the sense amplifier portion 1 from the output terminal OUT is supplied to a data input terminal D of a latch circuit 5.
  • the clock signal CK is supplied to the latch circuit 5 as a latch control signal.
  • the latch circuit 5 holds an input signal when receiving a decaying edge of the clock signal CK, and outputs the signal to an output buffer (not shown in the figures).
  • the latch circuit 5 passes an input signal therethrough when the clock signal CK has a High level.
  • a point at which the transistor Tr 4 is connected to the inverter IN 1 is connected to a power source via a P-channel transistor Tr 3 .
  • This transistor Tr 3 is provided for precharging, and a gate of the transistor Tr 3 is grounded.
  • FIG. 7 shows a time chart indicating a variation of an electric potential at each point in the circuit shown in FIG. 6.
  • an electric potential V(A) decays at the source of the transistor Tr 1 as a result of discharging through the memory cell 50 which is in its ON state. Because the Tr 4 is in the OFF state, V(C) is at the High level and thereby V(B) is at the Low level as mentioned above, the transistor Tr 1 is in its OFF state. As a result, the an electric potential V(D) at the output terminal OUT is at a High level. Therefore, one input terminal of the AND circuit AND is at the High level. Further, the High level is input to the data input terminal of the latch circuit 5.
  • each of the transistors Tr 4 and Tr 1 is in its ON state as described above. In this condition, a static passing-through electric current flows therethrough.
  • the clock signal CK which is output by the AND circuit AND has a Low level. Thereby, the active state of the sense amplifier portion 1 is released and the sense amplifier portion 1 enters the inactive state. Thereby, as described above, each of the transistors Tr 4 and Tr 1 is in its OFF state and therefore no static passing-through electric current flows therethrough.
  • the latch circuit 5 holds the Low level of the electric potential V(D). Thereby, when the active state of the sense amplifier portion 1 is released as mentioned above, the output signal of the sense amplifier portion 1 from the output terminal OUT is held to be the Low level.
  • FIG. 7 shows a case where first the sense amplifier portion 1 comes to be in the active state (indicated by the letters ⁇ ACTIVE ⁇ in the figure) and then the memory cell 50 in the ON state is selected (indicated by the letters ⁇ MEMORY CELL ON ⁇ in the figure).
  • the transistor Tr 4 when the sense amplifier portion is in the active state, the transistor Tr 4 is in the ON state because DCK is at the High level and thereby CK is at the High level as shown in FIG. 7. Further, the transistor Tr 1 is in the OFF state as will be described later in description of a case where the memory cell in the OFF state is selected and then the sense amplifier portion comes to be in the active state. Then, when the memory cell in the ON state is selected, the transistors 50 and 51 in the memory cell output portion 2.
  • V(C) comes to have the Low level as shown in FIG. 7 and thereby V(B) comes to have the High level.
  • the transistor Tr 1 comes to be in the ON state and thereby V(D) comes to have the Low level as shown in FIG. 7.
  • the electric potential V(C) decays to the level of the electric potential V(A) in a moment.
  • the transistor Tr 3 for precharging and the transistor Tr 2 cause the electric potential V(C) to rise rapidly.
  • the transistor Tr 1 comes to be in the OFF state, and thereby the electric potential V(D) comes to be at the High level.
  • a static passing-through electric current hardly flows because the selected memory cell is in the OFF state and thereby a passing-through path between the power source and the ground is not formed.
  • the output electric potential V(D) is fixed to be at the High level and no static passing-through electric current flows. Further, when the memory cell in the OFF state is selected and the sense amplifier portion 1 is in the active state, the transistor Tr 3 for precharging causes the electric potential V(A) to rise rapidly. As a result, it is possible to shorten an access time for substantially accessing the memory cell.
  • the sense amplifier when the memory cell in the ON state is selected, the sense amplifier, which is in the active state due to the High level of the dummy clock signal DCK, comes to be in the inactive state due to the Low level of the output signal V(D).
  • a state of the sense amplifier portion 1 is controlled between the active and inactive states only by the dummy clock signal DCK and also the output level V(D).
  • a state of the sense amplifier portion 1 is controlled between the active and inactive states only by the dummy clock signal DCK.
  • any actual commercial product of the sense amplifier including possible variation in its performance throughout many products thereof in general, can read information of the memory cell.
  • some margin is provided in the period in which the dummy clock signal DCK has the High level, and thereby the period is relatively long. As a result, a period during which the static passing-through electric current flows is relatively long.
  • the sense amplifier in the first embodiment in a case where information of the memory cell in the OFF state is read, the dummy clock signal DCK passes through the AND circuit AND, and thereby is used as the clock signal CK.
  • the AND circuit AND causes the Low level to be input to the transistor Tr 4 .
  • the sense amplifier portion 1 comes to be in the inactive state.
  • a period in which the sense amplifier portion is in the active state can be limited to the minimum one for a particular sense amplifier.
  • FIG. 8 shows a circuit diagram of a sense amplifier in the second embodiment of the present invention.
  • no transistor for precharging such as that provided in the circuit in the above-described first embodiment is provided.
  • P-channel transistors Tr 11 and Tr 14 perform a function similar to that of the transistor Tr 4 in the circuit in the first embodiment.
  • a sense amplifier portion 1 in the circuit shown in FIG. 8 when a memory cell in its OFF state is selected, a static passing-through electric current tends to flow. In the second embodiment, reduction of the static passing-through electric current is achieved.
  • the sense amplifier portion 1 includes a memory cell output portion 2 which includes a memory cell 50, a memory selection transistor 51 and an N-channel transistor Tr 16 for predischarging.
  • the sense amplifier portion 1 further includes the P-channel transistor Tr 11 , a P-channel transistor Tr 12 and an N-channel transistor Tr 13 arranged sequentially between a power source and the above-mentioned transistor Tr 16 .
  • the sense amplifier portion 1 further includes the P-channel transistor Tr 14 and an N-channel transistor Tr 15 similarly arranged sequentially between the power source and the transistor Tr 16 .
  • the sense amplifier portion 1 further includes a P-channel transistor Tr 17 and an N-channel transistor Tr 18 sequentially arranged between the power source and the ground. A point at which the transistors Tr 12 and Tr 13 are connected together is an output point of the sense amplifier portion 1.
  • An output signal of the sense amplifier portion 1 is input to one input terminal of a NAND circuit 10 having two input terminals.
  • a High level is input to the other input terminal of the NAND circuit 10.
  • An output signal of the NAND circuit is input to a data input terminal of a latch circuit 5 via an inverter 11. Further, the output signal of the NAND circuit 10 is also input to one input terminal of another NAND circuit 12 having two input terminals. Further, a dummy clock signal DCK is supplied from a detection circuit (not shown in the figure) to the other input terminal of the NAND circuit 12.
  • An output signal CKB of the NAND circuit 12 is input to a latch control terminal of the latch circuit 5, and also input to a gate of each of the transistors Tr 11 , Tr 14 and Tr 16 .
  • a Low level is input to a gate of each of the transistors Tr 12 and Tr 17 .
  • An electric potential at a point at which the transistors Tr 17 and Tr 18 are connected with one another is input to a gate of each of the transistors Tr 15 and Tr 13 .
  • an electric potential at a point at which the transistors Tr 13 , Tr 15 and Tr 16 are connected with one another is input to a gate of the transistor Tr 18 .
  • a level of the signal CKB output by the NAND circuit 12 is determined by a level of the dummy clock signal DCK output by the detection circuit.
  • the transistor Tr 16 When the dummy clock signal DCK from the detection circuit is at a High level, the clock signal CKB has a Low level and the sense amplifier portion 1 is in an active state. In this state, the transistor Tr 16 is in its OFF state, and each of the transistors Tr 14 , Tr 11 is in its ON state.
  • the electric potential V(G) is at the High level as mentioned above.
  • the NAND circuit 10 outputs a Low level which is input to one input terminal of the NAND circuit 12.
  • the NAND circuit 12 outputs the clock signal CKB having a High level even if the dummy clock signal DCK does not decay to a Low level.
  • the sense amplifier portion 1 comes to be in the inactive state.
  • the latch circuit 5 holds a level of the electric potential V(G) due to the clock signal CKB when the sense amplifier portion 1 is in the active state, and outputs the held level to an output buffer.
  • FIG. 9A shows a circuit diagram of a current-mirror sense amplifier in the third embodiment of the present invention.
  • lines BL and BLB receive mutual complementary output signals which are read out from a memory cell not shown in the figure.
  • gates of N-channel transistors M 9 and M 10 are connected to the lines BL and BLB, respectively. Further, a source of each of the transistors M 9 and M 10 is grounded.
  • a drain of the transistor M 9 is connected to a gate and to a drain of a P-channel transistor M 7 .
  • a drain of the transistor M 10 is connected to a drain of a P-channel transistor M 8 .
  • Each of the transistors M 7 and M 8 is connected to a power source via a P-channel transistor M 6 which acts as activation control means.
  • a point at which the transistors M 10 and M 8 are connected with one another is an output terminal OUT.
  • a feedback signal is input to a gate of the transistor M 6 and to a gate of the transistor M 11 .
  • a signal SIN (for example, a write enable signal) is input to one input terminal of a NAND circuit M 12 having two input terminals.
  • a signal is obtained as a result of inverting an output signal from a latch circuit 5 through an inverter M 13 .
  • the thus-obtained signal is input to the other input terminal of the NAND circuit M 12 .
  • the NAND circuit M 12 thus generates the above-mentioned feedback signal.
  • the above-mentioned latch circuit 5 includes transmission gates M 15 , M 16 , and inverters M 17 , M 18 .
  • An output signal of the sense amplifier portion 1 from the output terminal OUT is input to the latch circuit 5.
  • FIG. 9B shows a circuit diagram of part of the circuit shown in FIG. 9A.
  • the latch circuit 5 allows a signal supplied via the terminal OUT to pass through the transmission gate M 15 when a signal SOUT has a Low level.
  • SOUT has the Low level as mentioned above when precharging, and this results from previously determining sizes of transistors during a design stage of the sense amplifier.
  • a High-level signal is input to the terminal OUT, the signal SOUT has a High level via the transmission gate M 15 , and inverters M 17 , M 18 .
  • a NAND circuit M 19 outputs a Low-level signal in a condition where the signal SIN has a High level.
  • a P-channel transistor of the transmission gate M 16 is in its ON state. Further, the Low level output of the NAND circuit M 19 is inverted to be a High-level signal via an inverter M 14 and supplied to an N-channel transistor of the same transmission gate M 16 . Thereby, this N-channel transistor is also in its ON state. Thus, through the transmission gate M 16 , an output of the inverter M 18 is short-circuited with an input of the inverter M 17 . In reverse, a P-channel transistor of the transmission gate M 15 is in its OFF state by the High level signal supplied via the inverter M 14 and an N-channel transistor of the same transmission gate M 15 is also in its OFF state by the Low-level signal directly supplied by the NAND circuit M 19 .
  • the transmission gate M 15 prevents a signal supplied via the terminal OUT from passing therethrough.
  • the output signal SOUT is held in the latch circuit 5 through the transmission gate M 16 .
  • the signal input to the inverter M 17 passes through the inverters M 17 and M 18 , and thereby a signal advantageously having a level equal to the power source level Vcc is obtained at the output of the inverter M 18 .
  • This signal passes through the inverter M 13 and NAND circuit M 12 , and thus positively causes the transistor M 6 to be in its OFF state. Thereby, no static passing-through electric current flows in the sense amplifier.
  • each of the transmission gates used in the embodiments described in the specification may have the same circuit as that of the transmission gate M 15 , M 16 shown in FIG. 9B.
  • the above-mentioned signal SIN and the signal SOUT are input to two input terminals of the NAND circuit M 19 , respectively.
  • the NAND circuit M 19 outputs a latch control signal to the latch circuit 5.
  • the above-mentioned transistor M 11 is connected between the output terminal OUT and the ground.
  • the above-mentioned feedback signal is input to a gate of the transistor M 11 .
  • the sense amplifier portion 1 when the transistor M 6 is in its ON state, the sense amplifier portion 1 outputs, from the output terminal OUT to the latch circuit 5, an output signal having a level relevant to levels at the lines BL and BLB which are relevant to a current state of the above-mentioned memory cell.
  • the sense amplifier portion 1 When the transistor M 6 is in its OFF state, the sense amplifier portion 1 outputs a Low level from the output terminal OUT to the latch circuit 5.
  • the NAND circuit M 12 In the circuit, by causing the NAND circuit M 12 to output a Low level to the gate of the transistor M 6 , the transistor M 6 is in the ON state and thereby the sense amplifier portion 1 is in an active state in which information of the memory cell is read out.
  • the NAND circuit M 12 outputs the Low level when the latch circuit 5 outputs a Low level and also the signal SIN has a High level.
  • the latch circuit 5 receiving this output signal thereby outputs the signal SOUT of a High level.
  • This signal SOUT of the High level is supplied to the inverter M 13 and to the NAND circuit M 19 .
  • the High level is input to the inverter M 13
  • a Low level is input to the NAND circuit M 12 and thereby the NAND circuit M 12 outputs a High level to the gate of the transistor M 6 .
  • the transistor M 6 comes to be in the OFF state.
  • the above-mentioned passing-through path is not formed, and thereby no static passing-through electric current flows in the sense amplifier portion 1.
  • the High level is input to the NAND circuit M 19 as mentioned above, in the condition in which the signal SIN has the High level, a level of an output signal of the NAND circuit M 19 decays to a Low level.
  • the Low-level signal is input to the latch circuit 5 and thereby the transmission gate M 15 is in its OFF state and the transmission gate M 16 is in its ON state.
  • the latch circuit 5 continues to outputs the High level although the sense amplifier 1 has been in an inactive state when the transistor M 6 has been in the OFF state as mentioned above.
  • the latch circuit 5 continues to outputs the High level which is relevant to the current data "1" of the memory cell.
  • FIG. 10A shows a ROM reading circuit in the fourth embodiment of the present invention.
  • High-level reading and Low-level reading are optimized.
  • the circuit shown in FIG. 10A includes a pair of sense amplifiers 152 and 154.
  • a logical threshold voltage set in the sense amplifier 152 is different from a logical threshold voltage set in the sense amplifier 154.
  • An output signal output from a memory cell (not shown in the figure) is input to each of the sense amplifiers 152 and 154, in parallel, via a data line 110.
  • the logical threshold voltage of the sense amplifier 152 is higher than the logical threshold voltage of the sense amplifier 154.
  • Transmission gates 156 and 158 which cooperatively perform a selecting function, are connected to output terminals of the sense amplifiers 152 and 154, respectively.
  • An output signal Sout output from each of the transmission gates 156 and 158 is input to an inverter 160 which then inverts the signal Sout.
  • the inverted signal is an output signal of the ROM reading circuit.
  • Output electric potentials output from the transmission gates 156 and 158 are applied to an inverting gate terminal of the transmission gate 156 and a non-inverting gate terminal of the transmission gate 158, respectively.
  • An output electric potential output from the inverter 160 is applied to each of a non-inverting gate terminal of the transmission gate 156 and an inverting gate terminal of the transmission gate 158.
  • the transmission gate 158 when an output level of the sense amplifier 152 is a High level and also an output level of the sense amplifier 154 is a High level, the transmission gate 158 is in its ON state and the transmission gate 156 is in its OFF state.
  • the transmission gate 158 When an output level of the sense amplifier 152 is a Low level and also an output level of the sense amplifier 154 is a Low level, the transmission gate 158 is in its OFF state and the transmission gate 156 is in its ON state.
  • the logical threshold voltage of the sense amplifier 152 is Vth1 and the logical threshold voltage of the sense amplifier 154 is Vth2, where Vth1>Vth2.
  • the selecting function of the transmission gates 156 and 158 will now be described.
  • a Low level appears on the data line 110
  • a High level is output from each of the sense amplifiers 152 and 154.
  • the transmission gate 158 is in the ON state and the transmission gate 156 is in the OFF state as mentioned above.
  • a High level appears on the data line 110
  • a Low level is output from each of the sense amplifiers 152 and 154.
  • the transmission gate 158 is in the OFF state and the transmission gate 156 is in the ON state as mentioned above.
  • the transmission gate 158 When a level on the data line 110 will change from the Low level to the High level, the transmission gate 158 is in the ON state and the transmission gate 156 is in the OFF state. Then, the level on the data line rises and an output level of the sense amplifier 154 having the lower threshold voltage Vth2 first changes from a High level to a Low level, while an output level of the other sense amplifier 152 continues to output a High level. At this time, the transmission gate 158 is in the ON state and thereby the Low level output from the sense amplifier 154 passes through the transmission gate 158, while the High level output from the other sense amplifier 152 does not pass through the transmission gate 156.
  • the transmission gate 158 is in the OFF state and the transmission gate 156 is in the ON state. Then, the level on the data line decays and an output level of the sense amplifier 152 having the higher threshold voltage Vth1 first changes from a Low level to a High level, while an output level of the other sense amplifier 154 continues to output a Low level. At this time, the transmission gate 156 is in the ON state and thereby the High level output from the sense amplifier 152 passes through the transmission gate 156, while the Low level output from the other sense amplifier 154 does not pass through the transmission gate 158.
  • the higher and lower logical threshold voltages Vth1 and Vth2 of the two sense amplifiers 152 and 154, respectively a level change on the data line 110 rapidly results in a level change of the signal Sout and the output signal output from the inverter 160, in comparison to a case where only a single logical threshold voltage is provided.
  • the higher and lower logical threshold voltages Vth1 and Vth2 can be optimized individually for reading information of a level change from the Low level to the High level and for reading information of a level change from the High level to the Low level. Thereby, it is possible to effectively shorten a time for reading a level change on the data line 110. As a result, it is possible to effectively shorten a time for accessing the memory cell in the ROM reading circuit.
  • a fifth embodiment of the present invention will now be described with reference to FIG. 10C.
  • a ROM reading circuit shown in FIG. 10C in the fifth embodiment of the present invention is similar to the ROM reading circuit in the fourth embodiment described above with reference to FIGS. 10A and 10B. Differences between the circuit in the fifth embodiment shown in FIG. 10A and the circuit in the fourth embodiment shown in FIG. 10C will now be described.
  • a PMOS transistor 162 is provided for pulling up an input electric potential of each of the sense amplifiers 152 and 154 when a High level is input to each of the sense amplifiers 152 and 154.
  • This pulling-up transistor 162 is connected between a power source Vcc and an input terminal of each of the sense amplifiers 152 and 154.
  • a gate of the transistor 162 is connected to an output terminal of the sense amplifier 152.
  • Each of the sense amplifiers 152 and 154 has a circuit as shown in FIG. 4B, for example.
  • the pulling-up transistor 162 raises an input level of each sense amplifier when a High level is input. Thereby, the input level is a sufficiently high and only the NMOS transistor in the circuit shown in FIG. 4B is in the ON state. Thus, a static passing-through electric current can be prevented from flowing through the sense amplifiers.
  • inverters 164 and 166 are connected in series to an output terminal of the inverter 160.
  • FIG. 11A shows a circuit diagram of a RAM reading circuit in the sixth embodiment of the present invention.
  • FIG. 11B shows a circuit diagram of a current-mirror-type sense amplifier SA1 in the RAM reading circuit shown in FIG. 11A.
  • Another current-mirror-type sense amplifier SA2 in the RAM reading circuit shown in FIG. 11A is identical to the sense amplifier SA1, except that bit line signals BL and BLB are replaced with one another as indicated within parentheses in the figure.
  • the circuit shown in FIG. 11B was described above in the DESCRIPTION OF THE RELATED ART.
  • the signal BLB is obtained as a result of inverting the signal BL.
  • 11C shows a relationship between a logical level of an output signal Sout1 or Sout2 and a result as to whether or not a static passing-through electric current flows in the sense amplifiers SA1 and SA2.
  • a static passing-through electric current flows therethrough when the sense amplifier SA1 reads the bit line signal BL having a High level.
  • a static passing-through electric current flows therethrough when the sense amplifier SA1 reads the bit line signal BL having a Low level.
  • a latch circuit 171 is connected to an output terminal of the sense amplifier SA1 via a transmission gate 170.
  • the latch circuit 171 includes two stages of inverters 172, 174 which are connected in series to the output terminal of the transmission gate 170, and another transmission gate 176 which is connected between an input terminal of the first inverter 172 and an output terminal of the second inverter 174.
  • An output signal output from the latch circuit 171 is an output signal of this RAM reading circuit.
  • another latch circuit 179 is connected to an output terminal of the sense amplifier SA2 via a transmission gate 178.
  • the latch circuit 179 includes two stages of inverters 180, 182 which are connected in series to the output terminal of the transmission gate 178, and another transmission gate 184 which is connected between an input terminal of the first inverter 180 and an output terminal of the second inverter 182.
  • An output terminal of the latch circuit 179 is connected to one input terminal of a NAND circuit 186.
  • a control input signal is input to the other input terminal of the NAND circuit 186.
  • An output terminal of the NAND circuit 186 is connected to the sense amplifier SA1 via an inverter 190.
  • a signal output from the inverter 190 is a control signal SIN1 for the sense amplifier SA1.
  • the output terminal of the latch circuit 179 is also connected to a non-inverting gate terminal of the transmission gate 170 and to an inverting gate terminal of the transmission gate 176. Further, the output terminal of the latch circuit 179 is also connected, via an inverter 192, to an inverting gate terminal of the transmission gate 170 and to a non-inverting gate terminal of the transmission gate 176.
  • An output terminal of the latch circuit 171 is one input terminal of a NAND circuit 176. Further, the output terminal of the latch circuit 171 is also connected to a non-inverting gate terminal of the transmission gate 178 and to an inverting gate terminal of the transmission gate 184.
  • the output terminal of the latch circuit 171 is also connected, via an inverter 194, to an inverting gate terminal of the transmission gate 178 and to a non-inverting gate terminal of the transmission gate 184.
  • the above-mentioned control input signal is input also to the other input terminal of the NAND circuit 176.
  • An output terminal of the NAND circuit 176 is connected to the sense amplifier SA2 via an inverter 196.
  • a signal output from the NAND circuit 196 is a control signal SIN2 for the sense amplifier SA2.
  • the sense amplifier SA2 and the latch circuit 179 form a sense circuit.
  • This sense circuit outputs a signal when an input signal, which tends to cause the static passing-through electric current to flow through the sense amplifier SA1, is detected.
  • This signal output by the sense circuit then causes the sense amplifier SA1 to be in an inactive state and thereby prevents the static passing-through electric current from actually flowing through the sense amplifier SA1.
  • each of the control signals SIN1 and SIN2 for the sense amplifiers SA1 and SA2 is at a High level.
  • the transistor 128 in each of the sense amplifiers SA1 and SA2 is in its ON state.
  • each of the sense amplifiers SA1 and SA2 is in an active state.
  • each of the output signals Sout1 and Sout2 of the sense amplifiers SA1 and SA2 has a High level. This results from previously determining sizes of transistors during a design stage of each sense amplifier.
  • the bit line signal BL When data "1" is read from a memory cell via the bit line signals BL and BLB, the bit line signal BL has a High level. In this case, the bit line signal BL has the High level while the bit line signal BLB has a Low level. As a result, the transistor 120 is in its ON state and the transistor 122 is in its OFF state in the sense amplifier SA1, while the transistor 120 is in its OFF state and the transistor 122 is in its ON state in the sense amplifier SA2. Thereby, the output signal Sout1 of the sense amplifier SA1 continues to have the High level, while the output signal Sout2 of the sense amplifier SA2 changes from the High level to a Low level.
  • the bit line signal BL When data "0" is read from the memory cell via the bit line signals BL and BLB, the bit line signal BL has a Low level. In this case, the bit line signal BL has the Low level while the bit line signal BLB has a High level. As a result, the transistor 120 is in its ON state and the transistor 122 is in its OFF state in the sense amplifier SA2, while the transistor 120 is in its OFF state and the transistor 122 is in its ON state in the sense amplifier SA1. Thereby, the output signal Sout2 of the sense amplifier SA2 continues to have the High level, while the output signal Sout1 of the sense amplifier SA1 changes from the High level to a Low level.
  • the control signal SIN2 for the sense amplifier SA2 comes to have a Low level.
  • the transistor 128 in the sense amplifier SA2 come to be its OFF state.
  • the sense amplifier SA2 enters an inactive state. Thereby, the passing-through path is not formed and the static passing-through electric current does not flow in the sense amplifier SA2.
  • the Low level of the output signal Sout1 of the sense amplifier SA1 is also input to the transmission gates 178 and 184 via the transmission gate 170, and the inverters 172, 174. Thereby, the transmission gate 184 is in its ON state while the transmission gate 178 is in its OFF state.
  • the output signal Sout2 of the sense amplifier SA2 before the sense amplifier SA2 enters the inactive state is latched in the latch circuit 179.
  • the sense amplifiers SA1 and SA2 are appropriately causes to be in the inactive state and an output signal is appropriately latched. Thereby, power consumption in the sense amplifiers can be effectively reduced.
  • FIG. 12A shows a circuit diagram of a RAM reading circuit in the seventh embodiment.
  • the RAM reading circuit includes two sense amplifiers SA3 and SA4. Data reading speed characteristics of the sense amplifier SA3 is different from data reading speed characteristics of the sense amplifier SA4. Thereby, a data reading speed of the RAM reading circuit is not degraded even if a power source voltage varies.
  • the sense amplifiers SA3 and SA4 are current-mirror-type sense amplifiers, circuit diagrams of which are shown in FIGS. 12B and 12C, respectively.
  • MOS transistors to which bit line signals are input from a memory cell are the N-channel ones (in the case of the sense amplifier SA3 shown in FIG. 12B) or the P-channel ones (in the case of the sense amplifier SA4 shown in FIG. 12C), as shown in FIG. 12D, a variation of a reading time resulting from a power source voltage Vcc variation is different.
  • Output terminals of the sense amplifiers SA3 and SA4 are input to two input terminals of a NOR circuit 196, respectively.
  • a signal output from the NOR circuit is inverted by an inverter 198.
  • an output signal Do is obtained from the inverter 198.
  • the bit line signal when data "1" is read out from a memory cell (not shown in the figures) via the bit line signals BL and BLB, the bit line signal has a High level and the bit line signal BLB has a Low level.
  • the output signal Do when either one of the sense amplifiers SA3 and SA4 has a High level first, the output signal Do can be obtained from the RAM reading circuit via the NOR circuit 196. Therefore, even if the power source voltage Vcc varies and thereby a sense amplifier having a higher data reading speed changes between the two sense amplifiers SA3 and SA4, the output signal Do can be obtained always from the sense amplifier which has the higher data reading speed. Thereby, the output signal Do can always be obtained when the sense amplifier having the higher data reading speed outputs the read data.
  • the RAM reading circuit can read data from the memory cell at a high speed even if the power source voltage Vcc varies through a wide range.
  • the sense amplifiers SA3 and SA4 when data is read from a memory cell, each of control signals SIN3 and SIN4 is at a Low level.
  • FIG. 13A shows a circuit diagram of a RAM reading circuit in the eighth embodiment of the present invention.
  • a circuit diagram of a sense amplifier SA5 in the circuit shown in FIG. 13A is shown in FIG. 13B.
  • This circuit shown in FIG. 13B is identical to the circuit shown in FIG. 12B.
  • the bit line signals BL and BLB are input to NMOS transistors 150, 152, respectively.
  • This sense amplifier SA5 outputs an output signal Sout1 having a Low level, when precharging. This results from previously determining sizes of transistors during a design stage of the sense amplifier.
  • Another sense amplifier SA6 is a current-mirror-type sense amplifier, a circuit diagram of which is shown in FIG. 13C.
  • the circuit of the sense amplifier SA6 is obtained as a result of replacing, with respect to functions thereof in the sense amplifier, transistor types used between PMOS and NMOS types in the circuit of the sense amplifier SA5.
  • This sense amplifier SA6 outputs an output signal Sout2 having a High level, when precharging. This results from previously determining sizes of transistors during a design stage of the sense amplifier.
  • FIG. 13D shows whether or not a static passing-through electric current tends to flow in a sense amplifier when data is read from the memory cell for the sense amplifiers SA5 and SA6.
  • the sense amplifier SA5 when data is read from the memory cell via the bit line signals BL and BLB, a PMOS transistor 158 is in its ON state.
  • the bit line signal BL has a High level
  • the bit line signal BLB has a Low level.
  • the transistor 150 is in its ON state and the transistor 152 is in its OFF state.
  • a transistor 154 is in its ON state.
  • a passing-through path between a power source Vcc to the ground is formed and thus a static passing-through electric current tends to flow therethrough.
  • the bit line signal BL has a Low level and the bit line signal BLB has a High level.
  • the transistor 150 is in its OFF state and the transistor 152 is in its ON state.
  • each of transistors 154 and 156 is in its OFF state.
  • a passing-through path between the power source Vcc to the ground is not formed and thus a static passing-through electric current does not flow therethrough.
  • a NMOS transistor 168 when data is read from the memory cell via the bit line signals BL and BLB, a NMOS transistor 168 is in its ON state.
  • the bit line signal BL has a High level and the bit line signal BLB has a Low level.
  • the transistor 160 is in its ON state and the transistor 162 is in its OFF state.
  • each of transistors 164 and 166 is in its ON state.
  • a passing-through path between a power source Vcc to the ground is formed and thus a static passing-through electric current tends to flow therethrough.
  • the bit line signal BL has a Low level and the bit line signal BLB has a High level.
  • the transistor 160 is in its OFF state and the transistor 162 is in its ON state.
  • each of transistors 164 and 166 is in its OFF state.
  • a passing-through path between the power source Vcc to the ground is not formed and thus a static passing-through electric current does not flow therethrough.
  • a data reading speed of the sense amplifier SA6 is higher than a data reading speed of the sense amplifier SA5 when the power source voltage Vcc is relatively low.
  • the data reading speed of the sense amplifier SA5 is higher than the data reading speed of the sense amplifier SA6 when the power source voltage Vcc is relatively high.
  • a reason thereof is similar to the reason (described above in the DESCRIPTION OF THE RELATED ART) of difference in the data reading speed characteristics between the SA3 and SA4 shown in FIG. 12D.
  • An output terminal of the sense amplifier SA5 is connected to one input terminal of a NOR circuit 200.
  • An output terminal of the sense amplifier SA6 is connected to the other input terminal of a NOR circuit 200 via an inverter 202.
  • An output terminal of the NOR circuit 200 is connected to a latch circuit 205 via a transmission gate 204.
  • the latch circuit 205 includes two stages of inverters 206, 208 and a transmission gate 210 connected between an input terminal of the first inverter 206 and an output terminal of the second inverter 208.
  • a signal Sout3 output from the latch circuit 205 is an output signal of this RAM reading circuit.
  • the output signal Sout3 is input to the sense amplifier SA5 as a control signal ISE1 via a NAND circuit 212. Further, the output signal Sout3 is input to the sense amplifier SA6 as a control signal ISE2 via the NAND circuit 212 and an inverter 214. Further, the output signal Sout3 is input, via an inverter 216 and a NAND circuit 218, to a non-inverting gate terminal of the transmission gate 204 and an inverting gate terminal of the transmission gate 210.
  • an output terminal of the NAND circuit 218 is connected, via an inverter 202, to an inverting gate terminal of the transmission gate 204 and a non-inverting gate terminal of the transmission gate 210.
  • a reading control signal SIN which has a High level when data is read from a memory tell, is input to the other input terminal of each of the NAND circuits 212 and 218.
  • each of the output signals Sout1 and Sout2 of the sense amplifiers SA5 and SA6 has a High level.
  • this High-level signal is inverted by the NOR circuit 200, passes through the transmission gate 204 and the latch circuit 205, and is output as the output signal Sout3 at the Low level.
  • the read data is latched by the latch circuit 205, also the control signal SE1 is caused to be at the High level and the control signal SE2 is caused to be at the Low level, whereby each of the two sense amplifiers SA5 and SA6 are caused to be in the inactive state.
  • the control signal SE1 is caused to be at the High level
  • the control signal SE2 is caused to be at the Low level, whereby each of the two sense amplifiers SA5 and SA6 are caused to be in the inactive state.

Landscapes

  • Static Random-Access Memory (AREA)
  • Read Only Memory (AREA)

Abstract

A state control portion causes a sense amplifier portion to be at an active state and for causing the sense amplifier to be at an inactive state. A feedback portion causes the control device to causing the sense amplifier portion to be in the inactive state when a path is formed between a power source and a ground in the sense amplifier. A latch portion holds an output of the sense amplifier output when the path is formed. The state control portion comprises a first transistor acting as a switching device. The feedback portion produces a control signal using an output of the sense amplifier portion and a clock signal obtained from a detection circuit, and supplies the control signal to the first transistor. A second transistor for precharging is connected between the first transistor and the power source.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a sense amplifier and a reading circuit with a sense amplifier, for reading data from a memory cell in a semiconductor memory such as a ROM (Read-Only Memory) or a RAM (Random Access Memory).
2. Description of the Related Art
Recently, a market for portable equipment has been increasing. In order to reduce a weight of battery-driven portable equipment, it is preferable that fewer battery cells are required therefor. For this purpose, it is demanded that semiconductor products used in such portable equipment are driven by a decreased voltage and consume less power. Further, it is also demanded that semiconductor product used therein have performances that will not degrade even though the equipment is carried and used in various environment. Therefore, it is necessary to provide semiconductor products which are driven by a less voltage, consume decreased power and have properties not likely to degrade.
FIG. 1 shows a circuit diagram of a sense amplifier for a ROM in the related art. The sense amplifier includes an inverter IN1 that inverts an electric potential supplied from an output terminal of a memory cell unit 2. The memory cell unit 2 includes a memory cell 50 and a memory selection transistor 51. Further, the sense amplifier includes an N-channel transistor Tr1. An output of the inverter IN1 is input to a gate of the transistor Tr1 and a source of the transistor Tr1 is connected to the output terminal of the memory cell unit 2. The sense amplifier further includes a P-channel transistor Tr2 used for a loading operation. A drain of the transistor Tr1 is connected to a drain of the transistor Tr2. In the sense amplifier, a point at which the transistors Tr1 and Tr2 are connected with one another is an output terminal OUT. With regard to the circuit, see Japanese Patent Publication No. 5-44759. For such a type of sense amplifier, a timing clock signal is not required.
In the sense amplifier, when the memory cell 50 is in its OFF state, an electric potential V(A) shown in FIG. 1 gradually increases. Then, when V(A)=V(B)-VTH, where VTH is an operation electric potential of the transistor Tr1, the transistor Tr1 comes to be in its OFF state. When the transistor Tr1 comes to be in the OFF state, a High-level electric potential is supplied from the output terminal OUT. Thus, the memorized content is read out from the memory cell 50 through the sense amplifier. When the memory cell 50 is in its ON state, the electric potential V(A) decreases, and when V(A)<V(B)-VTH, the transistor Tr1 comes to be in its ON state. Thereby, a Low-level electric potential is supplied from the OUT terminal. Thus, the memorized content is read out from the memory cell 50 through the sense amplifier.
FIG. 2 shows a circuit diagram of a current-mirror-type sense amplifier in the related art. In this sense amplifier, mutually complementary output signals which are read from a memory cell (not shown in the figure) are received by lines BL and BLB. The term `complementary` means such a condition that, when one line of a pair of signal lines has a signal of a High level, the other line of the pair of signal lines has a signal of Low level, throughout this specification. Gates of N-channel transistors M3 and M4 are connected to the lines BL and BLB, respectively. The transistors M3 and M4 are grounded via a transistor M5. A SIN (chip enable signal) is input to a gate of the transistor M5. A drain of the transistor M3 is connected to a gate and a drain of a P-channel transistor MI. A drain of the transistor M4 is connected to a gate and a drain of a P-channel transistor M2. Each of the transistors M1 and M2 is connected to a power source as shown in the figure. In the sense amplifier shown in FIG. 2, a point at which the transistors M2 and M4 are connected is an output terminal SOUT. With regard to this circuit, see Japanese Laid-Open Patent Application 63-184990.
The sense amplifier show in FIG. 2 operates as shown in FIG. 3. When data "1" of the memory cell (not shown in the figure) is read, a High-level signal is supplied to the line BL and a Low-level signal is supplied to the line BLB. As a result, a High-level signal is supplied at the terminal SOUT. When data "0" of the memory cell is read, a Low-level signal is supplied to the line BL and a High-level signal is supplied to the line BLB. As a result, a Low-level signal is supplied at the terminal SOUT.
In the sense amplifier shown in FIG. 1, when the memory cell 50 is in the OFF state, the transistor Tr1 is in the OFF state. Thereby, a static passing-through electric current (referred to as a passing-through electric current which is not a preferable one and continuously flows approximately with a static level, hereinafter), which flows through a path including the transistor Tr2 →the transistor Tr1 →the transistor 51→the memory cell 50→the ground, hardly flows. However, when the memory cell 50 is in the ON state, the transistor Tr1 is in the ON state. Thereby, the static passing-through electric current, which flows through the path including the transistor Tr2 →the transistor Tr1 →the transistor 51→the memory cell 50→the ground, significantly flows. Therefore, power consumption is problematically large.
Further, when the state in which data reading is performed on the memory cell in the ON state is changed to the state in which data reading is performed on the memory cell in the OFF state, the electric potential V(A) gradually increases and the electric potential V(B) decreases. Then, V(B)=V(A)+VTH. Until then, the transistor Tr1 does not come to be in the OFF state. Therefore, a long access time is required.
Further, in the current-mirror-type sense amplifier shown in FIG. 2, when the data "1" is read, a significant static passing-through electric current flows and thereby power consumption is large.
An object of the present invention is to provide a sense amplifier which consumes low power and has a short access time.
FIG. 4A shows an example of a reading circuit used for reading data from a mask ROM. ROM memory cells 106, 106a and 106b are provided at points at which a plurality of word lines 102 cross a plurality of bit lines 104. In order to write information into each memory cell 106, 106a or 106b, a source electric potential of a memory cell is fixed at a power source electric potential Vcc as for the memory cell 106a shown in the figure, or a source electric potential of a memory cell is fixed at the ground electric potential as for the memory cell 106b. In FIG. 4A, the two memory cells 106 on the right are in states on which programing has not been performed. Therefore, each of these memory cells is fixed neither at the power source electric potential nor at the ground electric potential. The bit lines 104 are connected to a data line 110 via MOS transistors provided in a row selection circuit 108. A selection signal is supplied to a gate of a MOS transistor in the row selection circuit 108 via a row selection line 112. A reading circuit 114 which includes a CMOS inverter is provided for the data line 110. An output signal of the inverter is supplied as a read signal SOUT.
When the reading circuit 114 is used for reading data from a memory cell, according to an external input signal, a predetermined word line 102 is selected, and a predetermined bit line 104 is selected through the row selection circuit 108. Thus, a memory cell such as the memory cell 106 is selected. Data of the selected memory cell 106 is transferred to the data line 110 from the bit line 104, and to the reading circuit 114. At this time, if a source of the memory cell 106 is fixed at Vcc as in the case of the memory cell 106a, the data line 110 is at a High level. The reading circuit 114 senses the High level, and thereby outputs a Low level. If the source of the memory cell 106 is fixed at the ground as in the case of the memory cell 106b, the data line 110 is at the Low level. Thereby, the reading circuit 114 senses the Low level and outputs a High level.
If the source of the memory cell 106 is fixed at Vcc, the High level supplied to the bit line 104 and the data line 110 is a level of (Vcc-Vtc). Vtc is a threshold voltage of the memory cell 106. Therefore, a static passing-through electric current flows through a first stage of the reading circuit 114, in this example, the inverter.
For example, the inverter includes a circuit including PMOS and NMOS transistors as shown in FIG. 4B. In such a circuit, when a High level is supplied to an input terminal IN, the NMOS transistor is in its ON state and the PMOS transistor is in its OFF state. As a result, a Low level is supplied from an output terminal OUT. When a Low level is supplied to an input terminal IN, the NMOS transistor is in its OFF state and the PMOS transistor is in its ON state. AS a result, a High level is supplied from the output terminal OUT. During these operations, there is no occasion in which the two PMOS and NMOS transistors are simultaneously in the ON states. Therefore, no static passing-through electric current flows through the inverter. However, if the High level supplied to the input terminal IN is not sufficiently high, the two PMOS and NMOS transistors are simultaneously in approximately the ON states. Therefore, a static passing-through electric current flows through the inverter.
In order to prevent such a static passing-through electric current from flowing, as shown in FIG. 4A, a PMOS transistor 116 is provided between an input side of the reading circuit 114 and the Vcc terminal. A gate of the transistor 116 is connected to an output side of the reading circuit 114. Thereby, when data is read out from the memory cell 106 having the source fixed at Vcc, an electric potential of the data line 110 is raised to the Vcc electric potential through the PMOS transistor 116. Thus the static passing-through electric current is prevented from flowing. Such a PMOS transistor may be referred to as a pulling-up PMOS transistor.
However, after the data line 110 is used for reading the High level as described above, the data line 110 may be then used for reading the Low level. In such a case, the PMOS transistor 116 is previously in its ON state. Therefore, reading of the Low level may be delayed.
Further, whether or not such a pulling-up PMOS transistor 116 is provided in the reading circuit, only a single determination electric potential level (a threshold level of the reading circuit 114) is provided for determining whether a supplied level is the High level or Low level. Therefore, it is not possible to optimize this determination level for reading the High level and also for reading the Low level simultaneously.
An example of a current-mirror-type sense amplifier for reading data from a RAM is shown in FIG. 11B. A pair of a bit line signal BL and an inverted bit line signal BLB of a memory cell of a RAM2 are input to gates of NMOS transistors 120 and 122, respectively. PMOS transistors 124, 126 are connected between drains of the NMOS transistors 120, 122 and a Vcc power source terminal, respectively. (`B` added after a reference symbol, for example, `BLB` for `BL`, indicates that a signal is an inverted signal of an original signal, throughout this specification.) A point at which the MOS transistors 120 and 124 are connected with one another is connected to gates of the two PMOS transistors 124, 126. Sources of the NMOS transistors 120, 122 are connected to the ground terminal GND via a NMOS transistor 128. An output is supplied from a point (output terminal) at which MOS transistors 122 and 126 are connected together. A precharging PMOS transistor 129 is connected between the output terminal and the Vcc terminal. When precharging, the output is thereby at a High level. A control signal SIN1 is input at gates of the MOS transistors 128 and 129.
In this reading circuit, the control signal SIN1 has a High level when a data reading operation is performed. At this time, when the bit line signal BL is used for reading a High level signal, a static passing-through electric current flows through the MOS transistors 124, 120 and 128.
Other examples of current-mirror-type sense amplifiers for reading data from a RAM are shown in FIGS. 12B and 12C. In each circuit, when precharging, an output has a Low level. In the circuit shown in FIG. 12B, a pair of bit line signals BL and BLB are input to NMOS transistors 130, 132, respectively. Drains of PMOS transistors 134, 136 are connected to drains of the NMOS transistors 130, 132, respectively. Sources of the PMOS transistors 134, 136 are connected to a Vcc terminal via a PMOS transistor 138. Gates of the PMOS transistors 134, 136 are connected to a point at which the MOS transistors 130 and 134 are connected to one another. Thus, a current-mirror circuit is formed. A point at which the MOS transistors 132 and 136 are connected with one another is an output terminal Sout3. The output terminal Sout3 is connected to a ground terminal via an NMOS transistor 139. A control signal SIN3 is input to gates of the MOS transistors 139 and 138.
In the circuit shown in FIG. 12C, a pair of bit line signals BL and BLB are input to gates of PMOS transistors 140 and 142. Drains of the PMOS transistors 140 and 142 are connected to a ground terminal GND via NMOS transistors 144 and 146, respectively. Gates of the NMOS transistors 144 and 146 are connected to a point at which the MOS transistors 140 and 144 are connected together. Thus, a current-mirror circuit is formed. Sources of the PMOS transistors 140 and 142 are connected to a Vcc terminal via a PMOS transistor 148. A point at which the MOS transistors 142 and 146 are connected with one another is an output terminal Sout4. The output terminal Sout4 is connected to a ground terminal GND via an NMOS transistor 150. A control signal SIN4 is input to gates of the MOS transistors 150 and 148.
Depending on whether MOS transistors to which bit line signals are input from a memory cell are the N-channel ones (in the case of a sense amplifier SA3 shown in FIG. 12B) or the P-channel ones (in the case of a sense amplifier SA4 shown in FIG. 12C), as shown in FIG. 12D, a variation of a reading time resulting from a power source voltage Vcc variation is different. In the case of the sense amplifier SA3 shown in FIG. 12B, when the power source voltage Vcc is reduced to be approximately 2·Vtn (where Vtn is a threshold voltage of the NMOS transistors), a reading time sharply increases. This is because, in order that an operation point of the sense amplifier SA3 is in a saturation zone of the NMOS transistors, it is necessary that Vcc≧2·Vtn. Such a problem does not occur in the case of using the sense amplifier SA4 shown in FIG. 12C. However, even if the power source voltage Vcc is increased, a reading rate is not remarkably improved. Instead, when the power source voltage Vcc is increased, the reading rate is lower in the case of SA4 than in the case of SA3.
Another object of the present invention is to optimize determination electric potential levels for reading a High level and also for reading a Low level from a ROM memory cell.
Further, another object of the present invention is to restrict a static passing-through electric current and thus reduce power consumption.
Further, another object of the present invention is to enable high-speed data reading even when a power source voltage varies.
Other objects and further features of the present invention will become more apparent from the following detailed description when read in conjunction with the accompanying drawings.
SUMMARY OF THE INVENTION
In order to provide a sense amplifier having a low power consuming rate and a high accessing performance, a sense amplifier is proposed which comprises:
state control means for causing a sense amplifier portion to be in an active state and for causing the sense amplifier portion to be in an inactive state;
feedback means for causing the control means to cause the sense amplifier portion to be in the inactive state when a path is formed between a power source and a ground in the sense amplifier portion; and
latch means for holding an output of the sense amplifier portion when the path is formed.
In the sense amplifier, it may be that:
the state control means comprises a first transistor acting as a switching device; and
the feedback means produces a control signal using an output of the sense amplifier portion and a clock signal obtained from a detection circuit, and supplies the control signal to the first transistor.
Further, in this arrangement, it is also possible that a second transistor for precharging is connected between the first transistor and the power source.
Further, in the sense amplifier, it may be that:
the state control means comprises a transistor acting as a switching device; and
the feedback means produces a control signal using an output of the sense amplifier portion and a chip enable signal, and supplies the control signal to the transistor.
In this arrangement, when the sense amplifier portion is in an active state and the sense amplifier outputs a Low-level signal in response to a memory cell in an ON state being selected, the state control means controlled by the feedback means causes the sense amplifier portion to be in the inactive state. Thereby, no static passing-through electric current flows through the sense amplifier portion. Further, because the Low-level signal output from the sense amplifier portion is held by the latch means, it is not necessary to quickly pick up the output of the sense amplifier.
Further, by appropriately causing the sense amplifier portion to be in the inactive state so as to prevent the static passing-through electric current from flowing therethrough, it is possible to effectively reduce power consumption in the sense amplifier. Further, by providing the second transistor for precharging, it is possible to effectively shorten an accessing time.
Further, a reading circuit is proposed which reads an output signal output from a memory cell which is provided at a point of points at which a plurality of word lines cross a plurality of bit lines in a semiconductor memory, the reading circuit comprising:
a pair of sense amplifiers for inputting thereinto the output signal from the memory cell in parallel, the pair of sense amplifiers comprising respective inverters, which inverters have respective logical threshold voltages different from each other; and
an output selecting circuit for selecting outputs of the pair of sense amplifiers so that an output of a sense amplifier of the pair of sense amplifiers having a lower logical threshold voltage of the respective logical threshold voltages is selected if a previous output signal output from the memory cell has a Low level, and an output of a sense amplifier of the pair of sense amplifiers having a higher logical threshold voltage of the respective logical threshold voltages is selected if a previous output signal output from the memory cell has a High level.
Thereby, it is possible to optimize Low-level data reading and High-level data reading, respectively.
Further, when the respective inverters comprise CMOS inverters, respectively, it is preferable that:
a PMOS transistor is provided between a power source and respective input terminals of the pair of sense amplifiers; and
a gate of the PMOS transistor is connected to an output terminal of one of the pair of sense amplifiers.
Thereby, the High level of the read data is drawn up to the power source level through the PMOS transistor, and thus it is possible to prevent a static passing-through electric current from flowing through the inverter of the sense amplifier.
Further, a reading circuit is proposed which comprises:
a current-mirror-type sense amplifier into which a bit line signal from a RAM memory cell and an inverted signal of the bit line signal are input, and a static passing-through electric current flows when the bit line signal has a predetermined one of a High level and a Low level;
a latch circuit for holding an output signal output from the sense amplifier when it is determined that the bit line signal has the predetermined one of the High level and the Low level; and
a sense circuit for causing the sense amplifier to be in an inactive state when it is determined that the bit line signal has the predetermined one of the High level and the Low level.
Thereby, no static passing-through electric current flows through the sense amplifier because the sense circuit causes the sense amplifier to be in the inactive state. Further, because the output signal of the sense amplifier is held by the latch circuit, it is not necessary to quickly pick up the output of the sense amplifier.
Further, a reading circuit is provided which comprises:
a first current-mirror-type sense amplifier in which a bit line signal from a RAM memory cell and an inverted signal of the bit line signal are input to gates of NMOS transistors, respectively;
a second current-mirror-type sense amplifier in which the bit line signal and the inverted signal are input to gates of PMOS transistors, respectively; and
an OR circuit for outputting outputs of the first and second current-mirror-type sense amplifiers.
Thereby, the reading circuit can read data from the memory cell at high speed even if the power source voltage varies through a wide range because the OR circuit passes an output signal therethrough when one of the first and second current-mirror-type sense amplifiers outputting the output signal first outputs the output signal.
Further, this reading circuit may further comprise:
a latch circuit for holding an output of the OR circuit when the OR circuit outputs an output signal which results from the bit line signal and the inverted signal being input to the first and second current-mirror-type sense amplifiers, the bit line signal and the inverted signal being those which cause a static passing-through electric current to flow in the first and second current-mirror-type sense amplifiers; and
a control signal generating circuit for outputting a control signal, which causes the first and second current-mirror-type sense amplifiers to be in an inactive state, when the OR circuit outputs the output signal which results from the bit line signal and the inverted signal being input to the first and second current-mirror-type sense amplifiers, the bit line signal and the inverted signal being those which cause a static passing-through electric current to flow in the first and second current-mirror-type sense amplifiers.
Thereby, no static passing-through electric current flows through the sense amplifier because the control signal generating circuit causes the sense amplifier to be in the inactive state. Further, because the output signal of the sense amplifier is held by the latch circuit, it is not necessary to quickly pick up the output of the sense amplifier.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 shows a circuit diagram of a sense amplifier in the related art;
FIG. 2 shows a circuit diagram of a current-mirror-type sense amplifier in the related art;
FIG. 3 illustrates an operation of the sense amplifier shown in FIG. 2;
FIG. 4A shows a circuit diagram of a reading circuit in the related art in a mask ROM;
FIG. 4B shows a circuit diagram of an example of an inverter;
FIG. 5 shows a block diagram of a general arrangement of a sense amplifier in a first embodiment according to the present invention;
FIG. 6 shows a circuit diagram of a specific arrangement of the sense amplifier shown in FIG. 5;
FIG. 7 shows time charts indicating electric potential variations at points in the circuit shown in FIG. 6;
FIG. 8 shows a circuit diagram of a sense amplifier in a second embodiment of the present invention;
FIGS. 9A and 9B show circuit diagrams of a sense amplifier in a third embodiment of the present invention;
FIGS. 10A, 10B and 10C show a circuit diagram of a ROM reading circuit in a fourth embodiment of the present invention, a time chart illustrating an operation of the circuit shown in FIG. 10A, and a circuit diagram of a ROM reading circuit in a fifth embodiment of the present invention, respectively;
FIG. 11A shows a circuit diagram of a RAM reading circuit in a sixth embodiment of the present invention;
FIG. 11B shows a circuit diagram of a current-mirror-type sense amplifier in the RAM reading circuit shown in FIG. 11A;
FIG. 11C illustrates operations of two sense amplifiers in the circuit shown in FIG. 11A;
FIG. 12A shows a circuit diagram of a RAM reading circuit in a seventh embodiment of the present invention;
FIGS. 12B and 12C show circuit diagrams of sense amplifiers in the RAM reading circuit shown in FIG. 12A;
FIG. 12D illustrates operations of two sense amplifiers shown in FIGS. 12B and 12C;
FIG. 13A shows a circuit diagram of a RAM reading circuit in an eighth embodiment of the present invention;
FIGS. 13B and 13C show circuit diagrams of sense amplifiers in the RAM reading circuit shown in FIG. 13A; and
FIG. 13D illustrates operations of two sense amplifiers shown in FIGS. 13B and 13C.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
A first embodiment of the present invention will now be described with reference to accompanying drawings. In the description, for functional components/parts common between a sense amplifier in the first embodiment and the sense amplifier in the related art shown in FIG. 1, common reference numerals are given.
FIG. 5 shows a block diagram of a general arrangement of the sense amplifier in the first embodiment. FIG. 6 shows a circuit diagram of a specific circuit of the sense amplifier. The circuit shown in FIG. 6 shows an example using an EPROM. The sense amplifier includes a sense amplifier portion 1. The sense amplifier portion 1, similar to the circuit shown in FIG. 1 in the related art, includes a memory cell output portion 2, an inverter IN1, an N-channel transistor Tr1 and a P-channel transistor Tr2 for loading. The memory cell output portion 2 includes a memory cell 50 and a memory selection transistor 51. The inverter IN1 inverts an input signal. An output of the inverter IN1 is input to a gate of the transistor Tr1. A source of the transistor Tr1 is connected to an output terminal of the memory cell output portion 2. The transistor Tr2 is connected to a drain of the transistor Tr1. A point at which the transistors Tr1 and Tr2 are connected with one another is an output terminal OUT of the sense amplifier portion 1.
A drain of an N-channel transistor Tr4 is connected to an input terminal of the inverter IN1, and a source of the transistor Tr4 is connected to the source of the transistor Tr1. The transistor Tr4 acts as activation control means. A clock signal CK is input to a gate of the transistor Tr4. This clock signal CK is output from an AND circuit AND.
This AND circuit AND and a feedback path 4 constitute feedback means 3. A dummy circuit (detection circuit) 7 supplies a dummy clock signal DCK to one input terminal of the AND circuit AND, and an output signal (feedback signal) of the sense amplifier portion 1 from the output terminal OUT is supplied to the other input terminal of the AND circuit AND. Thus, the output signal of the sense amplifier portion 1 from the output terminal OUT is sent to one of the input terminals of the AND circuit AND, as the feedback signal, through the feedback path 4.
The output signal of the sense amplifier portion 1 from the output terminal OUT is supplied to a data input terminal D of a latch circuit 5. The clock signal CK is supplied to the latch circuit 5 as a latch control signal. The latch circuit 5 holds an input signal when receiving a decaying edge of the clock signal CK, and outputs the signal to an output buffer (not shown in the figures). The latch circuit 5 passes an input signal therethrough when the clock signal CK has a High level.
A point at which the transistor Tr4 is connected to the inverter IN1 is connected to a power source via a P-channel transistor Tr3. This transistor Tr3 is provided for precharging, and a gate of the transistor Tr3 is grounded.
FIG. 7 shows a time chart indicating a variation of an electric potential at each point in the circuit shown in FIG. 6. An operation of the sense amplifier in the first embodiment will now be described.
A case will now be considered in which the memory cell 50 which is in its ON state is selected through the selection transistor 51. This selection is performed by applying a High level to a word line WL connected to the memory cell 50. In this case, the sense amplifier portion 1 is in an inactive (precharging) state, because the dummy clock signal DCK has a Low level and therefore the AND circuit AND outputs the clock signal CK having a Low level. Thereby, the transistor Tr4 is in its OFF state. When the transistor Tr4 is in its OFF state, an electric potential V(C) at the input terminal of the inverter IN1 is at a High level. When V(C) is at the High level, an electric potential V(B) at an output terminal of the inverter IN1 is at a Low level. Further, an electric potential V(A) decays at the source of the transistor Tr1 as a result of discharging through the memory cell 50 which is in its ON state. Because the Tr4 is in the OFF state, V(C) is at the High level and thereby V(B) is at the Low level as mentioned above, the transistor Tr1 is in its OFF state. As a result, the an electric potential V(D) at the output terminal OUT is at a High level. Therefore, one input terminal of the AND circuit AND is at the High level. Further, the High level is input to the data input terminal of the latch circuit 5.
Then, when the sense amplifier portion 1 is in an active state in which the dummy clock signal DCK has a High level, a High level is input to each of the two input terminals of the AND circuit AND. As a result, the AND circuit AND outputs the clock signal CK having a High level. Thereby, the transistor Tr4 is in its ON state. In this condition, each of the electric potentials V(A) and V(C) is at a Low level. In this condition, the electric potential V(B) is at a High level. Thereby, the transistor Tr1 is in its ON state. As a result, the electric potential V(D) decays to the level of the electric potential V(A). As a result, the sense amplifier portion 1 outputs a Low level from the output terminal OUT, and the Low level is input to the data input terminal of the latch circuit 5.
In this condition, each of the transistors Tr4 and Tr1 is in its ON state as described above. In this condition, a static passing-through electric current flows therethrough. However, when the voltage V(D) is at the Low level, the clock signal CK which is output by the AND circuit AND has a Low level. Thereby, the active state of the sense amplifier portion 1 is released and the sense amplifier portion 1 enters the inactive state. Thereby, as described above, each of the transistors Tr4 and Tr1 is in its OFF state and therefore no static passing-through electric current flows therethrough. Further, at a time at which the Low level of the clock signal CK is input to the latch circuit 5, the latch circuit 5 holds the Low level of the electric potential V(D). Thereby, when the active state of the sense amplifier portion 1 is released as mentioned above, the output signal of the sense amplifier portion 1 from the output terminal OUT is held to be the Low level.
FIG. 7 shows a case where first the sense amplifier portion 1 comes to be in the active state (indicated by the letters `ACTIVE` in the figure) and then the memory cell 50 in the ON state is selected (indicated by the letters `MEMORY CELL ON` in the figure). In this case, when the sense amplifier portion is in the active state, the transistor Tr4 is in the ON state because DCK is at the High level and thereby CK is at the High level as shown in FIG. 7. Further, the transistor Tr1 is in the OFF state as will be described later in description of a case where the memory cell in the OFF state is selected and then the sense amplifier portion comes to be in the active state. Then, when the memory cell in the ON state is selected, the transistors 50 and 51 in the memory cell output portion 2. As a result, V(C) comes to have the Low level as shown in FIG. 7 and thereby V(B) comes to have the High level. As a result, the transistor Tr1 comes to be in the ON state and thereby V(D) comes to have the Low level as shown in FIG. 7.
A case where the memory cell 50 in its OFF state is selected through the selection transistor 51 will now be considered. In this case, when the sense amplifier portion 1 is in the inactive state, the dummy clock signal DCK has the Low level and thereby the AND circuit AND outputs the Low level. As a result, similar to the case where the memory cell 50 in the ON state is selected and the sense amplifier portion 1 is in the inactive state, the electric potential V(D) is at the High level. Only if the memory cell 50 in the OFF state is previously selected, the electric potential V(A) is at an intermediate potential. Then, when the sense amplifier portion 1 comes to be in the active state as a result of the dummy clock signal having the High level, the transistor Tr4 comes to be its ON state. As a result, the electric potential V(C) decays to the level of the electric potential V(A) in a moment. However, the transistor Tr3 for precharging and the transistor Tr2 cause the electric potential V(C) to rise rapidly. Then, when a state in which V(B)=V(A)+VTH occurs, the transistor Tr1 comes to be in the OFF state, and thereby the electric potential V(D) comes to be at the High level. In this condition, a static passing-through electric current hardly flows because the selected memory cell is in the OFF state and thereby a passing-through path between the power source and the ground is not formed.
As described above, when the sense amplifier portion 1 is in the inactive state, the output electric potential V(D) is fixed to be at the High level and no static passing-through electric current flows. Further, when the memory cell in the OFF state is selected and the sense amplifier portion 1 is in the active state, the transistor Tr3 for precharging causes the electric potential V(A) to rise rapidly. As a result, it is possible to shorten an access time for substantially accessing the memory cell.
In this embodiment, when the memory cell in the ON state is selected, the sense amplifier, which is in the active state due to the High level of the dummy clock signal DCK, comes to be in the inactive state due to the Low level of the output signal V(D). Thus, a state of the sense amplifier portion 1 is controlled between the active and inactive states only by the dummy clock signal DCK and also the output level V(D). However, it is also possible that a state of the sense amplifier portion 1 is controlled between the active and inactive states only by the dummy clock signal DCK. However, it should be that, during a period in which the dummy clock signal DCK is at the High level, any actual commercial product of the sense amplifier, including possible variation in its performance throughout many products thereof in general, can read information of the memory cell. For this purpose, some margin is provided in the period in which the dummy clock signal DCK has the High level, and thereby the period is relatively long. As a result, a period during which the static passing-through electric current flows is relatively long.
In the sense amplifier in the first embodiment, as described above, in a case where information of the memory cell in the OFF state is read, the dummy clock signal DCK passes through the AND circuit AND, and thereby is used as the clock signal CK. However, in a case where information of the memory cell in the ON state is read, when the output signal from the output terminal OUT comes to be the Low level, the AND circuit AND causes the Low level to be input to the transistor Tr4. Thereby, the sense amplifier portion 1 comes to be in the inactive state. Thus, a period in which the sense amplifier portion is in the active state can be limited to the minimum one for a particular sense amplifier. As a result, it is possible to limit a static passing-through electric current to be the minimum one.
A second embodiment of the present invention will now be described.
FIG. 8 shows a circuit diagram of a sense amplifier in the second embodiment of the present invention. In this circuit, no transistor for precharging such as that provided in the circuit in the above-described first embodiment is provided. Further, in the circuit of the second embodiment, P-channel transistors Tr11 and Tr14 perform a function similar to that of the transistor Tr4 in the circuit in the first embodiment. In a sense amplifier portion 1 in the circuit shown in FIG. 8, when a memory cell in its OFF state is selected, a static passing-through electric current tends to flow. In the second embodiment, reduction of the static passing-through electric current is achieved.
The sense amplifier portion 1 includes a memory cell output portion 2 which includes a memory cell 50, a memory selection transistor 51 and an N-channel transistor Tr16 for predischarging. The sense amplifier portion 1 further includes the P-channel transistor Tr11, a P-channel transistor Tr12 and an N-channel transistor Tr13 arranged sequentially between a power source and the above-mentioned transistor Tr16. The sense amplifier portion 1 further includes the P-channel transistor Tr14 and an N-channel transistor Tr15 similarly arranged sequentially between the power source and the transistor Tr16. The sense amplifier portion 1 further includes a P-channel transistor Tr17 and an N-channel transistor Tr18 sequentially arranged between the power source and the ground. A point at which the transistors Tr12 and Tr13 are connected together is an output point of the sense amplifier portion 1.
An output signal of the sense amplifier portion 1 is input to one input terminal of a NAND circuit 10 having two input terminals. A High level is input to the other input terminal of the NAND circuit 10. An output signal of the NAND circuit is input to a data input terminal of a latch circuit 5 via an inverter 11. Further, the output signal of the NAND circuit 10 is also input to one input terminal of another NAND circuit 12 having two input terminals. Further, a dummy clock signal DCK is supplied from a detection circuit (not shown in the figure) to the other input terminal of the NAND circuit 12. An output signal CKB of the NAND circuit 12 is input to a latch control terminal of the latch circuit 5, and also input to a gate of each of the transistors Tr11, Tr14 and Tr16.
Further, a Low level is input to a gate of each of the transistors Tr12 and Tr17. An electric potential at a point at which the transistors Tr17 and Tr18 are connected with one another is input to a gate of each of the transistors Tr15 and Tr13. Further, an electric potential at a point at which the transistors Tr13, Tr15 and Tr16 are connected with one another is input to a gate of the transistor Tr18.
In the above-described circuit, when the dummy clock signal DCK from the detection circuit not shown in the figure is at a Low level, a clock signal CKB is at a High level and the sense amplifier portion 1 is in its inactive state. In this state, the transistor Tr16 is in its ON state, and each of the transistors Tr14, Tr11 and Tr18 is in its OFF state. Thereby, no static passing-through electric current flows in the sense amplifier portion 1. Further, an electric potential V(G) is maintained to be a Low level because each of the transistors Tr16 and Tr13 is in its ON state. In the condition in which the electric potential V(G) is maintained to be the Low level as mentioned above and thereby the NAND circuit 10 outputs a High level, a level of the signal CKB output by the NAND circuit 12 is determined by a level of the dummy clock signal DCK output by the detection circuit.
When the dummy clock signal DCK from the detection circuit is at a High level, the clock signal CKB has a Low level and the sense amplifier portion 1 is in an active state. In this state, the transistor Tr16 is in its OFF state, and each of the transistors Tr14, Tr11 is in its ON state.
In this active state, when the memory cell 50 is in its ON state, the transistor Tr18 is in its OFF state. Thereby, the transistor Tr13 is in the ON state. As a result, the electric potential V(G) continues to be at the Low level. Also in this case, a level of the clock signal CKB which controls whether the sense amplifier portion 1 is in the active state or in the inactive state is determined only by a level of the dummy clock signal DCK.
When the memory cell 50 is in its OFF state in the condition in which the sense amplifier portion 1 is in the active state, charging is performed at an electric potential V(F). Then, when a state in which V(E)=V(F)+VTH occurs, the transistor Tr13 comes to be in its OFF state. As a result, the electric potential V(D) comes to be at a High level. Further, in this condition, the transistor Tr18 comes to be in its ON state. Thereby, a static passing-through electric current flows through the transistors Tr17 and Tr18.
However, the electric potential V(G) is at the High level as mentioned above. Thereby, the NAND circuit 10 outputs a Low level which is input to one input terminal of the NAND circuit 12. As a result, the NAND circuit 12 outputs the clock signal CKB having a High level even if the dummy clock signal DCK does not decay to a Low level. Thereby, the sense amplifier portion 1 comes to be in the inactive state. In this case, the latch circuit 5 holds a level of the electric potential V(G) due to the clock signal CKB when the sense amplifier portion 1 is in the active state, and outputs the held level to an output buffer. Thus, it is possible to shorten a period, in which the sense amplifier portion 1 is in the active state, to the minimum possible period for reading information of the memory cell, that is, for enabling an output signal, which has a level relevant to a current state of the memory cell, to be positively supplied to the output buffer. Thereby, it is possible to effectively restrict the static passing-through electric current.
A third embodiment of the present invention will now be described.
FIG. 9A shows a circuit diagram of a current-mirror sense amplifier in the third embodiment of the present invention. In a sense amplifier portion 1, lines BL and BLB receive mutual complementary output signals which are read out from a memory cell not shown in the figure. In the sense amplifier portion 1, gates of N-channel transistors M9 and M10 are connected to the lines BL and BLB, respectively. Further, a source of each of the transistors M9 and M10 is grounded. A drain of the transistor M9 is connected to a gate and to a drain of a P-channel transistor M7. A drain of the transistor M10 is connected to a drain of a P-channel transistor M8. Each of the transistors M7 and M8 is connected to a power source via a P-channel transistor M6 which acts as activation control means. In the above-described sense amplifier portion 1, a point at which the transistors M10 and M8 are connected with one another is an output terminal OUT.
A feedback signal is input to a gate of the transistor M6 and to a gate of the transistor M11. A signal SIN (for example, a write enable signal) is input to one input terminal of a NAND circuit M12 having two input terminals. A signal is obtained as a result of inverting an output signal from a latch circuit 5 through an inverter M13. The thus-obtained signal is input to the other input terminal of the NAND circuit M12. The NAND circuit M12 thus generates the above-mentioned feedback signal. The above-mentioned latch circuit 5 includes transmission gates M15, M16, and inverters M17, M18. An output signal of the sense amplifier portion 1 from the output terminal OUT is input to the latch circuit 5.
FIG. 9B shows a circuit diagram of part of the circuit shown in FIG. 9A. With reference to FIG. 9B, an operation of the latch circuit 5 will now be described. The latch circuit 5 allows a signal supplied via the terminal OUT to pass through the transmission gate M15 when a signal SOUT has a Low level. SOUT has the Low level as mentioned above when precharging, and this results from previously determining sizes of transistors during a design stage of the sense amplifier. When a High-level signal is input to the terminal OUT, the signal SOUT has a High level via the transmission gate M15, and inverters M17, M18. Thereby, a NAND circuit M19 outputs a Low-level signal in a condition where the signal SIN has a High level. Thereby, a P-channel transistor of the transmission gate M16 is in its ON state. Further, the Low level output of the NAND circuit M19 is inverted to be a High-level signal via an inverter M14 and supplied to an N-channel transistor of the same transmission gate M16. Thereby, this N-channel transistor is also in its ON state. Thus, through the transmission gate M16, an output of the inverter M18 is short-circuited with an input of the inverter M17. In reverse, a P-channel transistor of the transmission gate M15 is in its OFF state by the High level signal supplied via the inverter M14 and an N-channel transistor of the same transmission gate M15 is also in its OFF state by the Low-level signal directly supplied by the NAND circuit M19. As a result, the transmission gate M15 prevents a signal supplied via the terminal OUT from passing therethrough. Thus, the output signal SOUT is held in the latch circuit 5 through the transmission gate M16. The signal input to the inverter M17 passes through the inverters M17 and M18, and thereby a signal advantageously having a level equal to the power source level Vcc is obtained at the output of the inverter M18. This signal passes through the inverter M13 and NAND circuit M12, and thus positively causes the transistor M6 to be in its OFF state. Thereby, no static passing-through electric current flows in the sense amplifier.
Other than this, each of the transmission gates used in the embodiments described in the specification may have the same circuit as that of the transmission gate M15, M16 shown in FIG. 9B.
The above-mentioned signal SIN and the signal SOUT are input to two input terminals of the NAND circuit M19, respectively. The NAND circuit M19 outputs a latch control signal to the latch circuit 5. The above-mentioned transistor M11 is connected between the output terminal OUT and the ground. The above-mentioned feedback signal is input to a gate of the transistor M11. In the above-described circuit, when the transistor M6 is in its ON state, the sense amplifier portion 1 outputs, from the output terminal OUT to the latch circuit 5, an output signal having a level relevant to levels at the lines BL and BLB which are relevant to a current state of the above-mentioned memory cell. When the transistor M6 is in its OFF state, the sense amplifier portion 1 outputs a Low level from the output terminal OUT to the latch circuit 5.
In the circuit, by causing the NAND circuit M12 to output a Low level to the gate of the transistor M6, the transistor M6 is in the ON state and thereby the sense amplifier portion 1 is in an active state in which information of the memory cell is read out. The NAND circuit M12 outputs the Low level when the latch circuit 5 outputs a Low level and also the signal SIN has a High level.
A case where data "1" stored in the memory cell is read out will now be described. In this case, a High level appears on the line BL and a Low level appears on the line BLB which has a complementary relationship with the line BL. When the transistor M6 is in the ON state, signals of these levels on the lines BL and BLB are input to the transistors M9 and M10, respectively. Thereby, the transistor M9 is in its ON state, and the transistor M10 is in its OFF state. Further, each of the transistors M7 and M8 is in its ON state. As a result, a level of the output signal of the sense amplifier portion 1 from the output terminal OUT changes from a Low level to a High level. Further, a passing-through path between the power source Vcc and the ground is formed through the transistors M6, M7 and M9. Thereby, a static passing-through electric current flows therethrough.
However, when the level of the output signal of the sense amplifier portion 1 changes from the Low level to the High level as mentioned above, the latch circuit 5 receiving this output signal thereby outputs the signal SOUT of a High level. This signal SOUT of the High level is supplied to the inverter M13 and to the NAND circuit M19. When the High level is input to the inverter M13, a Low level is input to the NAND circuit M12 and thereby the NAND circuit M12 outputs a High level to the gate of the transistor M6. As a result, the transistor M6 comes to be in the OFF state. As a result, the above-mentioned passing-through path is not formed, and thereby no static passing-through electric current flows in the sense amplifier portion 1. Further, when the High level is input to the NAND circuit M19 as mentioned above, in the condition in which the signal SIN has the High level, a level of an output signal of the NAND circuit M19 decays to a Low level. Thereby, the Low-level signal is input to the latch circuit 5 and thereby the transmission gate M15 is in its OFF state and the transmission gate M16 is in its ON state. Thus, the latch circuit 5 continues to outputs the High level although the sense amplifier 1 has been in an inactive state when the transistor M6 has been in the OFF state as mentioned above.
Thus, although the transistor M6 is in the OFF state and thus the sense amplifier portion 1 is in an inactive state, the latch circuit 5 continues to outputs the High level which is relevant to the current data "1" of the memory cell.
Thus, also in this embodiment, it is possible to shorten a period, in which the sense amplifier portion 1 is in the active state (in which the transistor M6 is in the ON state), to the minimum possible period for reading information of the memory cell, that is, for enabling an output signal, which has a level relevant to current data of the memory cell, to be positively supplied as the signal SOUT. Thereby, it is possible to effectively restrict the static passing-through electric current.
As described above, according to the present invention, it is possible to effectively reduce power consumption in the sense amplifier.
A forth embodiment of the present invention will now be described. FIG. 10A shows a ROM reading circuit in the fourth embodiment of the present invention. In this circuit, High-level reading and Low-level reading are optimized.
The circuit shown in FIG. 10A includes a pair of sense amplifiers 152 and 154. A logical threshold voltage set in the sense amplifier 152 is different from a logical threshold voltage set in the sense amplifier 154. An output signal output from a memory cell (not shown in the figure) is input to each of the sense amplifiers 152 and 154, in parallel, via a data line 110. The logical threshold voltage of the sense amplifier 152 is higher than the logical threshold voltage of the sense amplifier 154. Transmission gates 156 and 158, which cooperatively perform a selecting function, are connected to output terminals of the sense amplifiers 152 and 154, respectively. An output signal Sout output from each of the transmission gates 156 and 158 is input to an inverter 160 which then inverts the signal Sout. The inverted signal is an output signal of the ROM reading circuit. Output electric potentials output from the transmission gates 156 and 158 are applied to an inverting gate terminal of the transmission gate 156 and a non-inverting gate terminal of the transmission gate 158, respectively. An output electric potential output from the inverter 160 is applied to each of a non-inverting gate terminal of the transmission gate 156 and an inverting gate terminal of the transmission gate 158.
In the above-described circuit, when an output level of the sense amplifier 152 is a High level and also an output level of the sense amplifier 154 is a High level, the transmission gate 158 is in its ON state and the transmission gate 156 is in its OFF state. When an output level of the sense amplifier 152 is a Low level and also an output level of the sense amplifier 154 is a Low level, the transmission gate 158 is in its OFF state and the transmission gate 156 is in its ON state.
An operation of the ROM reading circuit shown in FIG. 10A will now be described with reference to FIG. 10B. The logical threshold voltage of the sense amplifier 152 is Vth1 and the logical threshold voltage of the sense amplifier 154 is Vth2, where Vth1>Vth2. When a signal level on the data line 110 changes from a Low level to a High level, an output level of the sense amplifier 154 having the lower logical threshold voltage is inverted first and then an output level of the other sense amplifier 152 is inverted. When a signal level on the data line 110 changes from a High level to a Low level, an output level of the sense amplifier 152 having the higher logical threshold voltage is inverted first and then an output level of the other sense amplifier 154 is inverted.
The selecting function of the transmission gates 156 and 158 will now be described. When a Low level appears on the data line 110, a High level is output from each of the sense amplifiers 152 and 154. Thereby, the transmission gate 158 is in the ON state and the transmission gate 156 is in the OFF state as mentioned above. When a High level appears on the data line 110, a Low level is output from each of the sense amplifiers 152 and 154. Thereby, the transmission gate 158 is in the OFF state and the transmission gate 156 is in the ON state as mentioned above.
When a level on the data line 110 will change from the Low level to the High level, the transmission gate 158 is in the ON state and the transmission gate 156 is in the OFF state. Then, the level on the data line rises and an output level of the sense amplifier 154 having the lower threshold voltage Vth2 first changes from a High level to a Low level, while an output level of the other sense amplifier 152 continues to output a High level. At this time, the transmission gate 158 is in the ON state and thereby the Low level output from the sense amplifier 154 passes through the transmission gate 158, while the High level output from the other sense amplifier 152 does not pass through the transmission gate 156.
Then, when a level on the data line 110 will change from the High level to the Low level, the transmission gate 158 is in the OFF state and the transmission gate 156 is in the ON state. Then, the level on the data line decays and an output level of the sense amplifier 152 having the higher threshold voltage Vth1 first changes from a Low level to a High level, while an output level of the other sense amplifier 154 continues to output a Low level. At this time, the transmission gate 156 is in the ON state and thereby the High level output from the sense amplifier 152 passes through the transmission gate 156, while the Low level output from the other sense amplifier 154 does not pass through the transmission gate 158.
Thus, by providing the higher and lower logical threshold voltages Vth1 and Vth2 of the two sense amplifiers 152 and 154, respectively, a level change on the data line 110 rapidly results in a level change of the signal Sout and the output signal output from the inverter 160, in comparison to a case where only a single logical threshold voltage is provided. Further, the higher and lower logical threshold voltages Vth1 and Vth2 can be optimized individually for reading information of a level change from the Low level to the High level and for reading information of a level change from the High level to the Low level. Thereby, it is possible to effectively shorten a time for reading a level change on the data line 110. As a result, it is possible to effectively shorten a time for accessing the memory cell in the ROM reading circuit.
A fifth embodiment of the present invention will now be described with reference to FIG. 10C. A ROM reading circuit shown in FIG. 10C in the fifth embodiment of the present invention is similar to the ROM reading circuit in the fourth embodiment described above with reference to FIGS. 10A and 10B. Differences between the circuit in the fifth embodiment shown in FIG. 10A and the circuit in the fourth embodiment shown in FIG. 10C will now be described. In order to prevent a static passing-through electric current flowing through the sense amplifier 152 and through the sense amplifier 154 in the circuit shown in FIG. 10A, a PMOS transistor 162 is provided for pulling up an input electric potential of each of the sense amplifiers 152 and 154 when a High level is input to each of the sense amplifiers 152 and 154. This pulling-up transistor 162 is connected between a power source Vcc and an input terminal of each of the sense amplifiers 152 and 154. A gate of the transistor 162 is connected to an output terminal of the sense amplifier 152. Instead of connecting the gate of the transistor 162 to the output terminal of the sense amplifier 152, it is also possible to connect the gate of the transistor 162 to an output terminal of the other sense amplifier 154.
Each of the sense amplifiers 152 and 154 has a circuit as shown in FIG. 4B, for example. The pulling-up transistor 162 raises an input level of each sense amplifier when a High level is input. Thereby, the input level is a sufficiently high and only the NMOS transistor in the circuit shown in FIG. 4B is in the ON state. Thus, a static passing-through electric current can be prevented from flowing through the sense amplifiers.
Further, two stages of inverters 164 and 166 are connected in series to an output terminal of the inverter 160.
In each of the ROM reading circuits shown in FIGS. 10A and 10C, when a Low level is read from the memory cell via the data line after a High level is read, an output of the ROM reading circuit is rapidly determined by the higher logical threshold voltage Vth1 of the sense amplifier 152. Therefore, in comparison to the reading circuit 114 in the related art shown in FIG. 4A, a memory-cell reading operation can be prevented from being delayed.
A sixth embodiment of the present invention will now be described.
FIG. 11A shows a circuit diagram of a RAM reading circuit in the sixth embodiment of the present invention. FIG. 11B shows a circuit diagram of a current-mirror-type sense amplifier SA1 in the RAM reading circuit shown in FIG. 11A. Another current-mirror-type sense amplifier SA2 in the RAM reading circuit shown in FIG. 11A is identical to the sense amplifier SA1, except that bit line signals BL and BLB are replaced with one another as indicated within parentheses in the figure. The circuit shown in FIG. 11B was described above in the DESCRIPTION OF THE RELATED ART. The signal BLB is obtained as a result of inverting the signal BL. FIG. 11C shows a relationship between a logical level of an output signal Sout1 or Sout2 and a result as to whether or not a static passing-through electric current flows in the sense amplifiers SA1 and SA2. In the sense amplifier SA1, a static passing-through electric current flows therethrough when the sense amplifier SA1 reads the bit line signal BL having a High level. In the other sense amplifier SA2, a static passing-through electric current flows therethrough when the sense amplifier SA1 reads the bit line signal BL having a Low level.
With reference to FIG. 11A, a latch circuit 171 is connected to an output terminal of the sense amplifier SA1 via a transmission gate 170. The latch circuit 171 includes two stages of inverters 172, 174 which are connected in series to the output terminal of the transmission gate 170, and another transmission gate 176 which is connected between an input terminal of the first inverter 172 and an output terminal of the second inverter 174. An output signal output from the latch circuit 171 is an output signal of this RAM reading circuit.
Similarly, another latch circuit 179 is connected to an output terminal of the sense amplifier SA2 via a transmission gate 178. The latch circuit 179 includes two stages of inverters 180, 182 which are connected in series to the output terminal of the transmission gate 178, and another transmission gate 184 which is connected between an input terminal of the first inverter 180 and an output terminal of the second inverter 182. An output terminal of the latch circuit 179 is connected to one input terminal of a NAND circuit 186. A control input signal is input to the other input terminal of the NAND circuit 186. An output terminal of the NAND circuit 186 is connected to the sense amplifier SA1 via an inverter 190. A signal output from the inverter 190 is a control signal SIN1 for the sense amplifier SA1. Further, the output terminal of the latch circuit 179 is also connected to a non-inverting gate terminal of the transmission gate 170 and to an inverting gate terminal of the transmission gate 176. Further, the output terminal of the latch circuit 179 is also connected, via an inverter 192, to an inverting gate terminal of the transmission gate 170 and to a non-inverting gate terminal of the transmission gate 176. An output terminal of the latch circuit 171 is one input terminal of a NAND circuit 176. Further, the output terminal of the latch circuit 171 is also connected to a non-inverting gate terminal of the transmission gate 178 and to an inverting gate terminal of the transmission gate 184. Further, the output terminal of the latch circuit 171 is also connected, via an inverter 194, to an inverting gate terminal of the transmission gate 178 and to a non-inverting gate terminal of the transmission gate 184. Further, the above-mentioned control input signal is input also to the other input terminal of the NAND circuit 176. An output terminal of the NAND circuit 176 is connected to the sense amplifier SA2 via an inverter 196. A signal output from the NAND circuit 196 is a control signal SIN2 for the sense amplifier SA2.
The sense amplifier SA2 and the latch circuit 179 form a sense circuit. This sense circuit outputs a signal when an input signal, which tends to cause the static passing-through electric current to flow through the sense amplifier SA1, is detected. This signal output by the sense circuit then causes the sense amplifier SA1 to be in an inactive state and thereby prevents the static passing-through electric current from actually flowing through the sense amplifier SA1.
In the sixth embodiment shown in FIG. 11A, when the RAM reading circuit operates, the above-mentioned control input signal has a High level. In this condition, each of the control signals SIN1 and SIN2 for the sense amplifiers SA1 and SA2 is at a High level. Thus, the transistor 128 in each of the sense amplifiers SA1 and SA2 is in its ON state. Thus, each of the sense amplifiers SA1 and SA2 is in an active state. In this precharging state, before performing a data reading operation, each of the output signals Sout1 and Sout2 of the sense amplifiers SA1 and SA2 has a High level. This results from previously determining sizes of transistors during a design stage of each sense amplifier. When data "1" is read from a memory cell via the bit line signals BL and BLB, the bit line signal BL has a High level. In this case, the bit line signal BL has the High level while the bit line signal BLB has a Low level. As a result, the transistor 120 is in its ON state and the transistor 122 is in its OFF state in the sense amplifier SA1, while the transistor 120 is in its OFF state and the transistor 122 is in its ON state in the sense amplifier SA2. Thereby, the output signal Sout1 of the sense amplifier SA1 continues to have the High level, while the output signal Sout2 of the sense amplifier SA2 changes from the High level to a Low level.
In this state, because the transistor 120 is in the OFF state in the sense amplifier SA2 as mentioned above, each of the transistors 124 and 126 is in its OFF state in the sense amplifier SA2. As a result, a passing-through path between the power source Vcc and the ground is not formed in the sense amplifier SA2. Thereby, in the sense amplifier SA2, a static passing-through electric current does not flow as shown in FIG. 11C. In contrast to this, in this state, because the transistor 120 is in the ON state in the sense amplifier SA1 as mentioned above, each of the transistors 124 and 126 is in its ON state in the sense amplifier SA1. Further, the transistor 128 is also in the ON state. As a result, a passing-through path between the power source Vcc and the ground is formed by the transistors 124, 120 and 128 in the sense amplifier SA1. Thereby, in the sense amplifier SA1, a static passing-through electric current tends to flow as shown in FIG. 11C.
However, in this state, because the output signal Sout2 of the sense amplifier SA2 has the Low level, this Low level is transmitted to one input terminal of the NAND circuit 186 through the transmission gate 178, and inverters 180, 182. As a result, the control signal SIN1 for the sense amplifier SA1 comes to have a Low level. As a result, the transistor 128 in the sense amplifier SA1 come to be its OFF state. Thus, the sense amplifier SA1 enters an inactive state. Thereby, the passing-through path is not formed and the static passing-through electric current does not flow in the sense amplifier SA1. Further, the Low level of the output signal Sout2 of the sense amplifier SA2 is also input to the transmission gates 176 and 170 via the transmission gate 178, and the inverters 180, 182. Thereby, the transmission gate 176 is in its ON state while the transmission gate 170 is in its OFF state. Thus, the output signal Sout1 of the sense amplifier SA1 before the sense amplifier SA1 enters the inactive state is latched in the latch circuit 171.
When data "0" is read from the memory cell via the bit line signals BL and BLB, the bit line signal BL has a Low level. In this case, the bit line signal BL has the Low level while the bit line signal BLB has a High level. As a result, the transistor 120 is in its ON state and the transistor 122 is in its OFF state in the sense amplifier SA2, while the transistor 120 is in its OFF state and the transistor 122 is in its ON state in the sense amplifier SA1. Thereby, the output signal Sout2 of the sense amplifier SA2 continues to have the High level, while the output signal Sout1 of the sense amplifier SA1 changes from the High level to a Low level.
In this state, because the transistor 120 is in the OFF state in the sense amplifier SA1 as mentioned above, each of the transistors 124 and 126 is in its OFF state in the sense amplifier SA1. As a result, a passing-through path between the power source Vcc and the ground is not formed in the sense amplifier SA1. Thereby, in the sense amplifier SA1, a static passing-through electric current does not flow as shown in FIG. 11C. In this state, the High-level signal Sout2 does not cause the sense amplifier SA1 to be in the inactive state. Further, the High-level signal Sout2 does not cause the latch circuit 171 to latch the signal Sout1 output from the sense amplifier SA1.
In contrast to the above-described state in the sense amplifier SA1, in the sense amplifier SA2, because the transistor 120 is in the ON state in the sense amplifier SA2 as mentioned above, each of the transistors 124 and 126 is in its ON state. As a result, a passing-through path between the power source Vcc and the ground is formed by the transistors 124, 120 and 128 in the sense amplifier SA2. Thereby, in the sense amplifier SA2, a static passing-through electric current tends to flow as shown in FIG. 11C. However, in this state, because the output signal Sout1 of the sense amplifier SA1 has the Low level, this Low level is transmitted to one input terminal of the NAND circuit 176 through the transmission gate 170, and inverters 172, 174. As a result, the control signal SIN2 for the sense amplifier SA2 comes to have a Low level. As a result, the transistor 128 in the sense amplifier SA2 come to be its OFF state. Thus, the sense amplifier SA2 enters an inactive state. Thereby, the passing-through path is not formed and the static passing-through electric current does not flow in the sense amplifier SA2. Further, the Low level of the output signal Sout1 of the sense amplifier SA1 is also input to the transmission gates 178 and 184 via the transmission gate 170, and the inverters 172, 174. Thereby, the transmission gate 184 is in its ON state while the transmission gate 178 is in its OFF state. Thus, the output signal Sout2 of the sense amplifier SA2 before the sense amplifier SA2 enters the inactive state is latched in the latch circuit 179.
As described above, when a static passing-through electric current tends to flow in a data reading operation, the sense amplifiers SA1 and SA2 are appropriately causes to be in the inactive state and an output signal is appropriately latched. Thereby, power consumption in the sense amplifiers can be effectively reduced.
A seventh embodiment of the present invention will now be described. FIG. 12A shows a circuit diagram of a RAM reading circuit in the seventh embodiment. The RAM reading circuit includes two sense amplifiers SA3 and SA4. Data reading speed characteristics of the sense amplifier SA3 is different from data reading speed characteristics of the sense amplifier SA4. Thereby, a data reading speed of the RAM reading circuit is not degraded even if a power source voltage varies. The sense amplifiers SA3 and SA4 are current-mirror-type sense amplifiers, circuit diagrams of which are shown in FIGS. 12B and 12C, respectively. As described above in the DESCRIPTION OF THE RELATED ART, depending on whether MOS transistors to which bit line signals are input from a memory cell are the N-channel ones (in the case of the sense amplifier SA3 shown in FIG. 12B) or the P-channel ones (in the case of the sense amplifier SA4 shown in FIG. 12C), as shown in FIG. 12D, a variation of a reading time resulting from a power source voltage Vcc variation is different.
Output terminals of the sense amplifiers SA3 and SA4 are input to two input terminals of a NOR circuit 196, respectively. A signal output from the NOR circuit is inverted by an inverter 198. Thus, an output signal Do is obtained from the inverter 198.
In this seventh embodiment, when data "1" is read out from a memory cell (not shown in the figures) via the bit line signals BL and BLB, the bit line signal has a High level and the bit line signal BLB has a Low level. In this case, when either one of the sense amplifiers SA3 and SA4 has a High level first, the output signal Do can be obtained from the RAM reading circuit via the NOR circuit 196. Therefore, even if the power source voltage Vcc varies and thereby a sense amplifier having a higher data reading speed changes between the two sense amplifiers SA3 and SA4, the output signal Do can be obtained always from the sense amplifier which has the higher data reading speed. Thereby, the output signal Do can always be obtained when the sense amplifier having the higher data reading speed outputs the read data. Thus, the RAM reading circuit can read data from the memory cell at a high speed even if the power source voltage Vcc varies through a wide range. In the sense amplifiers SA3 and SA4, when data is read from a memory cell, each of control signals SIN3 and SIN4 is at a Low level.
An eighth embodiment of the present invention will now be described. FIG. 13A shows a circuit diagram of a RAM reading circuit in the eighth embodiment of the present invention. A circuit diagram of a sense amplifier SA5 in the circuit shown in FIG. 13A is shown in FIG. 13B. This circuit shown in FIG. 13B is identical to the circuit shown in FIG. 12B. In this circuit, the bit line signals BL and BLB are input to NMOS transistors 150, 152, respectively. This sense amplifier SA5 outputs an output signal Sout1 having a Low level, when precharging. This results from previously determining sizes of transistors during a design stage of the sense amplifier.
Another sense amplifier SA6 is a current-mirror-type sense amplifier, a circuit diagram of which is shown in FIG. 13C. The circuit of the sense amplifier SA6 is obtained as a result of replacing, with respect to functions thereof in the sense amplifier, transistor types used between PMOS and NMOS types in the circuit of the sense amplifier SA5. This sense amplifier SA6 outputs an output signal Sout2 having a High level, when precharging. This results from previously determining sizes of transistors during a design stage of the sense amplifier.
FIG. 13D shows whether or not a static passing-through electric current tends to flow in a sense amplifier when data is read from the memory cell for the sense amplifiers SA5 and SA6. In the sense amplifier SA5, when data is read from the memory cell via the bit line signals BL and BLB, a PMOS transistor 158 is in its ON state. When data "1" is read, the bit line signal BL has a High level and the bit line signal BLB has a Low level. Thereby, the transistor 150 is in its ON state and the transistor 152 is in its OFF state. As a result, a transistor 154 is in its ON state. Thus, a passing-through path between a power source Vcc to the ground is formed and thus a static passing-through electric current tends to flow therethrough.
When data "0" is read in the sense amplifier SA5, the bit line signal BL has a Low level and the bit line signal BLB has a High level. Thereby, the transistor 150 is in its OFF state and the transistor 152 is in its ON state. As a result, each of transistors 154 and 156 is in its OFF state. Thus, a passing-through path between the power source Vcc to the ground is not formed and thus a static passing-through electric current does not flow therethrough.
In the sense amplifier SA6, when data is read from the memory cell via the bit line signals BL and BLB, a NMOS transistor 168 is in its ON state. When data "1" is read, the bit line signal BL has a High level and the bit line signal BLB has a Low level. Thereby, the transistor 160 is in its ON state and the transistor 162 is in its OFF state. As a result, each of transistors 164 and 166 is in its ON state. Thus, a passing-through path between a power source Vcc to the ground is formed and thus a static passing-through electric current tends to flow therethrough.
When data "0" is read in the sense amplifier SA6, the bit line signal BL has a Low level and the bit line signal BLB has a High level. Thereby, the transistor 160 is in its OFF state and the transistor 162 is in its ON state. As a result, each of transistors 164 and 166 is in its OFF state. Thus, a passing-through path between the power source Vcc to the ground is not formed and thus a static passing-through electric current does not flow therethrough.
Thus, in each of the sense amplifiers SA5 and SA6, when data "1" is read and therefore the bit line signal BL has the H level, the static passing-through electric current flows.
Further, with regard to a data reading speed, a data reading speed of the sense amplifier SA6 is higher than a data reading speed of the sense amplifier SA5 when the power source voltage Vcc is relatively low. The data reading speed of the sense amplifier SA5 is higher than the data reading speed of the sense amplifier SA6 when the power source voltage Vcc is relatively high. A reason thereof is similar to the reason (described above in the DESCRIPTION OF THE RELATED ART) of difference in the data reading speed characteristics between the SA3 and SA4 shown in FIG. 12D.
An output terminal of the sense amplifier SA5 is connected to one input terminal of a NOR circuit 200. An output terminal of the sense amplifier SA6 is connected to the other input terminal of a NOR circuit 200 via an inverter 202. An output terminal of the NOR circuit 200 is connected to a latch circuit 205 via a transmission gate 204. The latch circuit 205 includes two stages of inverters 206, 208 and a transmission gate 210 connected between an input terminal of the first inverter 206 and an output terminal of the second inverter 208. A signal Sout3 output from the latch circuit 205 is an output signal of this RAM reading circuit.
In order to prevent a static passing-through electric current from flowing through the sense amplifiers SA5 and SA6, the output signal Sout3 is input to the sense amplifier SA5 as a control signal ISE1 via a NAND circuit 212. Further, the output signal Sout3 is input to the sense amplifier SA6 as a control signal ISE2 via the NAND circuit 212 and an inverter 214. Further, the output signal Sout3 is input, via an inverter 216 and a NAND circuit 218, to a non-inverting gate terminal of the transmission gate 204 and an inverting gate terminal of the transmission gate 210. Further, an output terminal of the NAND circuit 218 is connected, via an inverter 202, to an inverting gate terminal of the transmission gate 204 and a non-inverting gate terminal of the transmission gate 210. A reading control signal SIN, which has a High level when data is read from a memory tell, is input to the other input terminal of each of the NAND circuits 212 and 218.
In the RAM reading circuit in the eighth embodiment shown in FIGS. 13A, when data "1" is read from the memory cell and the bit line signal BL has the High level, each of the output signals Sout1 and Sout2 of the sense amplifiers SA5 and SA6 has a High level. When either one between the two sense amplifiers SA5 and SA6 first having the High level has the High level, this High-level signal is inverted by the NOR circuit 200, passes through the transmission gate 204 and the latch circuit 205, and is output as the output signal Sout3 at the Low level. Thus, the RAM reading circuit can read data from the memory cell at high speed even if the power source voltage Vcc varies through a wide range.
Further, when either one of the sense amplifiers SA5 and SA6 reads data "1" from the memory cell, the read data is latched by the latch circuit 205, also the control signal SE1 is caused to be at the High level and the control signal SE2 is caused to be at the Low level, whereby each of the two sense amplifiers SA5 and SA6 are caused to be in the inactive state. Thus, power consumption in the RAM reading circuit can be effectively reduced.
Further, the present invention is not limited to the above-described embodiments, and variations and modifications may be made without departing from the scope of the present invention.

Claims (9)

What is claimed is:
1. A sense amplifier comprising:
state control means for setting a sense amplifier portion in an active state or an inactive state;
gated feedback means responsive to an output of said sense amplifier portion and a clock signal and providing a control signal for causing said control means to set said sense amplifier portion in the inactive state when a path is formed between a power source and a ground in said sense amplifier portion; and
latch means for holding said output of said sense amplifier portion when said path is formed.
2. The sense amplifier according to claim 1, wherein:
said state control means comprises a first transistor acting as a switching device; and
said feedback means produces a control signal using an output of said sense amplifier portion and a clock signal obtained from a detection circuit, and supplies said control signal to said first transistor.
3. The sense amplifier according to claim 2, wherein a second transistor for precharging is connected between said first transistor and said power source.
4. The sense amplifier according to claim 1, wherein:
said state control means comprises a transistor acting as a switching device; and
said feedback means produces a control signal using an output of said sense amplifier portion and a chip enable signal, and supplies said control signal to said transistor.
5. A sense amplifier comprising:
a state control portion coupled to a sense amplifier portion, said state control portion being configured to set the sense amplifier portion in one of an active or inactive state, said state control portion having an input coupled to an output of said sense amplifier portion as a feedback path, and providing a control signal to said sense amplifier portion so as to set said sense amplifier portion to said inactive state when an electrical path is formed between a power source and ground in said sense amplifier portion;
a precharging portion coupled to said sense amplifier portion such that when said sense amplifier portion is in said inactive state said precharging portion precharges said sense amplifier portion; and
an output holding portion having an input coupled to said output of said sensing amplifier portion, said output holding portion being responsive to said formation of said electrical path such that said output of said sensing amplifier portion is held when said path is formed.
6. The sense amplifier according to claim 5, wherein said feedback path includes a gating circuit, and wherein said control signal is provided through said gating circuit in response to said output of said sense amplifier portion and a clock signal obtained from a detection circuit.
7. The sense amplifier according to claim 5, wherein said state control portion comprises a switching transistor having an input coupled to said feedback path and an output coupled to said sense amplifier portion.
8. The sense amplifier according to claim 5, wherein said precharging portion comprises a transistor connected between an input of said sense amplifier portion and the power source.
9. The sense amplifier according to claim 5, wherein said state control portion includes a transistor and said feedback path provides said control signal using an output of said sense amplifier portion and a chip enable signal, and supplies said control signal to said transistor.
US08/630,929 1995-04-06 1996-04-05 Sense amplifier and reading circuit with sense amplifier Expired - Lifetime US5737273A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/790,953 US5729499A (en) 1995-04-06 1997-01-29 Sense amplifier and reading circuit with sense amplifier

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP8127495A JPH08279296A (en) 1995-04-06 1995-04-06 Sense-amplifier
JP7-081274 1995-04-06
JP19426395A JP3618144B2 (en) 1995-07-05 1995-07-05 Read circuit for semiconductor memory device
JP7-194263 1995-07-05

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US08/790,953 Division US5729499A (en) 1995-04-06 1997-01-29 Sense amplifier and reading circuit with sense amplifier

Publications (1)

Publication Number Publication Date
US5737273A true US5737273A (en) 1998-04-07

Family

ID=26422306

Family Applications (2)

Application Number Title Priority Date Filing Date
US08/630,929 Expired - Lifetime US5737273A (en) 1995-04-06 1996-04-05 Sense amplifier and reading circuit with sense amplifier
US08/790,953 Expired - Lifetime US5729499A (en) 1995-04-06 1997-01-29 Sense amplifier and reading circuit with sense amplifier

Family Applications After (1)

Application Number Title Priority Date Filing Date
US08/790,953 Expired - Lifetime US5729499A (en) 1995-04-06 1997-01-29 Sense amplifier and reading circuit with sense amplifier

Country Status (1)

Country Link
US (2) US5737273A (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6104656A (en) * 1999-06-09 2000-08-15 Hyundai Microelectronics Co., Ltd. Sense amplifier control circuit in semiconductor memory
WO2001029842A1 (en) * 1999-10-19 2001-04-26 Advanced Micro Devices, Inc. Low voltage read cascode for 2v/3v and different bank combinations without metal options for a simultaneous operation flash memory device
US6392447B2 (en) * 1998-03-17 2002-05-21 Sanyo Electric Co., Ltd. Sense amplifier with improved sensitivity
US20020172196A1 (en) * 2001-05-17 2002-11-21 Matsushita Electric Industrial Co., Ltd. Signal detector
US6781905B2 (en) 2002-02-22 2004-08-24 Ricoh Company, Ltd. Serial data detection circuit performing same offset adjustment to signal receiver as performed to reference receiver
US20050169077A1 (en) * 2004-02-02 2005-08-04 Texas Instruments Incorporated Sense amplifier for a memory array
US20070124518A1 (en) * 2005-07-28 2007-05-31 Hideo Fujiwara Transmitter driver circuit in high-speed serial communications system

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2845264B2 (en) * 1996-08-28 1999-01-13 日本電気株式会社 Self-cutoff type sense amplifier circuit
JPH11283377A (en) * 1998-03-30 1999-10-15 Nec Corp Sense amplifier circuit
CN106601278B (en) * 2016-12-19 2019-11-19 佛山中科芯蔚科技有限公司 A kind of sense amplifier

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60224197A (en) * 1984-04-20 1985-11-08 Hitachi Ltd Storage element circuit
JPS63184990A (en) * 1987-01-28 1988-07-30 Toshiba Corp Semiconductor memory
US5029135A (en) * 1989-02-15 1991-07-02 Ricoh Company, Ltd. Semiconductor memory apparatus with internal synchronization
US5291453A (en) * 1992-02-19 1994-03-01 Ricoh Company, Ltd. Serial memory apparatus having units for presetting reading bit lines to a given voltage
US5495444A (en) * 1993-07-14 1996-02-27 Ricoh Company, Ltd. Semiconductor memory device used as a digital buffer and reading and writing method thereof

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH03288399A (en) * 1990-04-04 1991-12-18 Mitsubishi Electric Corp Semiconductor storage device
JP3107556B2 (en) * 1990-06-01 2000-11-13 株式会社東芝 Dynamic semiconductor memory device
JP3373534B2 (en) * 1991-07-02 2003-02-04 株式会社東芝 Semiconductor storage device
US5345121A (en) * 1992-02-27 1994-09-06 Fujitsu Limited Differential amplification circuit

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60224197A (en) * 1984-04-20 1985-11-08 Hitachi Ltd Storage element circuit
JPS63184990A (en) * 1987-01-28 1988-07-30 Toshiba Corp Semiconductor memory
US5029135A (en) * 1989-02-15 1991-07-02 Ricoh Company, Ltd. Semiconductor memory apparatus with internal synchronization
US5291453A (en) * 1992-02-19 1994-03-01 Ricoh Company, Ltd. Serial memory apparatus having units for presetting reading bit lines to a given voltage
US5495444A (en) * 1993-07-14 1996-02-27 Ricoh Company, Ltd. Semiconductor memory device used as a digital buffer and reading and writing method thereof

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6392447B2 (en) * 1998-03-17 2002-05-21 Sanyo Electric Co., Ltd. Sense amplifier with improved sensitivity
US6104656A (en) * 1999-06-09 2000-08-15 Hyundai Microelectronics Co., Ltd. Sense amplifier control circuit in semiconductor memory
WO2001029842A1 (en) * 1999-10-19 2001-04-26 Advanced Micro Devices, Inc. Low voltage read cascode for 2v/3v and different bank combinations without metal options for a simultaneous operation flash memory device
US6359808B1 (en) 1999-10-19 2002-03-19 Advanced Micro Devices, Inc. Low voltage read cascode for 2V/3V and different bank combinations without metal options for a simultaneous operation flash memory device
US20020172196A1 (en) * 2001-05-17 2002-11-21 Matsushita Electric Industrial Co., Ltd. Signal detector
US7298130B2 (en) * 2001-05-17 2007-11-20 Matsushita Electric Industrial Co., Ltd. Signal detector
US6781905B2 (en) 2002-02-22 2004-08-24 Ricoh Company, Ltd. Serial data detection circuit performing same offset adjustment to signal receiver as performed to reference receiver
US20050169077A1 (en) * 2004-02-02 2005-08-04 Texas Instruments Incorporated Sense amplifier for a memory array
US7012846B2 (en) * 2004-02-02 2006-03-14 Texas Instruments Incorporated Sense amplifier for a memory array
US20070124518A1 (en) * 2005-07-28 2007-05-31 Hideo Fujiwara Transmitter driver circuit in high-speed serial communications system
US7795919B2 (en) 2005-07-28 2010-09-14 Ricoh Company, Ltd. Transmitter driver circuit in high-speed serial communications system

Also Published As

Publication number Publication date
US5729499A (en) 1998-03-17

Similar Documents

Publication Publication Date Title
US5007024A (en) Semiconductor memory device with sense amplifier controller
US6181591B1 (en) High speed CAM cell
US5761123A (en) Sense amplifier circuit of a nonvolatile semiconductor memory device
US6785184B2 (en) Self-timed activation logic for memory
US5841719A (en) Data latching circuit for read-out operations of data from memory device
US5737273A (en) Sense amplifier and reading circuit with sense amplifier
US5521874A (en) High speed differential to single ended sense amplifier
KR0145855B1 (en) Current sense amp circuit of semiconductor memory device
EP0420189B1 (en) Sense amplifier circuit
KR100267012B1 (en) Sense amplifier of semiconductor memory device
US5646892A (en) Data reading circuit
US7050354B2 (en) Low-power compiler-programmable memory with fast access timing
KR100255519B1 (en) Stable data latch for sram and method thereof
US6456121B2 (en) Sense amplifier for integrated circuits using PMOS transistors
US5438551A (en) Semiconductor integrated circuit device
US6046949A (en) Semiconductor integrated circuit
KR100193450B1 (en) Isolated Sense Amplifiers in Nonvolatile Semiconductor Memory
KR100308127B1 (en) Circuit for precharge of bit line
JPH08279296A (en) Sense-amplifier
KR100228532B1 (en) Sense amplifier circuit for static ram
KR100265330B1 (en) A sense amplifier for high speed operation and current reduction
KR100357041B1 (en) Low Voltage Current Sensing Amplifier
KR950014754B1 (en) Current checking circuit for semiconductor element
KR20000003982A (en) Data output circuit of a semiconductor device and method for outputting data thereof
JPH0922597A (en) Read-out circuit of semiconductor memory device

Legal Events

Date Code Title Description
AS Assignment

Owner name: RICOH COMPANY, LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FUJIWARA, HIDEO;YAMANAKA, SEIJI;NAGATA, TOSHIHISA;AND OTHERS;REEL/FRAME:007963/0191

Effective date: 19960326

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12