US5486718A - High voltage planar edge termination structure and method of making same - Google Patents
High voltage planar edge termination structure and method of making same Download PDFInfo
- Publication number
- US5486718A US5486718A US08/270,281 US27028194A US5486718A US 5486718 A US5486718 A US 5486718A US 27028194 A US27028194 A US 27028194A US 5486718 A US5486718 A US 5486718A
- Authority
- US
- United States
- Prior art keywords
- doped region
- semiconductor
- layer
- conductive layer
- semiconductor substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/115—Resistive field plates, e.g. semi-insulating field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/665—Vertical DMOS [VDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/101—Integrated devices comprising main components and built-in components, e.g. IGBT having built-in freewheel diode
- H10D84/141—VDMOS having built-in components
- H10D84/143—VDMOS having built-in components the built-in components being PN junction diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D10/00—Bipolar junction transistors [BJT]
- H10D10/40—Vertical BJTs
- H10D10/421—Vertical BJTs having both emitter-base and base-collector junctions ending at the same surface of the body
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/045—Electric field
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/126—Power FETs
Definitions
- This invention relates, in general, to semiconductor devices, and more particularly, to an edge termination structure and method.
- junction curvature and device geometry curvature result in an increased electric field strength at the edge of the semiconductor device. This increased electric field causes premature device breakdown.
- Edge termination structures have included guard rings and field plates, among others. However, these structures either require a large silicon area, require additional manufacturing process steps, or are unsuccessful in reaching near-ideal breakdown characteristics.
- edge termination structure that is capable of increasing the breakdown voltage and eliminating the problems encountered in conventional edge termination schemes.
- FIG. 1 is a simplified cross-sectional view of a portion of a semiconductor device having an edge termination structure in accordance with the present invention.
- FIG. 2 is a simplified top view of an edge termination structure in accordance with an embodiment of the present invention.
- FIG. 3 is a simplified top view of an edge termination structure in accordance with an embodiment of the present invention.
- FIG. 4 illustrates a cross-sectional view of an embodiment of the present invention during a beginning stage of processing.
- FIG. 5 illustrates a cross-sectional view of an embodiment of the present invention during an intermediate stage of processing.
- FIG. 6 illustrates a cross-sectional view of an embodiment of the present invention during an intermediate stage of processing.
- FIG. 7 illustrates a cross-sectional view of an embodiment of the present invention during an intermediate stage of processing.
- FIG. 8 illustrates a cross-sectional view of an embodiment of the present invention during an intermediate stage of processing.
- FIG. 9 illustrates a cross-sectional view of an embodiment of the present invention during a final stage of processing.
- FIG. 1 is a simplified cross-sectional view of a portion of a semiconductor structure 10 having an edge termination feature in accordance with the present invention.
- Structure 10 comprises a semiconductor substrate 11 of either n-type or p-type material.
- Semiconductor substrate 11 may be a bulk semiconductor substrate or a semiconductor layer. As shown herein, semiconductor substrate 11 comprises silicon of an n-type material.
- a doped region 13 of a p-type conductivity is formed in semiconductor substrate 11 so as to form a pn junction with semiconductor substrate 11.
- Doped region 13 is an operational portion of a device such as a MOSFET, bipolar transistor, insulated gate bipolar transistor (IGBT) and the like. The entire device is not depicted herein, as it is not needed to adequately explain the present invention.
- a doped region 14 is formed in semiconductor substrate 11 so as to form a pn junction with semiconductor substrate 11, doped region 14 being coupled to doped region 13 and laterally extended towards an edge 30 of semiconductor substrate 11.
- Doped region 14 is formed of the same conductivity type as doped region 13, but with an impurity concentration lower than or equal to that of the impurity concentration of doped region 13.
- doped region 14 is doped with boron at a dosage of 5 ⁇ 10 11 to 1 ⁇ 10 13 atoms/cm 2 and doped region 13 is doped with boron at a dosage of 5 ⁇ 10 14 to 1 ⁇ 10 16 atoms/cm 2 .
- Other dopants and dosages are, of course, possible.
- the depth of doped region 14 from the surface of semiconductor substrate 11 is less than the depth of doped region 13 from the same surface (approximately 4.0 to 5.5 ⁇ m).
- An insulating layer 12 is disposed on the surface of semiconductor substrate 11. Insulating layer 12 may be a field oxide or other insulator well-known in the art. In a preferred embodiment of the invention, insulating layer 12 varies in thickness, with the portion of greatest thickness having a thickness of approximately 1.5 to 3.5 ⁇ m and disposed near edge 30.
- a conductive layer 18 is disposed on the surface of insulating layer 12 so as to extend over at least a portion of doped region 14.
- One end of conductive layer 18 is electrically coupled to semiconductor substrate 11 by a coupling contact 29 and the other end of conductive layer 18 is connected to a metal field plate 33.
- conductive layer 18 is formed in a spiral or coil configuration, the spiral or coil configuration being constructed with minimal spacing between mutually adjacent portions of the coil (for example, 2.5 to 6.5 ⁇ m) so as to obtain high resistance and gradual gradation.
- the configuration of conductive layer 18 and the spacing between mutually adjacent portions of conductive layer 18 provides flexibility in controlling the potential distribution.
- Conductive layer 18 may be comprised of such material as metal or semiconductor.
- conductive layer 18 is comprised of polysilicon and is formed during the same processing steps used to form the devices in structure 10.
- conductive layer 18 may be comprised of a passive element or an active element, as shown in FIGS. 2 and 3.
- FIG. 2 is a simplified top view of conductive layer 12 comprised of a passive element in accordance with an embodiment of the present invention.
- conductive layer 18 is formed of polysilicon.
- the resistivity of polysilicon is easier to control than the resistivity of amorphous silicon or semi-insulating polycrystalline silicon (SIPOS).
- Conductive layer 18 may then be doped with either n-type or p-type impurities.
- conductive layer 18 is doped with boron at a dosage of 5 ⁇ 10 12 to 1 ⁇ 10 15 atoms/cm 2 .
- FIG. 3 is a simplified top view of conductive layer 18 comprised of an active element in accordance with another embodiment of the present invention.
- a plurality of diodes 31 are formed in conductive layer 18.
- Diodes 31 achieve high resistance by means of pn junctions and do not require high resistivity material similar to the embodiment of FIG. 2.
- Diodes 31 as shown are of alternating conductivity type.
- Diodes 31 may be formed by forming conductive layer 18 of polysilicon and then selectively doping conductive layer 18 to form diodes 31.
- diodes 31 Preferably diodes 31 have a dopant concentration of approximately 1 ⁇ 10 17 to 1 ⁇ 10 20 atoms/cm 3 for the p regions and 1 ⁇ 10 15 to 2 ⁇ 10 20 atoms/cm 3 for the n regions.
- FIGS. 4-9 illustrate cross-sectional views of an embodiment of the present invention during various stages of processing.
- the fabrication of an edge termination feature with an n-channel vertical MOSFET will be described, however, the present invention may be integrated with a p-channel MOSFET or other devices such as bipolar transistors and IGBTs.
- the reference numerals shown correspond to those shown in FIGS. 1-3.
- FIG. 4 illustrates an early stage of fabrication.
- semiconductor substrate 11 of n-type silicon is provided.
- an insulating layer 12, such as silicon dioxide, is formed on the surface of semiconductor substrate 11 and patterned to form openings 41 and 42 using standard techniques well-known in the industry.
- P-type regions 13 are then formed in a portion of semiconductor substrate 11 utilizing insulating layer 12 as a mask.
- FIG. 5 illustrates the structure of FIG. 4 with a portion of insulating layer 12 selectively removed to expose a portion of semiconductor substrate 11 adjacent to one p-type region 13.
- a doped region 14 is formed by implanting a p-type dopant into semiconductor substrate 11 by conventional techniques.
- portions of insulating layer 12 are removed which are not at edge 30.
- An insulating layer 32 is formed on semiconductor substrate 11 and insulating layer 12, however insulating layer 32 is not shown on insulating layer 12 for illustrative convenience.
- a polysilicon layer is then formed on insulating layer 32 and insulating layer 12 and then polysilicon layer is then selectively etched to provide conductive layer 18 and to provide a polysilicon layer to be used in devices in structure 10, such as, a gate electrode 16.
- Insulating layer 32 may also be selectively etched so as to provide openings for active areas 19 and 20 surrounding p-type regions 13.
- the polysilicon layer of conductive layer 18 is preferably patterned in a spiral or coil configuration.
- a p-type doped region 17 is formed by ion implantation with an impurity dosage greater than that of doped region 14, but less than that of doped region 13.
- Conductive layer 18 and gate electrode 16 are also doped p-type, and may be doped during the formation of p-type region 17 to eliminate process steps.
- n-type doped region 22 is then selectively formed using a photoresist mask 21 formed over a portion of p-type region 13. If a passive element, such as a resistor, is to be formed in conductive layer 18, then photomask 21 is also formed completely over p-type conductive layer 18 to prevent conductive layer 18 from being doped n-type during the formation of doped region 22. If a plurality of diodes are to be formed in conductive layer 18, as shown in the embodiment of FIG. 3, then photomask 21 is formed over selected portions of conductive layer 18 so as to allow n-type regions to be formed in portions of conductive layer 18 simultaneously with the forming of n-type doped region 22.
- edge termination feature in accordance with the present invention can be fabricated during the same processes as device fabrication and without increasing the number of process steps.
- an insulating film 31 is provided with contact holes 25, 26, 27, and 28, using photolithographic and etching techniques according to conventional methods.
- a metallization layer 24 is formed and patterned to provide coupling contact 29 for electrically coupling one end of conductive layer 18 to semiconductor substrate 11, which serves as the drain of the MOSFET, and to couple the other end of conductive layer 18, via metal field plate 33, to n-type regions 22 which serve as the source of the MOSFET.
- an improved edge termination structure that prevents premature device breakdown. Additionally, a large silicon area and additional manufacturing process steps are not required to implement the present invention.
- the combination of doped region 14 and conductive layer 18 provide an edge termination feature that both achieves high voltage and is stable in avalanche. Conductive layer 18 alone, without doped region 14, does not achieve high voltage. With doped region 14, absent conductive layer 18, the voltage collapses during avalanche. However, the combination of conductive layer 18 and doped region 14 provides a high, stable voltage that is achieved without any additional processing steps and without any requirements to control the resistivity of highly resistive films such as amorphous silicon or SIPOS.
Landscapes
- Semiconductor Integrated Circuits (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
Claims (15)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/270,281 US5486718A (en) | 1994-07-05 | 1994-07-05 | High voltage planar edge termination structure and method of making same |
| EP95110320A EP0691686A1 (en) | 1994-07-05 | 1995-07-03 | High voltage planar edge termination structure and method of making same |
| JP7189751A JPH0832031A (en) | 1994-07-05 | 1995-07-04 | High voltage planar end termination structure and method of making same |
| US08/529,384 US5714396A (en) | 1994-07-05 | 1995-09-18 | Method of making a high voltage planar edge termination structure |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/270,281 US5486718A (en) | 1994-07-05 | 1994-07-05 | High voltage planar edge termination structure and method of making same |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/529,384 Division US5714396A (en) | 1994-07-05 | 1995-09-18 | Method of making a high voltage planar edge termination structure |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US5486718A true US5486718A (en) | 1996-01-23 |
Family
ID=23030674
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/270,281 Expired - Lifetime US5486718A (en) | 1994-07-05 | 1994-07-05 | High voltage planar edge termination structure and method of making same |
| US08/529,384 Expired - Lifetime US5714396A (en) | 1994-07-05 | 1995-09-18 | Method of making a high voltage planar edge termination structure |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US08/529,384 Expired - Lifetime US5714396A (en) | 1994-07-05 | 1995-09-18 | Method of making a high voltage planar edge termination structure |
Country Status (3)
| Country | Link |
|---|---|
| US (2) | US5486718A (en) |
| EP (1) | EP0691686A1 (en) |
| JP (1) | JPH0832031A (en) |
Cited By (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO1999000849A3 (en) * | 1997-06-26 | 1999-03-25 | Abb Research Ltd | SiC SEMICONDUCTOR DEVICE COMPRISING A PN-JUNCTION AND A JUNCTION TERMINATION EXTENTION |
| WO2000042661A1 (en) * | 1999-01-15 | 2000-07-20 | Infineon Technologies Ag | Edge termination for a semiconductor component, schottky diode with an end termination and method for producing a schottky diode |
| US6204097B1 (en) * | 1999-03-01 | 2001-03-20 | Semiconductor Components Industries, Llc | Semiconductor device and method of manufacture |
| US6683328B2 (en) * | 1998-10-23 | 2004-01-27 | Infineon Technologies Ag | Power semiconductor and fabrication method |
| US20060131645A1 (en) * | 2004-11-15 | 2006-06-22 | Sanyo Electric Co., Ltd. | Semiconductor device and manufacturing method thereof |
| DE10051909B4 (en) * | 2000-10-19 | 2007-03-22 | Infineon Technologies Ag | Edge termination for high-voltage semiconductor component and method for producing an isolation trench in a semiconductor body for such edge termination |
| US20130032862A1 (en) * | 2011-08-01 | 2013-02-07 | Taiwan Semiconductor Manufacturing Company. Ltd. | High Voltage Resistor with High Voltage Junction Termination |
| US20160133622A1 (en) * | 2013-12-29 | 2016-05-12 | Texas Instruments Incorporated | Schottky diodes for replacement metal gate integrated circuits |
| US9773878B2 (en) | 2014-08-19 | 2017-09-26 | Fuji Electric Co., Ltd. | Semiconductor device and manufacturing method thereof |
| US20180114841A1 (en) * | 2016-10-25 | 2018-04-26 | Infineon Technologies Ag | Power semiconductor device termination structure |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5966628A (en) * | 1998-02-13 | 1999-10-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Process design for wafer edge in vlsi |
| JP4960540B2 (en) * | 1998-11-05 | 2012-06-27 | 富士電機株式会社 | Semiconductor device |
| JP5267510B2 (en) * | 1998-11-05 | 2013-08-21 | 富士電機株式会社 | Semiconductor device |
| JP4797225B2 (en) * | 1999-05-27 | 2011-10-19 | 富士電機株式会社 | Semiconductor device |
| JP3776666B2 (en) * | 2000-02-25 | 2006-05-17 | 沖電気工業株式会社 | Semiconductor device |
| US6642558B1 (en) * | 2000-03-20 | 2003-11-04 | Koninklijke Philips Electronics N.V. | Method and apparatus of terminating a high voltage solid state device |
| DE10023956A1 (en) * | 2000-05-16 | 2001-11-22 | Bosch Gmbh Robert | Power semiconductor component with reduced surface field (RESURF) region between HV and LV sides |
| US7719054B2 (en) * | 2006-05-31 | 2010-05-18 | Advanced Analogic Technologies, Inc. | High-voltage lateral DMOS device |
| US20050259368A1 (en) * | 2003-11-12 | 2005-11-24 | Ted Letavic | Method and apparatus of terminating a high voltage solid state device |
| DE102004012884B4 (en) * | 2004-03-16 | 2011-07-21 | IXYS Semiconductor GmbH, 68623 | Power semiconductor device in planar technology |
| US7183626B2 (en) * | 2004-11-17 | 2007-02-27 | International Rectifier Corporation | Passivation structure with voltage equalizing loops |
| JP2008227474A (en) * | 2007-02-13 | 2008-09-25 | Toshiba Corp | Semiconductor device |
| RU2379786C1 (en) * | 2008-09-02 | 2010-01-20 | Открытое акционерное общество "Воронежский завод полупроводниковых приборов - сборка" | Semiconductor device periphery, neutralising effect of charge on stability of return leakage and breakdown voltage |
| CN103219898B (en) * | 2013-04-02 | 2016-06-01 | 苏州博创集成电路设计有限公司 | There is current sample and start the semiconductor device of structure |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4157563A (en) * | 1971-07-02 | 1979-06-05 | U.S. Philips Corporation | Semiconductor device |
| US5086332A (en) * | 1986-12-26 | 1992-02-04 | Kabushiki Kaisha Toshiba | Planar semiconductor device having high breakdown voltage |
| US5113237A (en) * | 1988-09-20 | 1992-05-12 | Siemens Aktiengesellschaft | Planar pn-junction of high electric strength |
| US5266831A (en) * | 1991-11-12 | 1993-11-30 | Motorola, Inc. | Edge termination structure |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| GB2011178B (en) * | 1977-12-15 | 1982-03-17 | Philips Electronic Associated | Fieldeffect devices |
| US4947232A (en) * | 1980-03-22 | 1990-08-07 | Sharp Kabushiki Kaisha | High voltage MOS transistor |
| US5105243A (en) * | 1987-02-26 | 1992-04-14 | Kabushiki Kaisha Toshiba | Conductivity-modulation metal oxide field effect transistor with single gate structure |
| US4927772A (en) * | 1989-05-30 | 1990-05-22 | General Electric Company | Method of making high breakdown voltage semiconductor device |
| JP3117023B2 (en) * | 1991-05-07 | 2000-12-11 | 富士電機株式会社 | Planar type semiconductor device and manufacturing method thereof |
| RU2019894C1 (en) * | 1991-11-21 | 1994-09-15 | Государственное предприятие - Особое конструкторское бюро "Искра" | High-voltage planar p-n junction |
| DE69224827T2 (en) * | 1992-05-28 | 1998-09-10 | Cons Ric Microelettronica | Spiral resistor integrated on a semiconductor substrate |
| JP3207615B2 (en) * | 1992-06-24 | 2001-09-10 | 株式会社東芝 | Semiconductor device |
| US5382825A (en) * | 1993-01-07 | 1995-01-17 | Harris Corporation | Spiral edge passivation structure for semiconductor devices |
| US5382826A (en) * | 1993-12-21 | 1995-01-17 | Xerox Corporation | Stacked high voltage transistor unit |
-
1994
- 1994-07-05 US US08/270,281 patent/US5486718A/en not_active Expired - Lifetime
-
1995
- 1995-07-03 EP EP95110320A patent/EP0691686A1/en not_active Ceased
- 1995-07-04 JP JP7189751A patent/JPH0832031A/en active Pending
- 1995-09-18 US US08/529,384 patent/US5714396A/en not_active Expired - Lifetime
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4157563A (en) * | 1971-07-02 | 1979-06-05 | U.S. Philips Corporation | Semiconductor device |
| US5086332A (en) * | 1986-12-26 | 1992-02-04 | Kabushiki Kaisha Toshiba | Planar semiconductor device having high breakdown voltage |
| US5113237A (en) * | 1988-09-20 | 1992-05-12 | Siemens Aktiengesellschaft | Planar pn-junction of high electric strength |
| US5266831A (en) * | 1991-11-12 | 1993-11-30 | Motorola, Inc. | Edge termination structure |
Non-Patent Citations (10)
| Title |
|---|
| IEEE Electron Device Letters, vol. E1 L 6, No. 9, Sep. 1985, A Proposed Planar Junction Structure With Near Ideal Breakdown Characteristics , S. Ahmad et al. * |
| IEEE Electron Device Letters, vol. E1 L-6, No. 9, Sep. 1985, "A Proposed Planar Junction Structure With Near-Ideal Breakdown Characteristics", S. Ahmad et al. |
| Proceedings of 1990 International Symposium on Power Semiconductors Devices and ICs, Tokyo, "Novel Planar Junction Termination Technique For High Voltage Power Devices", T. Stockmeier et al., pp. 236-239. |
| Proceedings of 1990 International Symposium on Power Semiconductors Devices and ICs, Tokyo, Novel Planar Junction Termination Technique For High Voltage Power Devices , T. Stockmeier et al., pp. 236 239. * |
| Proceedings of 1992 International Symposium on Power Semiconductor Devices & ICs, Tokyo, "High Voltage (4KV) Emitter Short Type Diode (ESD)", Mitsuhiko Kitagawa et al., pp. 60-65. |
| Proceedings of 1992 International Symposium on Power Semiconductor Devices & ICs, Tokyo, High Voltage (4KV) Emitter Short Type Diode (ESD) , Mitsuhiko Kitagawa et al., pp. 60 65. * |
| Proceedings of the IEEE, vol. 55, No. 8, Aug. 1967, "High-Voltage Planar P-N Junctions", Y. C. Kao et al. |
| Proceedings of the IEEE, vol. 55, No. 8, Aug. 1967, High Voltage Planar P N Junctions , Y. C. Kao et al. * |
| Solid State Electronics, 1972, vol. 15, pp. 653 657, Enhancement of Breakdown Properties of Overlay Annular Diodes By Field Shaping Resistive Films , L. E. Clark et al. * |
| Solid State Electronics, 1972, vol. 15, pp. 653-657, "Enhancement of Breakdown Properties of Overlay Annular Diodes By Field Shaping Resistive Films", L. E. Clark et al. |
Cited By (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO1999000849A3 (en) * | 1997-06-26 | 1999-03-25 | Abb Research Ltd | SiC SEMICONDUCTOR DEVICE COMPRISING A PN-JUNCTION AND A JUNCTION TERMINATION EXTENTION |
| US6683328B2 (en) * | 1998-10-23 | 2004-01-27 | Infineon Technologies Ag | Power semiconductor and fabrication method |
| WO2000042661A1 (en) * | 1999-01-15 | 2000-07-20 | Infineon Technologies Ag | Edge termination for a semiconductor component, schottky diode with an end termination and method for producing a schottky diode |
| US6320205B1 (en) * | 1999-01-15 | 2001-11-20 | Infineon Technologies Ag | Edge termination for a semiconductor component, a schottky diode having an edge termination, and a method for producing the schottky diode |
| US6204097B1 (en) * | 1999-03-01 | 2001-03-20 | Semiconductor Components Industries, Llc | Semiconductor device and method of manufacture |
| DE10051909B4 (en) * | 2000-10-19 | 2007-03-22 | Infineon Technologies Ag | Edge termination for high-voltage semiconductor component and method for producing an isolation trench in a semiconductor body for such edge termination |
| US20060131645A1 (en) * | 2004-11-15 | 2006-06-22 | Sanyo Electric Co., Ltd. | Semiconductor device and manufacturing method thereof |
| US10686032B2 (en) | 2011-08-01 | 2020-06-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage resistor with high voltage junction termination |
| US20130032862A1 (en) * | 2011-08-01 | 2013-02-07 | Taiwan Semiconductor Manufacturing Company. Ltd. | High Voltage Resistor with High Voltage Junction Termination |
| US9373619B2 (en) * | 2011-08-01 | 2016-06-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage resistor with high voltage junction termination |
| US11676997B2 (en) | 2011-08-01 | 2023-06-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage resistor with high voltage junction termination |
| US20160133622A1 (en) * | 2013-12-29 | 2016-05-12 | Texas Instruments Incorporated | Schottky diodes for replacement metal gate integrated circuits |
| US9564427B2 (en) * | 2013-12-29 | 2017-02-07 | Texas Instruments Incorporated | Schottky diodes for replacement metal gate integrated circuits |
| US9773878B2 (en) | 2014-08-19 | 2017-09-26 | Fuji Electric Co., Ltd. | Semiconductor device and manufacturing method thereof |
| US20180114841A1 (en) * | 2016-10-25 | 2018-04-26 | Infineon Technologies Ag | Power semiconductor device termination structure |
| US10388722B2 (en) * | 2016-10-25 | 2019-08-20 | Infineon Technologies Ag | Power semiconductor device termination structure |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0832031A (en) | 1996-02-02 |
| US5714396A (en) | 1998-02-03 |
| EP0691686A1 (en) | 1996-01-10 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5486718A (en) | High voltage planar edge termination structure and method of making same | |
| US5517046A (en) | High voltage lateral DMOS device with enhanced drift region | |
| US7297606B2 (en) | Metal-oxide-semiconductor device including a buried lightly-doped drain region | |
| EP0416805B1 (en) | Transistor with voltage clamp | |
| JP2968222B2 (en) | Semiconductor device and method for preparing silicon wafer | |
| EP1103074B1 (en) | Mosfet having self-aligned gate and buried shield | |
| US6306728B1 (en) | Stable high voltage semiconductor device structure | |
| US5557127A (en) | Termination structure for mosgated device with reduced mask count and process for its manufacture | |
| US5382536A (en) | Method of fabricating lateral DMOS structure | |
| US5663079A (en) | Method of making increased density MOS-gated semiconductor devices | |
| EP0747968A1 (en) | Structure and process for reducing the on-resistance of MOS-gated power devices | |
| US5171705A (en) | Self-aligned structure and process for DMOS transistor | |
| KR20030005385A (en) | Field effect transistor structure and method of manufacture | |
| US4929991A (en) | Rugged lateral DMOS transistor structure | |
| US5124764A (en) | Symmetric vertical MOS transistor with improved high voltage operation | |
| US6030870A (en) | High density MOS technology power device | |
| US5629558A (en) | Semiconductor diode integrated with bipolar/CMOS/DMOS technology | |
| JP2003008009A (en) | Semiconductor device | |
| KR100276745B1 (en) | Symmetrically implanted punch-trhough stopper for rugged dmos power device structure and method of making same | |
| GB2045525A (en) | Field effect transistor construction | |
| JP2814079B2 (en) | Semiconductor integrated circuit and manufacturing method thereof | |
| US5221635A (en) | Method of making a field-effect transistor | |
| US5087954A (en) | Mos-type integrated circuit | |
| US5959342A (en) | Semiconductor device having a high voltage termination improvement | |
| US20020079514A1 (en) | Metal-oxide-semiconductor transistor structure and method of manufacturing same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MOTOROLA, INC., ILLINOIS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ROBB, STEPHEN;GROENIG, PAUL;REEL/FRAME:007146/0078 Effective date: 19940628 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: CHASE MANHATTAN BANK, THE, AS COLLATERAL AGENT, NE Free format text: SECURITY AGREEMENT;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:010281/0057 Effective date: 19990804 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:010776/0122 Effective date: 20000414 |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, AS COLLATERAL AGENT, NEW YORK Free format text: SUPPLEMENT TO SECURITY AGREEMENT;ASSIGNORS:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;SEMICONDUCTOR COMPONENTS OF RHODE ISLAND, INC.;REEL/FRAME:012991/0180 Effective date: 20020505 |
|
| AS | Assignment |
Owner name: WELLS FARGO BANK MINNESOTA, NATIONAL ASSOCIATION, Free format text: SECURITY AGREEMENT;ASSIGNORS:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;SEMICONDUCTOR COMPONENTS INDUSTRIES OF RHODE ISLAND, INC.;REEL/FRAME:012958/0638 Effective date: 20020506 |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:014007/0239 Effective date: 20030303 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK MINNESOTA, NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:038543/0039 Effective date: 20050217 |