US5289404A - Semiconductor memory device - Google Patents
Semiconductor memory device Download PDFInfo
- Publication number
 - US5289404A US5289404A US08/074,706 US7470693A US5289404A US 5289404 A US5289404 A US 5289404A US 7470693 A US7470693 A US 7470693A US 5289404 A US5289404 A US 5289404A
 - Authority
 - US
 - United States
 - Prior art keywords
 - line
 - layer
 - word line
 - metal layer
 - memory device
 - Prior art date
 - Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
 - Expired - Fee Related
 
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 26
 - 239000002184 metal Substances 0.000 claims abstract description 17
 - 239000010409 thin film Substances 0.000 claims abstract description 10
 - 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 17
 - 229920005591 polysilicon Polymers 0.000 claims description 17
 - 230000003247 decreasing effect Effects 0.000 abstract description 8
 - 230000010354 integration Effects 0.000 abstract description 4
 - 230000014759 maintenance of location Effects 0.000 abstract description 3
 - 239000012535 impurity Substances 0.000 description 5
 - 238000009792 diffusion process Methods 0.000 description 3
 - 239000000758 substrate Substances 0.000 description 2
 - 239000000463 material Substances 0.000 description 1
 
Images
Classifications
- 
        
- G—PHYSICS
 - G11—INFORMATION STORAGE
 - G11C—STATIC STORES
 - G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
 - G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
 - G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
 - G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
 - G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
 - G11C11/413—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction
 - G11C11/417—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction for memory cells of the field-effect type
 
 
Definitions
- the density of the connecting portions of the ground line is arranged to be low, so that a larger area is not required for the semiconductor memory device.
 
Landscapes
- Engineering & Computer Science (AREA)
 - Microelectronics & Electronic Packaging (AREA)
 - Computer Hardware Design (AREA)
 - Semiconductor Memories (AREA)
 
Abstract
A semiconductor memory device includes a plurality of memory cells arranged along a word line. Each memory cell is constituted by a flip-flop formed by a pair of driver transistors of a first conductivity channel and a pair of load transistors of a second conductivity channel. The load transistors have an active layer formed by a semiconductor thin film.
    A power line connected to the load transistors includes a first metal layer that extends in a direction parallel to the word line and connections, arranged at intervals along the word line, between the first metal layer and the semiconductor thin film.
    A ground line is connected to the driver transistors and includes a second metal layer that extends in a direction parallel to the word line and a connecting portion that is connected to the second metal layer and extends in a direction perpendicular to the word line.
    This arrangement prevents the ON current of the load transistors from being reduced thereby increasing the ON/OFF current ratio without increasing the area required for the memory device. Accordingly, data retention characteristics can be improved without decreasing the degree of circuit integration.
  Description
This application is a continuation of application Ser. No. 07/821,574, filed Jan. 16, 1992, now abandoned.
    
    
    1. Field of the Invention
    The present invention relates to a semiconductor memory device called an SRAM using a (thin film transistor) load.
    2. Description of the Prior Art
    An SRAM using a TFT load is obtained by substituting a PMOS-TFT for a resistor element in an SRAM that uses a resistor load. The SRAM using a TFT load has an advantage in that resistance to a soft error can be improved by obtaining a large ON current with a TFT.
    FIG. 1 shows an SRAM using a TFT load, according to the prior art. In this prior art SRAM, an active layer of load PMOS transistors  12 of each of memory cells  11 is formed by a polysilicon layer  13. The polysilicon layer  13 continues on to the PMOS transistors  12 of each of the memory cells  11 and extends across blocks of a memory cell array.
    At an end portion of the block of the memory cell array, the polysilicon layer  13 is connected to an Al layer  15 directly or through another polysilicon layer  14 doped with a p-type impurity at a high concentration or an impurity diffusion layer (not shown) of a semiconductor substrate. Therefore, in this prior art SRAM, the polysilicon layer  13 and the Al layer  15 serve as a power supply line. Note that one block of a memory cell array is constituted by, e.g., 128 cells.
    A polycide layer  17 is connected to driver NMOS transistors  16 of each of the memory cells  11, and the polycide layer  17 is connected to Al layers  18 16 bits (i.e., 16 cells). Therefore, in this prior art SRAM, the polycide layer  17 and the Al layer  18 serve as a ground line.
    The gate electrodes of transfer NMOS transistors  21 of each of the memory cells  11 serve as a word line  22, and a pair of noninverted and inverted bit lines  23 are connected to the NMOS transistors  21, respectively.
    As is apparent from FIG. 1, the polysilicon layer  13 and the polycide layer  17 generally extend in a direction parallel to the word line  22, and the  Al layers    15 and 18 and the bit lines  23 generally extend perpendicularly to the word line  22.
    FIG. 2 shows another prior art SRAM using a TFT load. This prior art SRAM has the same arrangement as that of FIG. 1 except that Al layers  15 are not only arranged at the end portion of a memory cell array but connected to the polysilicon layer  13 at intervals of, for example 16 bits together with Al layers  18.
    In the SRAM using a TFT load, the polysilicon layer  13 is formed by a thin film having a thickness of about 100 to 500 Å such that an OFF current of the PMOS transistor  12 serving as a TFT is decreased so that the ON/OFF current ratio is increased and the data retention characteristics of the memory cells  11 are improved.
    In addition, the dose of a p-type impurity for forming the source/drain region of the polysilicon layer  13 is suppressed to be as low as 1014 cm-2 such that lateral diffusion of the source/drain region of the PMOS transistor  12 is decreased to obtain a desired channel length.
    For this reason, the sheet resistance of the polysilicon layer  13 is high, i.e., about 100 kΩ. Therefore, as in the prior art SCRAM B shown in FIG. 1, when the Al layer  15 is arranged only at the end portion of the memory cell array, the power supply line constituted by the polysilicon layer  13 and the Al layer  15 have a high resistance, and the ON current of the PMOS transistor  12 is decreased.
    In contrast to this, as in the prior art SRAM shown in FIG. 2, since the Al layers  15 are arranged every 16 bits, the resistance of the power supply line is lower than that of the prior art SRAM of FIG. 1.
    In the prior art, SRAM of FIG. 2, however, the area required for arranging the Al layers  15 is larger than that of the prior art SRAM of FIG. 1 and the degree of integration is decreased. Even when the Al layer  15 is to be formed by an Al layer which is an upper layer of the Al layer  18, since the Al layer has poor step coverage, the Al layer  15 must be temporarily connected to the polysilicon layer  13 through the same layer as the Al layer  18, and the degree of integration is inevitably decreased.
    According to the invention, a semiconductor memory device includes a plurality of memory cells arranged along a word line. Each memory cell is constituted by a flip-flop formed by a pair of driver transistors of a first conductivity channel and a pair of load transistors of a second conductivity channel. The load transistors have an active layer formed by a semiconductor thin film. The device includes a power line connected to the load transistors and including a first metal layer that extends in a direction parallel to the word line, and means for connecting the first metal layer to the semiconductor thin film at intervals along the word line. The device also includes a ground line connected to the drive transistors and including a second metal layer that extends in a direction parallel to the word line and a connecting portion that is connected to the second metal layer and extends in a direction perpendicular to the word line.
    With this arrangement, since the second metal layer runs parallel to the word line and forms part of the ground line, even when the connecting portions of the ground line are arranged with a low density, the total resistance of the second metal layer and the connecting portions is lower than is the case when the only portion of the ground line running parallel to the word line is formed of a material other than a metal.
    Accordingly, even with an increased number of connection points between the semiconductor thin film and a portion of the power supply line extending in parallel to the word line, the density of the connecting portions of the ground line is arranged to be low, so that a larger area is not required for the semiconductor memory device.
    As a result, the metal portion of the power supply line can be connected to the semiconductor thin film at points near the memory cells so that the total resistance of the power supply line can be decreased. Therefore, even when the thickness of the semiconductor thin film is reduced in order to reduce the OFF current of each load transistor, reduction in the ON current of the load transistor can be prevented in order to increase the ON/OFF current ratio.
    In other words, in the semiconductor memory device according to the present invention, the decrease in ON current of each load transistor can be prevented in order to increase the ON/OFF current ratio without increasing the area required for the semiconductor memory device, thereby improving data retention characteristics without decreasing the degree of integration.
    
    
    FIG. 1 is a plan view of a first prior art semiconductor memory device
    FIG. 2 is a plan view of a second prior art semiconductor memory device; and
    FIG. 3 is a plan view of a semiconductor memory device according to the present invention.
    
    
    First and second embodiments of the present invention will be described below with reference to the accompanying drawings. The same reference numerals as in the prior art SRAMs shown in FIGS. 1 and 2 denote the same parts in FIG. 3, and a detailed description thereof will be omitted.
    FIG. 3 shows the first embodiment of the present invention. According to the first embodiment, the Al layers  18 are obtained from a single Al layer and arranged at an interval twice that of the prior art, SRAMs, i.e., at intervals of 32 bits or memory cells.
    According to the first embodiment, the semiconductor memory device has  Al layers    24 and 25 patterned from a common Al layer separate from the layer that provides Al layer  18 and extending in a direction parallel to a word line  22.
    The Al layer  24 is connected to the Al layer  18 at the cross point therebetween and to a polycide layer  17 in a region  26 through an Al layer 27 which is patterned from the same Al layer as the Al layers  18. Unlike the prior art SRAMs, the region  26 in the first embodiment does not have the Al layer  18.
    Therefore, in the first embodiment, the polycide layer  17 and the  Al layers    18 and 24 serve as a ground line. Although the density of the Al layers  18 is half that of the prior art SRAMS, the polycide layer  17 and the Al layer  24 are connected to each other at the same density as that of the Al layers  18.
    For this reason, the connection density between the polycide layer  17 and the Al layer  18 or the Al layer  24 is the same as the connection density between the polycide layer  17 and the Al layer  18 in the prior art SRAMS. As a result, in the first embodiment, the same total resistance of the ground line as that of the prior art SRAMS can be obtained.
    In the region  26, the Al layer  25 is connected to an Al layer  31 which is patterned from the same Al layer as the Al layer 27. The Al layer  31 is connected to a polysilicon layer  13 directly or through a polysilicon layer  32 doped with a p-type impurity at a high concentration or an impurity diffusion layer (not shown) of a semiconductor substrate. In addition, the Al layer  25 is connected to an Al layer 15 (FIG. 1) at the end portion of a block of a memory cell array. The Al layer  15 is patterned from the same Al layer as Al layers  18.
    According to the first embodiment, the polysilicon layer  13 and the  Al layers    15 and 25 serve as a power supply line. Since the polysilicon layer  13 and the Al layer  25 are connected to each other for example, at intervals of 32 bits, the total resistance of the power supply line is smaller than that of the prior art SRAM shown in FIG. 1.
    The second embodiment will be described below. The second embodiment has the same arrangement as that of the first embodiment except that a polycide layer  17 and an Al layer  24 are not used and an Al layer which is patterned from the same Al layer as the Al layer  18 is used in place of the polycide layer  17.
    According to the second embodiment, since all of the ground line is formed by the Al layer, the entire ground line has a resistance lower than that of the entire ground line of the first embodiment.
    
  Claims (5)
1. A semiconductor memory device having a plurality of memory cells arranged along a word line, each said memory cell being constituted by a flip-flop formed by a pair of driver transistors of a first conductivity channel and a pair of load transistors of a second conductivity channel, said load transistors having an active layer formed by a semiconductor thin film, the device comprising:
    a ground line including a first line formed by a first metal layer and extending in a direction perpendicular to said word line, a second line formed by a second metal layer and connected to said first line at first connecting sections and extending in a direction parallel to said word line, a third line extending parallel to said word line and connected to an active layer of said driver transistors, and a fourth line formed by said first metal layer and interconnecting said second line and said third line at second connecting sections; and
 a power supply line including a fifth line formed by said second metal layer and extending in said direction parallel to said word line, a sixth line extending parallel to said word line and connected to said active layer of said load transistors, and a seventh line formed at least in part by said first metal layer and interconnecting said fifth line and said sixth line at third connecting sections.
 2. A semiconductor memory device according to claim 1, wherein said first connecting sections are arranged along said second line at intervals of 32 of said memory cells.
    3. A semiconductor memory device according to claim 1, wherein said second and third connecting sections are arranged respectively along said second and fifth lines and in locations in which said first connecting sections are not present.
    4. A semiconductor memory device according to claim 1, wherein said second connecting sections are arranged along said second line at intervals of 32 of said memory cells.
    5. A semiconductor memory device according to claim 1, wherein said sixth line is formed of a polysilicon layer.
    Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| US08/074,706 US5289404A (en) | 1991-01-22 | 1993-06-09 | Semiconductor memory device | 
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| JP3021645A JP3070107B2 (en) | 1991-01-22 | 1991-01-22 | Semiconductor memory device | 
| JP3-021645 | 1991-01-22 | ||
| US82157492A | 1992-01-16 | 1992-01-16 | |
| US08/074,706 US5289404A (en) | 1991-01-22 | 1993-06-09 | Semiconductor memory device | 
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| US82157492A Continuation | 1991-01-22 | 1992-01-16 | 
Publications (1)
| Publication Number | Publication Date | 
|---|---|
| US5289404A true US5289404A (en) | 1994-02-22 | 
Family
ID=27283507
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| US08/074,706 Expired - Fee Related US5289404A (en) | 1991-01-22 | 1993-06-09 | Semiconductor memory device | 
Country Status (1)
| Country | Link | 
|---|---|
| US (1) | US5289404A (en) | 
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US5379247A (en) * | 1992-09-28 | 1995-01-03 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device including memory cells connected to a ground line | 
| US5844256A (en) * | 1995-04-17 | 1998-12-01 | Seiko Epson Corporation | Semiconductor device comprising polysilicon interconnection layers separated by insulation films | 
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US4034243A (en) * | 1975-12-19 | 1977-07-05 | International Business Machines Corporation | Logic array structure for depletion mode-FET load circuit technologies | 
- 
        1993
        
- 1993-06-09 US US08/074,706 patent/US5289404A/en not_active Expired - Fee Related
 
 
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US4034243A (en) * | 1975-12-19 | 1977-07-05 | International Business Machines Corporation | Logic array structure for depletion mode-FET load circuit technologies | 
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US5379247A (en) * | 1992-09-28 | 1995-01-03 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device including memory cells connected to a ground line | 
| US5463576A (en) * | 1992-09-28 | 1995-10-31 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device including memory cells connected to a ground line | 
| USRE36531E (en) * | 1992-09-28 | 2000-01-25 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device including memory cells connected to a ground line | 
| US5844256A (en) * | 1995-04-17 | 1998-12-01 | Seiko Epson Corporation | Semiconductor device comprising polysilicon interconnection layers separated by insulation films | 
Similar Documents
| Publication | Publication Date | Title | 
|---|---|---|
| JP2927463B2 (en) | Semiconductor storage device | |
| US6606276B2 (en) | SRAM device using MIS transistors | |
| JPH0661454A (en) | Semiconductor integrated circuit device | |
| KR960015348B1 (en) | Semiconductor memory device | |
| US5341013A (en) | Semiconductor device provided with sense circuits | |
| US6639326B2 (en) | Full CMOS SRAM cell | |
| US5157474A (en) | Static memory | |
| JPH0770624B2 (en) | Semiconductor integrated circuit | |
| JPS61292951A (en) | Semiconductor integrated circuit device | |
| US5289404A (en) | Semiconductor memory device | |
| US6037638A (en) | Semiconductor memory device | |
| JPH09321152A (en) | Semiconductor device | |
| JP2690242B2 (en) | Semiconductor fixed storage device | |
| EP0644552B1 (en) | Semiconductor memories | |
| US5241204A (en) | Semiconductor memory | |
| JP3070107B2 (en) | Semiconductor memory device | |
| US6242786B1 (en) | SOI Semiconductor device with field shield electrode | |
| JP2882185B2 (en) | Static semiconductor memory device | |
| KR0130777B1 (en) | Semiconductor integrated circuit device | |
| JP3089647B2 (en) | Semiconductor memory | |
| EP0496360A2 (en) | Semiconductor memory cell | |
| EP0468422A2 (en) | Semiconductor memory | |
| JP3022058B2 (en) | Semiconductor memory device | |
| JPH0273666A (en) | Semiconductor memory device | |
| US5946226A (en) | SRAM for SNM measurement | 
Legal Events
| Date | Code | Title | Description | 
|---|---|---|---|
| FEPP | Fee payment procedure | 
             Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY  | 
        |
| FPAY | Fee payment | 
             Year of fee payment: 4  | 
        |
| FPAY | Fee payment | 
             Year of fee payment: 8  | 
        |
| REMI | Maintenance fee reminder mailed | ||
| LAPS | Lapse for failure to pay maintenance fees | ||
| STCH | Information on status: patent discontinuation | 
             Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362  | 
        |
| FP | Lapsed due to failure to pay maintenance fee | 
             Effective date: 20060222  |