US5266446A - Method of making a multilayer thin film structure - Google Patents
Method of making a multilayer thin film structure Download PDFInfo
- Publication number
- US5266446A US5266446A US07/890,331 US89033192A US5266446A US 5266446 A US5266446 A US 5266446A US 89033192 A US89033192 A US 89033192A US 5266446 A US5266446 A US 5266446A
- Authority
- US
- United States
- Prior art keywords
- layer
- polymeric material
- feature
- conductive material
- thin film
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000010409 thin film Substances 0.000 title claims abstract description 31
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 10
- 238000000034 method Methods 0.000 claims abstract description 66
- 239000000463 material Substances 0.000 claims abstract description 62
- 239000000758 substrate Substances 0.000 claims abstract description 35
- 239000004020 conductor Substances 0.000 claims abstract description 24
- 238000004891 communication Methods 0.000 claims abstract description 8
- 239000004642 Polyimide Substances 0.000 claims description 46
- 229920001721 polyimide Polymers 0.000 claims description 46
- 239000010949 copper Substances 0.000 claims description 10
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 9
- 229910052802 copper Inorganic materials 0.000 claims description 9
- 238000000151 deposition Methods 0.000 claims description 9
- 239000000919 ceramic Substances 0.000 claims description 6
- 239000011651 chromium Substances 0.000 claims description 6
- 238000007747 plating Methods 0.000 claims description 5
- 239000002243 precursor Substances 0.000 claims description 5
- 238000004544 sputter deposition Methods 0.000 claims description 5
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 4
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 claims description 4
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 claims description 3
- 229910052804 chromium Inorganic materials 0.000 claims description 3
- 238000003754 machining Methods 0.000 claims description 3
- 238000001020 plasma etching Methods 0.000 claims description 3
- 238000007517 polishing process Methods 0.000 claims description 3
- 238000007740 vapor deposition Methods 0.000 claims description 3
- 229910017052 cobalt Inorganic materials 0.000 claims description 2
- 239000010941 cobalt Substances 0.000 claims description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 claims description 2
- 229910052759 nickel Inorganic materials 0.000 claims description 2
- 229910052763 palladium Inorganic materials 0.000 claims description 2
- 239000010410 layer Substances 0.000 description 117
- 230000008569 process Effects 0.000 description 20
- 229910052751 metal Inorganic materials 0.000 description 10
- 239000002184 metal Substances 0.000 description 10
- 239000011368 organic material Substances 0.000 description 10
- 238000001465 metallisation Methods 0.000 description 8
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 6
- 229920000642 polymer Polymers 0.000 description 6
- 239000011521 glass Substances 0.000 description 5
- SECXISVLQFMRJM-UHFFFAOYSA-N N-Methylpyrrolidone Chemical compound CN1CCCC1=O SECXISVLQFMRJM-UHFFFAOYSA-N 0.000 description 4
- 238000005272 metallurgy Methods 0.000 description 4
- 229920002120 photoresistant polymer Polymers 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 3
- 238000009713 electroplating Methods 0.000 description 3
- 238000000608 laser ablation Methods 0.000 description 3
- 229910052757 nitrogen Inorganic materials 0.000 description 3
- 238000005498 polishing Methods 0.000 description 3
- 238000009987 spinning Methods 0.000 description 3
- 238000005507 spraying Methods 0.000 description 3
- OWYWGLHRNBIFJP-UHFFFAOYSA-N Ipazine Chemical compound CCN(CC)C1=NC(Cl)=NC(NC(C)C)=N1 OWYWGLHRNBIFJP-UHFFFAOYSA-N 0.000 description 2
- 229920000292 Polyquinoline Polymers 0.000 description 2
- 239000002318 adhesion promoter Substances 0.000 description 2
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 229910052878 cordierite Inorganic materials 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- JSKIRARMQDRGJZ-UHFFFAOYSA-N dimagnesium dioxido-bis[(1-oxido-3-oxo-2,4,6,8,9-pentaoxa-1,3-disila-5,7-dialuminabicyclo[3.3.1]nonan-7-yl)oxy]silane Chemical compound [Mg++].[Mg++].[O-][Si]([O-])(O[Al]1O[Al]2O[Si](=O)O[Si]([O-])(O1)O2)O[Al]1O[Al]2O[Si](=O)O[Si]([O-])(O1)O2 JSKIRARMQDRGJZ-UHFFFAOYSA-N 0.000 description 2
- 238000007772 electroless plating Methods 0.000 description 2
- 239000007789 gas Substances 0.000 description 2
- 238000004377 microelectronic Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000006089 photosensitive glass Substances 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 238000005245 sintering Methods 0.000 description 2
- 239000002904 solvent Substances 0.000 description 2
- 238000001771 vacuum deposition Methods 0.000 description 2
- 238000005019 vapor deposition process Methods 0.000 description 2
- NXDMHKQJWIMEEE-UHFFFAOYSA-N 4-(4-aminophenoxy)aniline;furo[3,4-f][2]benzofuran-1,3,5,7-tetrone Chemical compound C1=CC(N)=CC=C1OC1=CC=C(N)C=C1.C1=C2C(=O)OC(=O)C2=CC2=C1C(=O)OC2=O NXDMHKQJWIMEEE-UHFFFAOYSA-N 0.000 description 1
- 229920002160 Celluloid Polymers 0.000 description 1
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 description 1
- 239000000654 additive Substances 0.000 description 1
- HSFWRNGVRCDJHI-UHFFFAOYSA-N alpha-acetylene Natural products C#C HSFWRNGVRCDJHI-UHFFFAOYSA-N 0.000 description 1
- 238000004380 ashing Methods 0.000 description 1
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 description 1
- 239000011230 binding agent Substances 0.000 description 1
- 239000005388 borosilicate glass Substances 0.000 description 1
- 229910010293 ceramic material Inorganic materials 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 238000004883 computer application Methods 0.000 description 1
- 229920001577 copolymer Polymers 0.000 description 1
- ARUVKPQLZAKDPS-UHFFFAOYSA-L copper(II) sulfate Chemical compound [Cu+2].[O-][S+2]([O-])([O-])[O-] ARUVKPQLZAKDPS-UHFFFAOYSA-L 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- KZHJGOXRZJKJNY-UHFFFAOYSA-N dioxosilane;oxo(oxoalumanyloxy)alumane Chemical compound O=[Si]=O.O=[Si]=O.O=[Al]O[Al]=O.O=[Al]O[Al]=O.O=[Al]O[Al]=O KZHJGOXRZJKJNY-UHFFFAOYSA-N 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 230000008030 elimination Effects 0.000 description 1
- 238000003379 elimination reaction Methods 0.000 description 1
- 150000002148 esters Chemical class 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 125000002534 ethynyl group Chemical group [H]C#C* 0.000 description 1
- 239000002241 glass-ceramic Substances 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 238000010884 ion-beam technique Methods 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 238000007521 mechanical polishing technique Methods 0.000 description 1
- 229910052863 mullite Inorganic materials 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 239000004014 plasticizer Substances 0.000 description 1
- 229920005575 poly(amic acid) Polymers 0.000 description 1
- 229920003223 poly(pyromellitimide-1,4-diphenyl ether) Polymers 0.000 description 1
- 238000004080 punching Methods 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 239000002002 slurry Substances 0.000 description 1
- 235000011149 sulphuric acid Nutrition 0.000 description 1
- 239000001117 sulphuric acid Substances 0.000 description 1
- 238000007738 vacuum evaporation Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
- H01L21/76808—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving intermediate temporary filling with material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4803—Insulating or insulated parts, e.g. mountings, containers, diamond heatsinks
- H01L21/481—Insulating layers on insulating parts, with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76807—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/465—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits by applying an insulating layer having channels for the next circuit layer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/467—Adding a circuit layer by thin film methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/10—Applying interconnections to be used for carrying current between separate components within a device
- H01L2221/1005—Formation and after-treatment of dielectrics
- H01L2221/101—Forming openings in dielectrics
- H01L2221/1015—Forming openings in dielectrics for dual damascene structures
- H01L2221/1031—Dual damascene by forming vias in the via-level dielectric prior to deposition of the trench-level dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/10—Applying interconnections to be used for carrying current between separate components within a device
- H01L2221/1005—Formation and after-treatment of dielectrics
- H01L2221/101—Forming openings in dielectrics
- H01L2221/1015—Forming openings in dielectrics for dual damascene structures
- H01L2221/1036—Dual damascene with different via-level and trench-level dielectrics
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/01—Dielectrics
- H05K2201/0137—Materials
- H05K2201/0154—Polyimide
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0332—Structure of the conductor
- H05K2201/0364—Conductor shape
- H05K2201/0376—Flush conductors, i.e. flush with the surface of the printed circuit
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/09563—Metal filled via
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/07—Treatments involving liquids, e.g. plating, rinsing
- H05K2203/0703—Plating
- H05K2203/072—Electroless plating, e.g. finish plating or initial plating
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/10—Using electric, magnetic and electromagnetic fields; Using laser light
- H05K2203/107—Using laser light
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0017—Etching of the substrate by chemical or physical means
- H05K3/0023—Etching of the substrate by chemical or physical means by exposure and development of a photosensitive insulating layer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0017—Etching of the substrate by chemical or physical means
- H05K3/0041—Etching of the substrate by chemical or physical means by plasma etching
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/18—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material
- H05K3/181—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material by electroless plating
- H05K3/182—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material by electroless plating characterised by the patterning method
- H05K3/184—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material by electroless plating characterised by the patterning method using masks
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/38—Improvement of the adhesion between the insulating substrate and the metal
- H05K3/388—Improvement of the adhesion between the insulating substrate and the metal by the use of a metallic or inorganic thin film adhesion layer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/4661—Adding a circuit layer by direct wet plating, e.g. electroless plating; insulating materials adapted therefor
Definitions
- This invention relates to the field of microelectronics and semiconductor device packaging and, more particularly to multilayer thin film wiring structures having alternating layers of vias and custom wiring planes or other features such as capture pads, engineering change pads, etc.
- the typical electronic package for high performance applications consists of a multilayer ceramic (MLC) substrate having semiconductor devices mounted on the top surface.
- the bottom surface of the substrate typically contains I/0 pins for connection to a card or board. It is well known that the processing delay inherent in the package can be significantly reduced by the use of thin film wiring structures on top of the MLC substrate.
- a 3 layer structure is formed. Each layer is formed by depositing a dielectric layer, patterning a trench and then filling the trench with conductive material.
- the conductive material may be deposited by sputtering, chemical vapor deposition or electroplating. Thereafter, the layer is planarized by chemical-mechanical polishing techniques. The structure is now ready for the second layer to be formed.
- the single-layer pattern is formed in a photosensitive polyimide.
- Metal is deposited by suitable techniques (for example, vacuum deposition, electroplating, etc.) in the pattern and on the polyimide. The excess metal is removed by a machining-type planarization technique.
- Fan U.S. Pat. No. 4,572,764 and Williston U.S. Pat. 4,631,111 illustrate the formation of a multilayer structure using two layers of photosensitive polymeric material.
- the two layers of polymeric material are imagewise exposed and developed separately while in Williston the two layers are imagewise exposed and developed simultaneously.
- the patterns so formed are then selectively metallized by electrolessly plating. A subsequent material removal process is not required since the pattern is not plated up to fill the depth of the pattern.
- the objects of the invention have been achieved by providing, according to one aspect of the invention, a method of making a multilayer thin film structure.
- the method comprises the steps of:
- a. forming a multilayer thin film structure comprising the steps of:
- a multilayer wiring structure which comprises:
- said thin film structure comprising:
- said first and second layer features simultaneously filled with conductive material so that an interface does not exist between the conductive material of each of said first and second layer features.
- FIGS. 1A-G are a schematical representation of a typical prior art method of manufacturing a multilayered thin film structure.
- FIGS. 2A-E are a schematical representation of a method of manufacturing a multilayered thin film structure according to the invention.
- FIGS. 3A-E are a schematical representation of an alternative method of manufacturing a multilayered thin film structure according to the invention.
- FIGS. 4A-C are a schematical representation of the preferred method according to the invention for depositing metallization in the structures of FIGS. 2D and 3D.
- FIG. 1 there is schematically illustrated a prior art method of fabricating a multilayer thin film structure, generally indicated by 10. It is desired to build a thin film wiring level which, for example, may consist of a layer containing a via and a separate layer containing a wiring line.
- a multilayer ceramic (MLC) substrate 12 having a capture pad 14 is shown. Not shown is the via that would normally connect the capture pad to the internal wiring of the substrate.
- a layer of insulative (dielectric) organic material 16 is deposited on top of substrate 12 deposited.
- the organic material may be deposited by, for example, spraying or spinning.
- a typical organic material used is a polyimide.
- the next step is to begin formation of the via.
- the organic material is selectively removed over the capture pad to form an opening 18 for the via.
- a preferred method of material removal is by laser ablation with the aid of a dielectric mask.
- FIG. 1C shows the structure 10 after metal deposition and planarization, illustrating that only via 20 contains the deposited metal.
- Organic material 16 remains as part of the final structure.
- a photoresist 22 On top of organic material 16 is deposited a photoresist 22. Whether the photoresist is a negative or positive photoresist is unimportant. The photoresist is imagewise exposed and developed to form opening 24 in communication with via 20 and another opening 26 as can be seen in FIG. 1D. Each opening 24, 26 will eventually contain a separate wiring line.
- metal is deposited (again, by vapor deposition) over the resist 22 and in openings 24, 26.
- the resist is "lifted off” along with the unwanted metal sitting on top of the resist, leaving wiring lines 28, 30 as shown on FIG. 1E.
- a second layer 32 of insulative organic material is deposited (for example, by spraying or spinning) over the first layer of organic material 16 and wiring lines 28, 30.
- the structure 10 is planarized by, for example, chem-mech polishing or by other planarizing techniques resulting in the structure shown in FIG. 1G.
- each layer of metal is put down one layer at a time, thereby requiring metal deposition steps and planarization steps for each layer. It can be appreciated that it would be extremely desirable to eliminate at least some of the processing steps for such a thin film multilayer structure. The elimination of steps would be advantageous from the standpoint of reducing processing time and cost but also from the standpoint of increasing yield since each processing step typically has a yield of less than 100%.
- the inventors of the present invention have discovered a methodology for producing a thin film multilayer structure with reduced processing steps, lower cost and higher yields.
- a. forming a multilayer thin film structure comprising the steps of:
- substrate 42 which may be a previous wiring level or a multilayer ceramic substrate.
- substrate 42 is a multilayer ceramic (MLC) substrate.
- MLC substrate may be selected from a variety of materials including alumina, alumina plus glass, mullite, cordierite glass ceramic, borosilicate glass, etc.
- substrate 42 On substrate 42, there is a capture pad 44 which would ordinarily connect to the internal wiring of the substrate through a via (not shown).
- a first layer of insulative or dielectric polymeric material On top of substrate 42 and capture pad 44, there is deposited (for example, by spraying or spinning) a first layer of insulative or dielectric polymeric material. This layer would then typically be planarized by a simple mechanical polishing process resulting in the structure shown in FIG. 2A.
- Second layer 48 of dielectric polymeric material is deposited over the first layer 46 of polymeric material as shown in FIG. 2B.
- Second layer 48 of polymeric material is photosensitive while first layer 46 in one embodiment of the invention is not photosensitive.
- Second layer 48 of polymeric material may also be planarized if desired.
- the multilayer structure 40 shown in FIG. 2C is obtained.
- the multilayer structure 40 has openings or channels 50, for wiring lines although opening 50 instead may eventually contain a capture pad for another wiring level, an engineering change pad or a chip connection pad.
- opening 54 may be formed by any suitable process but laser ablation using a dielectric mask such as that disclosed in U.S. patent application Ser. No. 924,480 filed Oct. 29, 1986, is preferred. Reactive ion etching is also possible.
- wiring line openings or channels 50, 52 and via opening 54 are filled with conductive material and then the structure 40 is planarized as illustrated in FIG. 2E. It is important to note that wiring line opening 50 and via opening 54 are simultaneously filled with conductive material so that an interface does not exist between wiring line 56 and via 58. That is, wiring line 56 and via 58 form an homogeneous or unitary mass. Of course, opening 52 is filled at the same time to form wiring line 60. The preferred method of filling and subsequent planarization will be discussed in more detail hereafter. Suffice it to say here that due to the fact that wiring line opening 50 and via opening 54 are filled simultaneously, there is a necessary reduction in processing steps among other advantages.
- first layer 46 and second layer 48 A variety of dielectric polymeric materials may be chosen for first layer 46 and second layer 48. Particularly preferred polymeric materials are the polyimides but other high temperature polymers having thermal stability, adhesion, dielectric constant and solvent resistance properties similar to polyimides are also suitable for purposes of the present invention.
- polyimides useful in the present invention include the BPDA-PDA, BPDA-ODA and BTDA-ODA type polyimides.
- the polyimides may also be preimidized if desired.
- Esters of polyamic acid, for example of the PMDA-ODA type, are also suitable. For examples of the latter, see Diller et al. U.S. Pat. No. 4,849,501, the disclosure of which is incorporated by reference herein.
- Newer polyimides include fluorinated polyimides, silicon/polyimide copolymers and acetylene terminated polyimides.
- Photosensitive polyimides include I line active phototosensitive polyimides based on BTDA polymers like the Ciba Geigy 412 polyimide; the G line active photosensitive polyimides based on the PMDA-ETDA/ODA copolymer like the ASAHI 6246A polyimide; G line active photosensitive polyimides based on BTDA-ODA polymers like the Toray 4840 polyimide; G line active photosensitive polyimides based on BPDA-ODA polymers based on the PIQ series of polyimides from Hitachi; and G line active photosensitive polyimides based on Pyralin chemistry from Dupont.
- Non-polyimide polymeric materials include benzocyclobutene-based resins, polyquinolines and fluorinated polyquinolines. It should be understood that the foregoing list of polymeric materials is for purposes of illustration and not limitation.
- a first layer 74 of dielectric polymeric material is deposited on substrate 72 and capture pad 76.
- substrate 72 is an MLC substrate.
- polymeric material 74 is photosensitive and preferably is a photosensitive polyimide.
- the polymeric material is typically planarized by a simple mechanical polishing process if required. This is a function of the degree of planarization afforded by the polymer chemistry used for making the dielectric material.
- First layer 74 of polymeric material is now imagewise exposed and developed to form via opening 78 which partially exposes capture pad 76 as shown in FIG. 3B.
- a second layer 80 of photosensitive polymeric material is then deposited over first layer 74 of photosensitive polymeric material and in via opening 78. Second layer 80 may also be planarized if desired.
- the resulting multilayer structure 70 so far is illustrated in FIG. 3C.
- Second layer 80 of photosensitive polymeric material is then imagewise exposed and developed to form wiring openings or channels 82, 84 as shown in FIG. 3D.
- opening 82 may be for a capture pad, engineering pad, etc. instead of for a wiring line.
- opening 82 is for a wiring line.
- the wiring openings or channels 82, 84 and via opening 78 are simultaneously filled with conductive material.
- the resulting multilayer structure 70 after planarization now contains via 86 and wiring lines 88, 90. Because of the method of the present invention, there is no interface between via 86 and wiring line 88.
- Multilayer structure 100 comprises substrate 102, capture pad 104, first layer 106 of polymeric material and second layer 108 of polymeric material.
- first layer 106 there is a via opening 110 and in second layer 108, there are wiring line openings or channels 112, 114.
- Wiring line opening 112 communicates with via opening 110.
- second layer 108 has been previously planarized to provide a flat, uniform surface.
- seed layer 116 of conductive material there is first deposited a seed layer 116 of conductive material over the surface of the second layer 108, in via opening 110 and in wiring line openings 112, 114. It is preferred that the seed layer 116 conformally and continuously coat the entire surface of the second layer 108, the via opening 110 and wiring openings 112, 114. The reason for this will become apparent shortly.
- the seed layer may be formed in either of two ways. First, the seed layer may be sputtered or vacuum deposited. In this case, it is preferred that the seed layer actually comprise a chromium adhesion layer, about 200 angstroms thick, followed by about 2 microns of copper. Alternatively, the seed layer may be electrolessly plated by first electrolessly plating about 100 angstroms of a palladium adhesion layer followed by about 2000-5000 angstroms of electrolessly plated nickel or cobalt.
- a relatively much thicker layer 118 of conductive material is deposited over the seed layer 116 as shown in FIG. 4B.
- this much thicker layer is about 17 microns thick but, of course, will vary depending on the thicknesses of the first and second layers of polymeric material. That is, much thicker layer 118 must be at least as thick (and preferably just a little thicker) as the sum of first layer 106 and second layer 108 so as to completely fill the wiring line channels 112, 114.
- Layer 118 may be deposited by typical sputtering or vacuum deposition processes. It is preferable, however, that the layer 118 be either electrolessly plated, or electro-plated, up on the seed layer 116. Since there is a conformal, continuous seed layer already present, it is easy then to electroplate up the thicker layer 118, which preferably is copper.
- the seed layer 116 and layer 118 have been blanket deposited so that it is not necessary to mask off any areas where the metallization is not required. Removal of the unwanted metallization will occur in the next step of the process according to the present invention.
- the excess or unwanted conductive material i.e. that overlaying the second layer 108, may then be removed by a planarization process.
- the preferred planarization processes are chem-mech polishing and highly accurate machining techniques. These planarization techniques have been disclosed in Chow et al. U.S. Pat. No. 4,702,792, Carr et al. U.S. Pat. No. 4,954,142, Nenadic, et al. U.S. patent application Ser. No. 481,941 filed Feb. 23, 1990, and the Park et al U.S. Patent Application mentioned previously.
- the resulting planarized structure is that shown in FIG. 4C.
- the multilayer structure in FIG. 4A may be planarized after deposition of the seed layer 116, thus removing the seed layer except within via opening 110 and wiring line openings 112, 114. Thereafter, much thicker layer 118 may be formed. If layer 118 is formed by electroless plating, the features may be plated up to final height. Because there is no seed layer outside of via opening 110 and wiring line openings 112, 114, the conductive material of layer 118 will only be deposited within these openings when electroless plating is used. Any excess may be removed by the above planarization techniques.
- a multilayer ceramic substrate with a plurality of capture pads was conventionally prepared in the following manner.
- a slurry of binders, solvents, plasticizers and crystallizable glass having as its principal crystalline phase cordierite was cast into greensheets.
- the crystallizable glass may be selected from that disclosed in Kumar et al U.S. Pat. No. 4,301,324.
- the greensheets were then dried and patterned by punching or similar means. Thereafter, the greensheets were metallized with a copper-based metallurgy, stacked, laminated and sintered to burn off the organics and densify the ceramic material. Lamination and sintering were conducted in accordance with known procedures, such as that disclosed in Herron et al. U.S. Pat. No. 4,234,367. After sintering, Cr/Cu/Cr capture pads were applied to the top surface of the substrate by a conventional metallization and subtractive etch process.
- the multilayer thin film structure according to the invention was then applied to the substrate.
- An adhesion promoter (A1100) was first spin applied to the surface of the substrate and then baked in an infrared (IR) oven under nitrogen at 90 degrees centigrade for 30 minutes.
- a BPDA-PDA type nonphotosensitive polyimide precursor was spin applied onto the A1100 and then baked for 30 minutes in an IR oven under nitrogen.
- the polyimide was imidized by baking at 150 degrees centigrade for 45 minutes, then at 230 degrees centigrade for 45 minutes and finally at 350 degrees centigrade for 60 minutes, all under forming gas.
- the total thickness of the polyimide after baking was about 13 microns.
- the polyimide was planarized (by micromilling) to a final thickness of about 7 microns.
- A1100 adhesion promoter was spin applied to the top surface of the polyimide followed by a bake at 90 degrees centigrade for 30 minutes in an IR oven under nitrogen. Thereafter, a pre-imidized photosensitive polyimide (Ciba Geigy 412) was spin applied followed by baking on a hot plate set at 130 degrees centigrade for 30 minutes. The thickness of the photosensitive polyimide after baking was about 8.5 microns.
- the photosensitive polyimide was exposed imagewise to actinic radiation (I-line of 365 nanometers) and then developed in NMP (N-methyl-2-pyrrolidone).
- the photosensitive polyimide was cured by baking in forming gas at 150 degrees centigrade for 30 minutes, then 230 degrees centigrade for 30 minutes and then 350 degrees centigrade for 120 minutes.
- the total thickness of the photosensitive polyimide layer after baking remained at about 8.5 microns.
- the underlying polyimide is laser ablated to form via openings in communication with the capture pads and with at least some of the wiring channels.
- a dielectric mask is used in conjunction with an Excimer laser to form the via openings. Laser ablation debris is removed by downstream ashing.
- the Cr layer on the exposed capture pad is removed by an ion beam etch.
- a seed layer is next sputter deposited over the surface of the photosensitive polyimide layer, in the via openings and in the wiring channels.
- the seed layer comprises a 200 angstrom thick chromium adhesion layer followed by a 2 micron thick copper layer.
- the substrate was gripped with suitable electrodes and then immersed in a copper plating bath (SELREX Corporation, Nutley, N.J.) consisting of 60-80 grams/liter of copper sulphate, 150-180 grams/liter of sulphuric acid plus other additives (brightners, levellers, etc.) at a current density of 10-25 milliamps/square centimeter to plate up a total of about 17 microns of copper on the seed layer.
- SELREX Corporation Nutley, N.J.
- a copper plating bath consisting of 60-80 grams/liter of copper sulphate, 150-180 grams/liter of sulphuric acid plus other additives (brightners, levellers, etc.) at a current density of 10-25 milliamps/square centimeter to plate up a total of about 17 microns of copper on the seed layer.
- the electrically continuous seed layer facilitated the electroplating of the copper. Also, it was not necessary to perform any masking operations.
- the multilayer structure was planarized by highly accurate machining. The entire amount of metallurgy deposited on the photosensitive polyimide layer plus about 2 additional microns of polymer were removed. Micromilling was followed by a light mechanical polish.
- the final structure obtained was a multilayer thin film structure having improved processibility and higher yields at reduced costs, thereby meeting the advantages and object of the present invention.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Ceramic Engineering (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
A method of making a multilayer thin film structure on the surface of a dielectric substrate which includes the steps of:
a. forming a multilayer thin film structure including the steps of:
applying a first layer of dielectric polymeric material on the surface of a dielectric substrate,
applying a second layer of dielectric polymeric material over the first layer of polymeric material wherein the second polymeric material is photosensitive,
imagewise exposing and developing the second polymeric material to form a feature therein, the second layer feature in communication with at least one feature formed in the first polymeric material; and
b. filling the features in the entire multilayer structure simultaneously with conductive material.
Preferably, the first layer feature is a via and the second layer feature is a capture pad or wiring channel. Also disclosed is a multilayer thin film structure made by this method.
Description
This application is a continuation, of application Ser. No. 07/613,196, filed Nov. 15, 1990, now abandoned.
This invention relates to the field of microelectronics and semiconductor device packaging and, more particularly to multilayer thin film wiring structures having alternating layers of vias and custom wiring planes or other features such as capture pads, engineering change pads, etc.
In the field of microelectronic fabrication for computer applications, there is an ever increasing demand for faster components. The semiconductor devices, themselves, are being continuously upgraded to increase speed. However, it is estimated that one-half of the processing time is taken up in interconnection and power distribution circuitry. The delays encountered in the electronic package are therefore as critical to the overall performance time as are the device speeds.
The typical electronic package for high performance applications consists of a multilayer ceramic (MLC) substrate having semiconductor devices mounted on the top surface. The bottom surface of the substrate typically contains I/0 pins for connection to a card or board. It is well known that the processing delay inherent in the package can be significantly reduced by the use of thin film wiring structures on top of the MLC substrate.
Various techniques have been proposed for making these thin film wiring structures. What they all seem to have in common is that the conductive metallization is deposited a layer at a time. That is, a first layer containing a via is formed then a second layer containing a wiring line or capture pad in electrical contact with the via is formed. Such a layer by layer process raises severe continuity, reliability and yield concerns. Most importantly, the greatest disadvantage of the layer by layer process is the large number of processing steps which are necessary to lay down even a single thin film wiring layer. Indeed, the task of forming multilayer structures containing one or more thin film wiring layers by the layer by layer process is a formidable one.
Beyer et al. U.S. Pat. No. 4,944,836, the disclosure of which is incorporated by reference herein, is an example of the layer by layer process. In FIG. 4, a 3 layer structure is formed. Each layer is formed by depositing a dielectric layer, patterning a trench and then filling the trench with conductive material. The conductive material may be deposited by sputtering, chemical vapor deposition or electroplating. Thereafter, the layer is planarized by chemical-mechanical polishing techniques. The structure is now ready for the second layer to be formed.
A similar process is demonstrated in Shaw et al., "Photosensitive Glass For Producing Recessed Metallurgy, Eliminating Need For Planarization", IBM Technical Disclosure Bulletin, Vol. 26, No. 3A, p. 1094 (August 1983), the disclosure of which is incorporated by reference herein. This reference discloses the use of a photosensitive glass to form the pattern.
In Park, et al. U.S. patent application Ser. No. 399,058, filed Aug. 28, 1989, the disclosure of which is incorporated by reference herein, the single-layer pattern is formed in a photosensitive polyimide. Metal is deposited by suitable techniques (for example, vacuum deposition, electroplating, etc.) in the pattern and on the polyimide. The excess metal is removed by a machining-type planarization technique.
Leary-Renick U.S. Pat. No. 4,622,058, the disclosure of which is incorporated by reference herein, discloses another layer by layer process wherein each single layer comprises a glass which is then fired. The pattern, in this case step-shouldered vias, can be formed by ablating the glass. Thereafter, metal is deposited in the vias.
Chow et al. U.S. Pat. No. 4,789,648, the disclosure of which is incorporated by reference herein, discloses the formation of a dual via-wiring channel on a semiconductor device. This structure is formed by first depositing first and second insulation layers, for example quartz, and then etching a via in the first layer and a wiring channel in the second layer. The multilayered structure is metallized by a conformal metallization technique and then chem-mech polished.
Fan U.S. Pat. No. 4,572,764 and Williston U.S. Pat. 4,631,111, the disclosures of which are incorporated by reference herein, illustrate the formation of a multilayer structure using two layers of photosensitive polymeric material. In Fan, the two layers of polymeric material are imagewise exposed and developed separately while in Williston the two layers are imagewise exposed and developed simultaneously. In any event, the patterns so formed are then selectively metallized by electrolessly plating. A subsequent material removal process is not required since the pattern is not plated up to fill the depth of the pattern.
Notwithstanding the past efforts of those concerned with multilayered thin film structures, there still remains a need for an improved process for making such structures. This improved process should be characterized by reduced complexity and higher yields.
Accordingly, it is an object of the present invention to have an improved process for making multilayered thin film structures.
This and other objects of the invention will become more apparent after referring to the following description considered in conjunction with the accompanying drawings.
The objects of the invention have been achieved by providing, according to one aspect of the invention, a method of making a multilayer thin film structure. The method comprises the steps of:
a. forming a multilayer thin film structure comprising the steps of:
applying a first layer of dielectric polymeric material on a surface of a dielectric substrate,
applying a second layer of dielectric polymeric material over the first layer of polymeric material wherein said second polymeric material is photosensitive,
imagewise exposing and developing said second polymeric material to form a feature therein, said second layer feature in communication with at least one feature formed in said first polymeric material; and
b. filling the features in the entire multilayer structure simultaneously with conductive material.
According to another aspect of the invention, there is disclosed a multilayer wiring structure which comprises:
a dielectric substrate;
a thin film multilayer structure on said substrate;
said thin film structure comprising:
a first layer of dielectric non-photosensitive polymeric material having a feature therein communicating with said dielectric substrate; and
a second layer of dielectric polymeric material over the first layer of polymeric material, said second layer of polymeric material being photosensitive and having a feature therein which is in communication with said first layer feature;
said first and second layer features simultaneously filled with conductive material so that an interface does not exist between the conductive material of each of said first and second layer features.
FIGS. 1A-G are a schematical representation of a typical prior art method of manufacturing a multilayered thin film structure.
FIGS. 2A-E are a schematical representation of a method of manufacturing a multilayered thin film structure according to the invention.
FIGS. 3A-E are a schematical representation of an alternative method of manufacturing a multilayered thin film structure according to the invention.
FIGS. 4A-C are a schematical representation of the preferred method according to the invention for depositing metallization in the structures of FIGS. 2D and 3D.
Referring to the drawings in more detail and particularly referring to FIG. 1, there is schematically illustrated a prior art method of fabricating a multilayer thin film structure, generally indicated by 10. It is desired to build a thin film wiring level which, for example, may consist of a layer containing a via and a separate layer containing a wiring line.
In FIG. 1A, a multilayer ceramic (MLC) substrate 12 having a capture pad 14 is shown. Not shown is the via that would normally connect the capture pad to the internal wiring of the substrate. On top of substrate 12 is deposited a layer of insulative (dielectric) organic material 16. The organic material may be deposited by, for example, spraying or spinning. A typical organic material used is a polyimide.
After deposition of the organic material, the next step is to begin formation of the via. Thus, in FIG. 1B, the organic material is selectively removed over the capture pad to form an opening 18 for the via. A preferred method of material removal is by laser ablation with the aid of a dielectric mask. One can also utilize O2 plasma etching techniques to accomplish the same objective.
Next, metal is deposited in the via, typically by a vapor deposition process. Since the vapor deposition process blanket deposits the metal on top of the organic material as well as in the via, a planarization step is necessary to remove the unwanted metal and, also, to get the structure ready for the next layer. Planarization is easily accomplished by, for example, chem-mech polishing. FIG. 1C shows the structure 10 after metal deposition and planarization, illustrating that only via 20 contains the deposited metal. Organic material 16 remains as part of the final structure.
It is now desired to form the wiring lines which will be accomplished by a liftoff structure. On top of organic material 16 is deposited a photoresist 22. Whether the photoresist is a negative or positive photoresist is unimportant. The photoresist is imagewise exposed and developed to form opening 24 in communication with via 20 and another opening 26 as can be seen in FIG. 1D. Each opening 24, 26 will eventually contain a separate wiring line.
Thereafter, metal is deposited (again, by vapor deposition) over the resist 22 and in openings 24, 26. The resist is "lifted off" along with the unwanted metal sitting on top of the resist, leaving wiring lines 28, 30 as shown on FIG. 1E.
As illustrated in FIG. 1F, a second layer 32 of insulative organic material is deposited (for example, by spraying or spinning) over the first layer of organic material 16 and wiring lines 28, 30.
Finally, the structure 10 is planarized by, for example, chem-mech polishing or by other planarizing techniques resulting in the structure shown in FIG. 1G.
As can be seen in this prior art method, each layer of metal is put down one layer at a time, thereby requiring metal deposition steps and planarization steps for each layer. It can be appreciated that it would be extremely desirable to eliminate at least some of the processing steps for such a thin film multilayer structure. The elimination of steps would be advantageous from the standpoint of reducing processing time and cost but also from the standpoint of increasing yield since each processing step typically has a yield of less than 100%.
The inventors of the present invention have discovered a methodology for producing a thin film multilayer structure with reduced processing steps, lower cost and higher yields.
Thus, according to the invention, there is disclosed a method of making a multilayer thin film structure on the surface of a dielectric substrate comprising the steps of:
a. forming a multilayer thin film structure comprising the steps of:
applying a first layer of dielectric polymeric material on a surface of a dielectric substrate,
applying a second layer of dielectric polymeric material over the first layer of polymeric material wherein said second polymeric material is photosensitive,
imagewise exposing and developing said second polymeric material to form a feature therein, said second layer feature in communication with at least one feature formed in said first polymeric material; and
b. filling the features in the entire multilayer structure simultaneously with conductive material.
The invention will become more apparent after referring to the Figures. One aspect of the invention is particularly disclosed in FIG. 2. It is desired to build a multilayer thin film structure on substrate 42, which may be a previous wiring level or a multilayer ceramic substrate. For purposes of illustration, and not limitation, it will be assumed hereafter that substrate 42 is a multilayer ceramic (MLC) substrate. The MLC substrate may be selected from a variety of materials including alumina, alumina plus glass, mullite, cordierite glass ceramic, borosilicate glass, etc.
On substrate 42, there is a capture pad 44 which would ordinarily connect to the internal wiring of the substrate through a via (not shown). On top of substrate 42 and capture pad 44, there is deposited (for example, by spraying or spinning) a first layer of insulative or dielectric polymeric material. This layer would then typically be planarized by a simple mechanical polishing process resulting in the structure shown in FIG. 2A.
Next, a second layer 48 of dielectric polymeric material is deposited over the first layer 46 of polymeric material as shown in FIG. 2B. Second layer 48 of polymeric material, however, is photosensitive while first layer 46 in one embodiment of the invention is not photosensitive. Second layer 48 of polymeric material may also be planarized if desired.
After imagewise exposing and developing the second layer 48 of polymeric material, the multilayer structure 40 shown in FIG. 2C is obtained. The multilayer structure 40 has openings or channels 50, for wiring lines although opening 50 instead may eventually contain a capture pad for another wiring level, an engineering change pad or a chip connection pad.
As shown in FIG. 2D, the first layer 46 of polymeric material has been altered to now contain a via opening 54 in communication with opening 50. Opening 54 may be formed by any suitable process but laser ablation using a dielectric mask such as that disclosed in U.S. patent application Ser. No. 924,480 filed Oct. 29, 1986, is preferred. Reactive ion etching is also possible.
Finally, wiring line openings or channels 50, 52 and via opening 54 are filled with conductive material and then the structure 40 is planarized as illustrated in FIG. 2E. It is important to note that wiring line opening 50 and via opening 54 are simultaneously filled with conductive material so that an interface does not exist between wiring line 56 and via 58. That is, wiring line 56 and via 58 form an homogeneous or unitary mass. Of course, opening 52 is filled at the same time to form wiring line 60. The preferred method of filling and subsequent planarization will be discussed in more detail hereafter. Suffice it to say here that due to the fact that wiring line opening 50 and via opening 54 are filled simultaneously, there is a necessary reduction in processing steps among other advantages.
A variety of dielectric polymeric materials may be chosen for first layer 46 and second layer 48. Particularly preferred polymeric materials are the polyimides but other high temperature polymers having thermal stability, adhesion, dielectric constant and solvent resistance properties similar to polyimides are also suitable for purposes of the present invention.
Some of the polyimides useful in the present invention include the BPDA-PDA, BPDA-ODA and BTDA-ODA type polyimides. The polyimides may also be preimidized if desired. Esters of polyamic acid, for example of the PMDA-ODA type, are also suitable. For examples of the latter, see Diller et al. U.S. Pat. No. 4,849,501, the disclosure of which is incorporated by reference herein. Newer polyimides include fluorinated polyimides, silicon/polyimide copolymers and acetylene terminated polyimides. Photosensitive polyimides include I line active phototosensitive polyimides based on BTDA polymers like the Ciba Geigy 412 polyimide; the G line active photosensitive polyimides based on the PMDA-ETDA/ODA copolymer like the ASAHI 6246A polyimide; G line active photosensitive polyimides based on BTDA-ODA polymers like the Toray 4840 polyimide; G line active photosensitive polyimides based on BPDA-ODA polymers based on the PIQ series of polyimides from Hitachi; and G line active photosensitive polyimides based on Pyralin chemistry from Dupont. Non-polyimide polymeric materials include benzocyclobutene-based resins, polyquinolines and fluorinated polyquinolines. It should be understood that the foregoing list of polymeric materials is for purposes of illustration and not limitation.
Another aspect of the invention is illustrated in FIG. 3. Referring to FIG. 3A, a first layer 74 of dielectric polymeric material is deposited on substrate 72 and capture pad 76. Again, for purposes of illustration and not limitation, substrate 72 is an MLC substrate. In this embodiment of the invention, polymeric material 74 is photosensitive and preferably is a photosensitive polyimide. The polymeric material is typically planarized by a simple mechanical polishing process if required. This is a function of the degree of planarization afforded by the polymer chemistry used for making the dielectric material.
A second layer 80 of photosensitive polymeric material is then deposited over first layer 74 of photosensitive polymeric material and in via opening 78. Second layer 80 may also be planarized if desired. The resulting multilayer structure 70 so far is illustrated in FIG. 3C.
Then, as with the previous embodiment (FIG. 2E), the wiring openings or channels 82, 84 and via opening 78 are simultaneously filled with conductive material. Referring to FIG. 3E, the resulting multilayer structure 70 after planarization now contains via 86 and wiring lines 88, 90. Because of the method of the present invention, there is no interface between via 86 and wiring line 88.
The methodology of filling the multilayer structure with conductive material will now be discussed. In the prior art methods of filling a thin film multilayer structure, such as that illustrated in FIG. 1, the via openings and wiring openings or channels were typically filled by sputtering or a vacuum evaporation process. While there is nothing inherently wrong with such a process, and in fact it may be done with the present invention, the present inventors nevertheless have found it preferable to fill the multilayer structure by a plating process.
Referring now to FIG. 4, and more particularly referring to FIG. 4A, there is shown a multilayer structure 100 formed according to the present invention. For the purposes of the present discussion, it is unimportant whether the method illustrated in FIG. 2 or FIG. 3 is used to form the structure shown in FIG. 4A. Multilayer structure 100 comprises substrate 102, capture pad 104, first layer 106 of polymeric material and second layer 108 of polymeric material. In first layer 106, there is a via opening 110 and in second layer 108, there are wiring line openings or channels 112, 114. Wiring line opening 112 communicates with via opening 110. It is preferred that second layer 108 has been previously planarized to provide a flat, uniform surface. There is first deposited a seed layer 116 of conductive material over the surface of the second layer 108, in via opening 110 and in wiring line openings 112, 114. It is preferred that the seed layer 116 conformally and continuously coat the entire surface of the second layer 108, the via opening 110 and wiring openings 112, 114. The reason for this will become apparent shortly.
The seed layer may be formed in either of two ways. First, the seed layer may be sputtered or vacuum deposited. In this case, it is preferred that the seed layer actually comprise a chromium adhesion layer, about 200 angstroms thick, followed by about 2 microns of copper. Alternatively, the seed layer may be electrolessly plated by first electrolessly plating about 100 angstroms of a palladium adhesion layer followed by about 2000-5000 angstroms of electrolessly plated nickel or cobalt.
Thereafter, a relatively much thicker layer 118 of conductive material is deposited over the seed layer 116 as shown in FIG. 4B. For example, it has been found that this much thicker layer is about 17 microns thick but, of course, will vary depending on the thicknesses of the first and second layers of polymeric material. That is, much thicker layer 118 must be at least as thick (and preferably just a little thicker) as the sum of first layer 106 and second layer 108 so as to completely fill the wiring line channels 112, 114. Layer 118 may be deposited by typical sputtering or vacuum deposition processes. It is preferable, however, that the layer 118 be either electrolessly plated, or electro-plated, up on the seed layer 116. Since there is a conformal, continuous seed layer already present, it is easy then to electroplate up the thicker layer 118, which preferably is copper.
It is noteworthy that the seed layer 116 and layer 118 have been blanket deposited so that it is not necessary to mask off any areas where the metallization is not required. Removal of the unwanted metallization will occur in the next step of the process according to the present invention.
The excess or unwanted conductive material, i.e. that overlaying the second layer 108, may then be removed by a planarization process. The preferred planarization processes are chem-mech polishing and highly accurate machining techniques. These planarization techniques have been disclosed in Chow et al. U.S. Pat. No. 4,702,792, Carr et al. U.S. Pat. No. 4,954,142, Nenadic, et al. U.S. patent application Ser. No. 481,941 filed Feb. 23, 1990, and the Park et al U.S. Patent Application mentioned previously. The resulting planarized structure is that shown in FIG. 4C.
In an alternative embodiment of the invention, the multilayer structure in FIG. 4A may be planarized after deposition of the seed layer 116, thus removing the seed layer except within via opening 110 and wiring line openings 112, 114. Thereafter, much thicker layer 118 may be formed. If layer 118 is formed by electroless plating, the features may be plated up to final height. Because there is no seed layer outside of via opening 110 and wiring line openings 112, 114, the conductive material of layer 118 will only be deposited within these openings when electroless plating is used. Any excess may be removed by the above planarization techniques.
The advantages of the present invention will become more apparent after referring to the following working example.
A multilayer ceramic substrate with a plurality of capture pads was conventionally prepared in the following manner. A slurry of binders, solvents, plasticizers and crystallizable glass having as its principal crystalline phase cordierite was cast into greensheets. The crystallizable glass may be selected from that disclosed in Kumar et al U.S. Pat. No. 4,301,324. The greensheets were then dried and patterned by punching or similar means. Thereafter, the greensheets were metallized with a copper-based metallurgy, stacked, laminated and sintered to burn off the organics and densify the ceramic material. Lamination and sintering were conducted in accordance with known procedures, such as that disclosed in Herron et al. U.S. Pat. No. 4,234,367. After sintering, Cr/Cu/Cr capture pads were applied to the top surface of the substrate by a conventional metallization and subtractive etch process.
The multilayer thin film structure according to the invention was then applied to the substrate.
An adhesion promoter (A1100) was first spin applied to the surface of the substrate and then baked in an infrared (IR) oven under nitrogen at 90 degrees centigrade for 30 minutes. A BPDA-PDA type nonphotosensitive polyimide precursor was spin applied onto the A1100 and then baked for 30 minutes in an IR oven under nitrogen. The polyimide was imidized by baking at 150 degrees centigrade for 45 minutes, then at 230 degrees centigrade for 45 minutes and finally at 350 degrees centigrade for 60 minutes, all under forming gas. The total thickness of the polyimide after baking was about 13 microns.
The polyimide was planarized (by micromilling) to a final thickness of about 7 microns.
Another layer of A1100 adhesion promoter was spin applied to the top surface of the polyimide followed by a bake at 90 degrees centigrade for 30 minutes in an IR oven under nitrogen. Thereafter, a pre-imidized photosensitive polyimide (Ciba Geigy 412) was spin applied followed by baking on a hot plate set at 130 degrees centigrade for 30 minutes. The thickness of the photosensitive polyimide after baking was about 8.5 microns.
The photosensitive polyimide was exposed imagewise to actinic radiation (I-line of 365 nanometers) and then developed in NMP (N-methyl-2-pyrrolidone). The photosensitive polyimide was cured by baking in forming gas at 150 degrees centigrade for 30 minutes, then 230 degrees centigrade for 30 minutes and then 350 degrees centigrade for 120 minutes. The total thickness of the photosensitive polyimide layer after baking remained at about 8.5 microns.
At this point in the process, wiring openings or channels have been formed in the photosensitive polyimide layer.
Next, the underlying polyimide is laser ablated to form via openings in communication with the capture pads and with at least some of the wiring channels. A dielectric mask is used in conjunction with an Excimer laser to form the via openings. Laser ablation debris is removed by downstream ashing.
The Cr layer on the exposed capture pad is removed by an ion beam etch. A seed layer is next sputter deposited over the surface of the photosensitive polyimide layer, in the via openings and in the wiring channels. The seed layer comprises a 200 angstrom thick chromium adhesion layer followed by a 2 micron thick copper layer. To apply the final layer of metallurgy, the substrate was gripped with suitable electrodes and then immersed in a copper plating bath (SELREX Corporation, Nutley, N.J.) consisting of 60-80 grams/liter of copper sulphate, 150-180 grams/liter of sulphuric acid plus other additives (brightners, levellers, etc.) at a current density of 10-25 milliamps/square centimeter to plate up a total of about 17 microns of copper on the seed layer. The electrically continuous seed layer facilitated the electroplating of the copper. Also, it was not necessary to perform any masking operations.
Finally, the multilayer structure was planarized by highly accurate machining. The entire amount of metallurgy deposited on the photosensitive polyimide layer plus about 2 additional microns of polymer were removed. Micromilling was followed by a light mechanical polish.
The final structure obtained was a multilayer thin film structure having improved processibility and higher yields at reduced costs, thereby meeting the advantages and object of the present invention.
It will be apparent to those skilled in the art having regard to this disclosure that other modifications of this invention beyond those embodiments specifically described here may be made without departing from the spirit of the invention. Accordingly, such modifications are considered within the scope of the invention as limited solely by the appended claims.
Claims (25)
1. A method of making a planar multilayer thin film structure on the surface of a dielectric substrate comprising the steps of:
a. forming a multilayer thin film structure comprising the steps of:
applying a first layer of dielectric polymeric material on a surface of a dielectric substrate,
applying a second layer of dielectric polymeric material over the first layer of polymeric material wherein said second polymeric material is photosensitive,
imagewise exposing and developing said second polymeric material to form a feature therein, said second layer feature in communication with at least one feature formed in said first polymeric material;
b. filling the features in the entire multilayer structure simultaneously with conductive material by first depositing a seed layer of conductive material over the surface of said second layer and in said first and second layer features, then depositing a relatively much thicker layer of conductive material over said seed layer, said features being filled to at least the same level as said second polymeric material; and
c. planarizing said multilayer thin film structure by removing the excess of the much thicker layer of conducive material.
2. The method of claim 1 further comprising the step of forming said first layer feature subsequent to the forming of said second layer feature.
3. The method of claim 2 wherein said first layer feature forming step is by laser ablating or reactive ion etching the first layer of polymeric material.
4. The method of claim 2 wherein said first polymeric material is not photosensitive.
5. The method of claim 4 wherein said first layer of polymeric material is a polyimide or a precursor of a polyimide.
6. The method of claim 1 further comprising the step of forming said first layer feature prior to the forming of said second layer feature.
7. The method of claim 6 wherein said first layer of polymeric material is a photosensitive polyimide or a precursor of a photosensitive polyimide.
8. The method of claim 7 wherein said first layer feature forming step comprises imagewise exposing and developing said photosensitive polyimide or polyimide precursor to form a first layer feature.
9. The method of claim 1 wherein the seed layer is deposited by sputtering or vapor deposition.
10. The method of claim 9 wherein the seed layer comprises chromium followed by copper.
11. The method of claim 1 wherein the seed layer is deposited by electrolessly plating.
12. The method of claim 11 wherein the seed layer comprises palladium followed by nickel or cobalt.
13. The method of claim 1 wherein the much thicker layer of conductive material is deposited by sputtering or vapor deposition.
14. The method of claim 1 wherein the much thicker layer of conductive material is electroplated onto the seed layer.
15. The method of claim 1 wherein the much thicker layer of conductive material is electrolessly placed onto the seed layer.
16. The method of claim 1 wherein the much thicker layer of conductive material is copper.
17. The method of claim 1 wherein the step of planarizing is by a machining process.
18. The method of claim 1 wherein the step of polarizing is by a chemical-mechanical polishing process.
19. The method of claim 1 wherein:
after first depositing a seed layer of conductive material over the surface of said second layer and in said first and second layer features, and prior to depositing the relatively much thicker layer of conductive material over said seed layer, the method further comprises removing the seed layer form the surface of said second layer but not from the first and second layer features.
20. The method of claim 19 wherein the much thicker layer of conducive material is electrolessly plated onto the seed layer.
21. The method of claim 1 wherein the substrate is a multilayer ceramic substrate.
22. The method of claim 1 wherein said second layer of polymeric material is a photosensitive polyimide or a precursor of a photosensitive polyimide.
23. The method of claim 1 wherein said first layer feature is a via.
24. The method of claim 1 wherein said second layer feature is a wiring channel.
25. The method of claim 1 wherein said second layer feature is a capture pad.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/890,331 US5266446A (en) | 1990-11-15 | 1992-05-26 | Method of making a multilayer thin film structure |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US61319690A | 1990-11-15 | 1990-11-15 | |
US07/890,331 US5266446A (en) | 1990-11-15 | 1992-05-26 | Method of making a multilayer thin film structure |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US61319690A Continuation | 1990-11-15 | 1990-11-15 |
Publications (1)
Publication Number | Publication Date |
---|---|
US5266446A true US5266446A (en) | 1993-11-30 |
Family
ID=27086955
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/890,331 Expired - Fee Related US5266446A (en) | 1990-11-15 | 1992-05-26 | Method of making a multilayer thin film structure |
Country Status (1)
Country | Link |
---|---|
US (1) | US5266446A (en) |
Cited By (84)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5366589A (en) * | 1993-11-16 | 1994-11-22 | Motorola, Inc. | Bonding pad with circular exposed area and method thereof |
US5429911A (en) * | 1991-03-01 | 1995-07-04 | Teijin Seiki Co., Ltd. | Method of manufacturing a medium having a magnetic pattern |
US5445994A (en) * | 1994-04-11 | 1995-08-29 | Micron Technology, Inc. | Method for forming custom planar metal bonding pad connectors for semiconductor dice |
US5455144A (en) * | 1990-03-20 | 1995-10-03 | Hitachi, Ltd. | Process for fabricating semiconductor integrated circuit device, and exposing system and mask inspecting method to be used in the process |
US5476719A (en) * | 1994-08-17 | 1995-12-19 | Trw Inc. | Superconducting multi-layer microstrip structure for multi-chip modules and microwave circuits |
US5503961A (en) * | 1994-11-02 | 1996-04-02 | International Business Machines Corporation | Process for forming multilayer lift-off structures |
US5529953A (en) * | 1994-10-14 | 1996-06-25 | Toshiba America Electronic Components, Inc. | Method of forming studs and interconnects in a multi-layered semiconductor device |
US5534461A (en) * | 1994-03-04 | 1996-07-09 | Yamaha Corporation | Method for manufacturing a semiconductor device having planarized wiring |
US5587342A (en) * | 1995-04-03 | 1996-12-24 | Motorola, Inc. | Method of forming an electrical interconnect |
US5587337A (en) * | 1993-05-28 | 1996-12-24 | Kabushiki Kaisha Toshiba | Semiconductor process for forming bump electrodes with tapered sidewalls |
US5597668A (en) * | 1995-07-19 | 1997-01-28 | Vlsi Technology, Inc. | Patterned filled photo mask generation for integrated circuit manufacturing |
US5635337A (en) * | 1992-05-20 | 1997-06-03 | International Business Machines | Method for producing a multi-step structure in a substrate |
US5658830A (en) * | 1996-07-12 | 1997-08-19 | Vanguard International Semiconductor Corporation | Method for fabricating interconnecting lines and contacts using conformal deposition |
US5770350A (en) * | 1993-11-09 | 1998-06-23 | Lg Semicon Co. Ltd. | Method for forming pattern using multilayer resist |
DE19715501C1 (en) * | 1997-04-14 | 1998-06-25 | Fraunhofer Ges Forschung | Method for structuring thin metal layers. |
US5773899A (en) * | 1993-09-30 | 1998-06-30 | Consorzio Per La Ricerca Sulla Microelettronica Nel Mezzogiorno | Bonding pad for a semiconductor chip |
US5822856A (en) * | 1996-06-28 | 1998-10-20 | International Business Machines Corporation | Manufacturing circuit board assemblies having filled vias |
EP0926721A2 (en) * | 1997-12-23 | 1999-06-30 | Siemens Aktiengesellschaft | Dual damascene with bond pads |
US5940729A (en) * | 1996-04-17 | 1999-08-17 | International Business Machines Corp. | Method of planarizing a curved substrate and resulting structure |
US5962341A (en) * | 1996-09-09 | 1999-10-05 | Nec Corporation | Semiconductor device and manufacturing method therefor |
US5998237A (en) * | 1996-09-17 | 1999-12-07 | Enthone-Omi, Inc. | Method for adding layers to a PWB which yields high levels of copper to dielectric adhesion |
US6001537A (en) * | 1996-02-05 | 1999-12-14 | International Business Machines Corporation | Method of forming a layer having a high precision pattern and layer |
US6016011A (en) * | 1999-04-27 | 2000-01-18 | Hewlett-Packard Company | Method and apparatus for a dual-inlaid damascene contact to sensor |
US6015520A (en) * | 1997-05-15 | 2000-01-18 | International Business Machines Corporation | Method for filling holes in printed wiring boards |
FR2782839A1 (en) * | 1998-03-30 | 2000-03-03 | Sony Corp | Fabrication of a semiconductor device, especially an integrated circuit device, comprises forming a conductor in a concave opening by depositing an electroless first conductor film |
US6069068A (en) * | 1997-05-30 | 2000-05-30 | International Business Machines Corporation | Sub-quarter-micron copper interconnections with improved electromigration resistance and reduced defect sensitivity |
US6080653A (en) * | 1996-06-27 | 2000-06-27 | Micron Technology, Inc. | Method for making an electrical contact to a node location and process for forming a conductive line or other circuit component |
US6093650A (en) * | 1997-12-17 | 2000-07-25 | Advanced Micro Devices, Inc. | Method for fully planarized conductive line for a stack gate |
US6100177A (en) * | 1996-06-03 | 2000-08-08 | Nec Corporation | Grooved wiring structure in semiconductor device and method for forming the same |
US6110649A (en) * | 1997-11-19 | 2000-08-29 | International Business Machines Corporation | Process for manufacture of integrated circuit device |
US6121129A (en) * | 1997-01-15 | 2000-09-19 | International Business Machines Corporation | Method of contact structure formation |
US6153521A (en) * | 1998-06-04 | 2000-11-28 | Advanced Micro Devices, Inc. | Metallized interconnection structure and method of making the same |
US6190493B1 (en) * | 1995-07-05 | 2001-02-20 | Hitachi, Ltd. | Thin-film multilayer wiring board and production thereof |
US6197688B1 (en) | 1998-02-12 | 2001-03-06 | Motorola Inc. | Interconnect structure in a semiconductor device and method of formation |
US6200889B1 (en) | 1995-11-03 | 2001-03-13 | Micron Technology, Inc. | Semiconductor bonding pad |
US6258717B1 (en) * | 1999-07-30 | 2001-07-10 | International Business Machines Corporation | Method to produce high quality metal fill in deep submicron vias and lines |
US6265075B1 (en) * | 1999-07-20 | 2001-07-24 | International Business Machines Corporation | Circuitized semiconductor structure and method for producing such |
US6268016B1 (en) | 1996-06-28 | 2001-07-31 | International Business Machines Corporation | Manufacturing computer systems with fine line circuitized substrates |
US6274291B1 (en) * | 1998-11-18 | 2001-08-14 | International Business Machines Corporation | Method of reducing defects in I/C card and resulting card |
US6284639B1 (en) * | 1997-02-14 | 2001-09-04 | Fraunhofer-Gesellschaft Zur Foerderung Der Angwandten Forschung E.V. | Method for forming a structured metallization on a semiconductor wafer |
US6287954B1 (en) | 1997-05-30 | 2001-09-11 | International Business Machines Corporation | Method of forming copper interconnections with enhanced electromigration resistance and reduced defect sensitivity |
US6303498B1 (en) | 1999-08-20 | 2001-10-16 | Taiwan Semiconductor Manufacturing Company | Method for preventing seed layer oxidation for high aspect gap fill |
US6331481B1 (en) | 1999-01-04 | 2001-12-18 | International Business Machines Corporation | Damascene etchback for low ε dielectric |
US6335569B1 (en) | 1995-01-03 | 2002-01-01 | International Business Machines Corporation | Soft metal conductor and method of making |
US20020022246A1 (en) * | 1997-09-19 | 2002-02-21 | Szu-Min Lin | Container monitoring system |
US6380087B1 (en) | 2000-06-19 | 2002-04-30 | Chartered Semiconductor Manufacturing Inc. | CMP process utilizing dummy plugs in damascene process |
US20020100608A1 (en) * | 1999-05-27 | 2002-08-01 | Hoya Corporation | Multilayer printed wiring board and a process of producing same |
US6498385B1 (en) | 1999-09-01 | 2002-12-24 | International Business Machines Corporation | Post-fuse blow corrosion prevention structure for copper fuses |
US6555296B2 (en) * | 2001-04-04 | 2003-04-29 | Siliconware Precision Industries Co., Ltd. | Fine pitch wafer bumping process |
US6569604B1 (en) | 1999-06-30 | 2003-05-27 | International Business Machines Corporation | Blind via formation in a photoimageable dielectric material |
US20030148604A1 (en) * | 2001-12-13 | 2003-08-07 | Mou-Shiung Lin | Chip structure and process for forming the same |
US6610592B1 (en) * | 2000-04-24 | 2003-08-26 | Taiwan Semiconductor Manufacturing Company | Method for integrating low-K materials in semiconductor fabrication |
US6635406B1 (en) * | 1999-11-02 | 2003-10-21 | Koninklijke Philips Electronics N.V. | Method of producing vertical interconnects between thin film microelectronic devices and products comprising such vertical interconnects |
US6709562B1 (en) * | 1995-12-29 | 2004-03-23 | International Business Machines Corporation | Method of making electroplated interconnection structures on integrated circuit chips |
US6716363B1 (en) * | 1999-04-20 | 2004-04-06 | Seagate Technology Llc | Electrode patterning for a differential PZT activator |
US20040229456A1 (en) * | 1995-12-29 | 2004-11-18 | International Business Machines | Electroplated interconnection structures on integrated circuit chips |
US20050027064A1 (en) * | 2003-07-09 | 2005-02-03 | Wisconsin Alumni Research Foundation | Charge-dynamic polymers and delivery of anionic compounds |
EP1519414A1 (en) * | 2002-07-03 | 2005-03-30 | Sony Corporation | Multilayer wiring circuit module and method for fabricating the same |
USRE39126E1 (en) * | 1992-01-24 | 2006-06-13 | Micron Technology, Inc. | Two-step chemical mechanical polishing process for producing flush and protruding tungsten plugs |
US20070284751A1 (en) * | 1998-12-21 | 2007-12-13 | Mou-Shiung Lin | Top layers of metal for high performance IC's |
US20080119029A1 (en) * | 2000-07-27 | 2008-05-22 | David Vincent Caletka | Wafer scale thin film package |
US20080286345A1 (en) * | 2007-01-22 | 2008-11-20 | Lynn David M | Modified multilayered film |
WO2009049092A1 (en) * | 2007-10-09 | 2009-04-16 | Wisconsin Alumni Research Foundation | Covalent assembly of ultrathin polymeric films |
US20090105375A1 (en) * | 2007-10-09 | 2009-04-23 | Lynn David M | Ultrathin Multilayered Films for Controlled Release of Anionic Reagents |
US20090205862A1 (en) * | 2008-02-18 | 2009-08-20 | Samsung Electro-Mechanics Co., Ltd. | Printed circuit board and manufacturing method thereof |
US20100048736A1 (en) * | 2008-06-05 | 2010-02-25 | Xianghui Liu | Anionic charge-dynamic polymers for release of cationic agents |
CN1855418B (en) * | 2005-04-20 | 2010-05-12 | 上海集成电路研发中心有限公司 | Use of Dimashg process in production of integrated circuits |
US20110115047A1 (en) * | 2009-11-13 | 2011-05-19 | Francois Hebert | Semiconductor process using mask openings of varying widths to form two or more device structures |
US20110209899A1 (en) * | 2010-02-27 | 2011-09-01 | Hill Rodney L | Metal Interconnect Structure with a Side Wall Spacer that Protects an ARC Layer and a Bond Pad From Corrosion and Method of Forming the Metal Interconnect Structure |
EP2469990B1 (en) * | 2008-04-30 | 2014-01-15 | Panasonic Corporation | Method of producing ciruit board by additive method. |
US8698003B2 (en) | 2008-12-02 | 2014-04-15 | Panasonic Corporation | Method of producing circuit board, and circuit board obtained using the manufacturing method |
US8929092B2 (en) | 2009-10-30 | 2015-01-06 | Panasonic Corporation | Circuit board, and semiconductor device having component mounted on circuit board |
US9082438B2 (en) | 2008-12-02 | 2015-07-14 | Panasonic Corporation | Three-dimensional structure for wiring formation |
US20160021736A1 (en) * | 2014-07-21 | 2016-01-21 | Samsung Electro-Mechanics Co., Ltd. | Printed circuit board and method of manufacturing the same |
US20160037638A1 (en) * | 2014-08-04 | 2016-02-04 | Minebea Co., Ltd. | Flexible printed circuit board |
US20160057857A1 (en) * | 2014-08-19 | 2016-02-25 | International Business Machines Corporation | Circuit board formation using organic substrates |
US9332642B2 (en) | 2009-10-30 | 2016-05-03 | Panasonic Corporation | Circuit board |
US9332650B2 (en) | 2008-04-30 | 2016-05-03 | Panasonic Corporation | Method of producing multilayer circuit board |
US9502303B2 (en) * | 2015-04-09 | 2016-11-22 | United Microelectronics Corp. | Method for manufacturing semiconductor device with a barrier layer having overhung portions |
US20190019736A1 (en) * | 2016-03-31 | 2019-01-17 | Electro Scientific Industries, Inc. | Laser-seeding for electro-conductive plating |
US10342142B2 (en) | 2017-07-28 | 2019-07-02 | International Business Machines Corporation | Implementing customized PCB via creation through use of magnetic pads |
US20190304889A1 (en) * | 2018-03-30 | 2019-10-03 | Intel Corporation | Lithographically defined vertical interconnect access (via) in dielectric pockets in a package substrate |
US20200219804A1 (en) * | 2019-01-09 | 2020-07-09 | Intel Corporation | Selectable vias for back end of line interconnects |
US11737208B2 (en) * | 2019-02-06 | 2023-08-22 | Intel Corporation | Microelectronic assemblies having conductive structures with different thicknesses |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2137902A1 (en) * | 1971-05-15 | 1972-12-29 | Int Computers Ltd | |
US4451326A (en) * | 1983-09-07 | 1984-05-29 | Advanced Micro Devices, Inc. | Method for interconnecting metallic layers |
US4572764A (en) * | 1984-12-13 | 1986-02-25 | E. I. Du Pont De Nemours And Company | Preparation of photoformed plastic multistrate by via formation first |
EP0190490A2 (en) * | 1985-01-31 | 1986-08-13 | Gould Inc. | Thin-film electrical connections for integrated circuits |
US4622058A (en) * | 1984-06-22 | 1986-11-11 | International Business Machines Corporation | Formation of a multi-layer glass-metallized structure formed on and interconnected to multi-layered-metallized ceramic substrate |
US4631111A (en) * | 1984-11-27 | 1986-12-23 | E. I. Du Pont De Nemours And Company | Dichromic process for preparation of conductive circuit |
EP0211180A2 (en) * | 1985-08-02 | 1987-02-25 | Shipley Company Inc. | Method for manufacture of multilayer circuit board |
EP0238118A2 (en) * | 1986-03-19 | 1987-09-23 | Siemens Telecomunicazioni S.P.A. | Process for making metallized holes in a substrate having conductive and resistive paths and the product obtained by said process |
FR2602947A1 (en) * | 1986-07-11 | 1988-02-19 | Nec Corp | PRINTED CIRCUIT AND METHOD FOR PREPARING THE SAME |
US4789648A (en) * | 1985-10-28 | 1988-12-06 | International Business Machines Corporation | Method for producing coplanar multi-level metal/insulator films on a substrate and for forming patterned conductive lines simultaneously with stud vias |
US4816115A (en) * | 1987-04-16 | 1989-03-28 | International Business Machines Corp. | Process of making via holes in a double-layer insulation |
US4944836A (en) * | 1985-10-28 | 1990-07-31 | International Business Machines Corporation | Chem-mech polishing method for producing coplanar metal/insulator films on a substrate |
US5091339A (en) * | 1990-07-23 | 1992-02-25 | Microelectronics And Computer Technology Corporation | Trenching techniques for forming vias and channels in multilayer electrical interconnects |
-
1992
- 1992-05-26 US US07/890,331 patent/US5266446A/en not_active Expired - Fee Related
Patent Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2137902A1 (en) * | 1971-05-15 | 1972-12-29 | Int Computers Ltd | |
US4451326A (en) * | 1983-09-07 | 1984-05-29 | Advanced Micro Devices, Inc. | Method for interconnecting metallic layers |
US4622058A (en) * | 1984-06-22 | 1986-11-11 | International Business Machines Corporation | Formation of a multi-layer glass-metallized structure formed on and interconnected to multi-layered-metallized ceramic substrate |
US4631111A (en) * | 1984-11-27 | 1986-12-23 | E. I. Du Pont De Nemours And Company | Dichromic process for preparation of conductive circuit |
US4572764A (en) * | 1984-12-13 | 1986-02-25 | E. I. Du Pont De Nemours And Company | Preparation of photoformed plastic multistrate by via formation first |
EP0190490A2 (en) * | 1985-01-31 | 1986-08-13 | Gould Inc. | Thin-film electrical connections for integrated circuits |
EP0211180A2 (en) * | 1985-08-02 | 1987-02-25 | Shipley Company Inc. | Method for manufacture of multilayer circuit board |
US4789648A (en) * | 1985-10-28 | 1988-12-06 | International Business Machines Corporation | Method for producing coplanar multi-level metal/insulator films on a substrate and for forming patterned conductive lines simultaneously with stud vias |
US4944836A (en) * | 1985-10-28 | 1990-07-31 | International Business Machines Corporation | Chem-mech polishing method for producing coplanar metal/insulator films on a substrate |
EP0238118A2 (en) * | 1986-03-19 | 1987-09-23 | Siemens Telecomunicazioni S.P.A. | Process for making metallized holes in a substrate having conductive and resistive paths and the product obtained by said process |
FR2602947A1 (en) * | 1986-07-11 | 1988-02-19 | Nec Corp | PRINTED CIRCUIT AND METHOD FOR PREPARING THE SAME |
US4816115A (en) * | 1987-04-16 | 1989-03-28 | International Business Machines Corp. | Process of making via holes in a double-layer insulation |
US5091339A (en) * | 1990-07-23 | 1992-02-25 | Microelectronics And Computer Technology Corporation | Trenching techniques for forming vias and channels in multilayer electrical interconnects |
Non-Patent Citations (2)
Title |
---|
Shaw, et al., Entitled "Photosensitive Glass for Producing Recessed Metallurgy, Eliminating Need for Planarazation", IBM Technical Disclosure Bulletin, vol. 26, No. 3A, p. 1094 (Aug. 1983). |
Shaw, et al., Entitled Photosensitive Glass for Producing Recessed Metallurgy, Eliminating Need for Planarazation , IBM Technical Disclosure Bulletin, vol. 26, No. 3A, p. 1094 (Aug. 1983). * |
Cited By (147)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5753416A (en) * | 1990-03-20 | 1998-05-19 | Hitachi, Ltd. | Process for fabricating semiconductor integrated circuit device, and exposing system and mask inspecting method to be used in the process |
US5667941A (en) * | 1990-03-20 | 1997-09-16 | Hitachi, Ltd. | Process for fabricating semiconductor integrated circuit device, and exposing system and mask inspecting method to be used in the process |
US6309800B1 (en) | 1990-03-20 | 2001-10-30 | Hitachi, Ltd. | Process for fabricating semiconductor integrated circuit device, and exposing system and mask inspecting method to be used in the process |
US5455144A (en) * | 1990-03-20 | 1995-10-03 | Hitachi, Ltd. | Process for fabricating semiconductor integrated circuit device, and exposing system and mask inspecting method to be used in the process |
US6153357A (en) * | 1990-03-20 | 2000-11-28 | Hitachi, Ltd. | Process for fabricating semiconductor integrated circuit device, and exposing system and mask inspecting method to be used in the process |
US6794118B2 (en) | 1990-03-20 | 2004-09-21 | Renesas Technology Corp. | Process for fabricating semiconductor integrated circuit device, and exposing system and mask inspecting method to be used in the process |
US5429911A (en) * | 1991-03-01 | 1995-07-04 | Teijin Seiki Co., Ltd. | Method of manufacturing a medium having a magnetic pattern |
USRE39126E1 (en) * | 1992-01-24 | 2006-06-13 | Micron Technology, Inc. | Two-step chemical mechanical polishing process for producing flush and protruding tungsten plugs |
US5635337A (en) * | 1992-05-20 | 1997-06-03 | International Business Machines | Method for producing a multi-step structure in a substrate |
US5587337A (en) * | 1993-05-28 | 1996-12-24 | Kabushiki Kaisha Toshiba | Semiconductor process for forming bump electrodes with tapered sidewalls |
US5773899A (en) * | 1993-09-30 | 1998-06-30 | Consorzio Per La Ricerca Sulla Microelettronica Nel Mezzogiorno | Bonding pad for a semiconductor chip |
US5869357A (en) * | 1993-09-30 | 1999-02-09 | Consorzio Per La Ricerca Sulla Microelettronica Nel Mezzogiorno | Metallization and wire bonding process for manufacturing power semiconductor devices |
US5770350A (en) * | 1993-11-09 | 1998-06-23 | Lg Semicon Co. Ltd. | Method for forming pattern using multilayer resist |
US5366589A (en) * | 1993-11-16 | 1994-11-22 | Motorola, Inc. | Bonding pad with circular exposed area and method thereof |
US5534461A (en) * | 1994-03-04 | 1996-07-09 | Yamaha Corporation | Method for manufacturing a semiconductor device having planarized wiring |
US5445994A (en) * | 1994-04-11 | 1995-08-29 | Micron Technology, Inc. | Method for forming custom planar metal bonding pad connectors for semiconductor dice |
US5476719A (en) * | 1994-08-17 | 1995-12-19 | Trw Inc. | Superconducting multi-layer microstrip structure for multi-chip modules and microwave circuits |
US5529953A (en) * | 1994-10-14 | 1996-06-25 | Toshiba America Electronic Components, Inc. | Method of forming studs and interconnects in a multi-layered semiconductor device |
US5689140A (en) * | 1994-10-14 | 1997-11-18 | Kabushiki Kaisha Toshiba | Method for forming studs and interconnects in a multi-layered semiconductor device |
US5766808A (en) * | 1994-11-02 | 1998-06-16 | International Business Machines Corporation | Process for forming multilayer lift-off structures |
US5503961A (en) * | 1994-11-02 | 1996-04-02 | International Business Machines Corporation | Process for forming multilayer lift-off structures |
US6335569B1 (en) | 1995-01-03 | 2002-01-01 | International Business Machines Corporation | Soft metal conductor and method of making |
US5587342A (en) * | 1995-04-03 | 1996-12-24 | Motorola, Inc. | Method of forming an electrical interconnect |
US6190493B1 (en) * | 1995-07-05 | 2001-02-20 | Hitachi, Ltd. | Thin-film multilayer wiring board and production thereof |
US5597668A (en) * | 1995-07-19 | 1997-01-28 | Vlsi Technology, Inc. | Patterned filled photo mask generation for integrated circuit manufacturing |
US6200889B1 (en) | 1995-11-03 | 2001-03-13 | Micron Technology, Inc. | Semiconductor bonding pad |
US20040229456A1 (en) * | 1995-12-29 | 2004-11-18 | International Business Machines | Electroplated interconnection structures on integrated circuit chips |
US6709562B1 (en) * | 1995-12-29 | 2004-03-23 | International Business Machines Corporation | Method of making electroplated interconnection structures on integrated circuit chips |
US20060017169A1 (en) * | 1995-12-29 | 2006-01-26 | International Business Machines Corporation | Electroplated interconnection structures on integrated circuit chips |
US6946716B2 (en) | 1995-12-29 | 2005-09-20 | International Business Machines Corporation | Electroplated interconnection structures on integrated circuit chips |
US6001537A (en) * | 1996-02-05 | 1999-12-14 | International Business Machines Corporation | Method of forming a layer having a high precision pattern and layer |
US6150255A (en) * | 1996-04-17 | 2000-11-21 | International Business Machines Corporation | Method of planarizing a curved substrate and resulting structure |
US5940729A (en) * | 1996-04-17 | 1999-08-17 | International Business Machines Corp. | Method of planarizing a curved substrate and resulting structure |
US6323117B1 (en) | 1996-06-03 | 2001-11-27 | Nec Corporation | Grooved wiring structure in semiconductor device and method for forming the same |
US6100177A (en) * | 1996-06-03 | 2000-08-08 | Nec Corporation | Grooved wiring structure in semiconductor device and method for forming the same |
US6133133A (en) * | 1996-06-27 | 2000-10-17 | Micron Technology, Inc. | Method for making an electrical contact to a node location and process for forming a conductive line or other circuit component |
US6114232A (en) * | 1996-06-27 | 2000-09-05 | Micron Technology, Inc. | Method for making an electrical contact to a node location and process for forming a conductive line or other circuit component |
US6080653A (en) * | 1996-06-27 | 2000-06-27 | Micron Technology, Inc. | Method for making an electrical contact to a node location and process for forming a conductive line or other circuit component |
US6114019A (en) * | 1996-06-28 | 2000-09-05 | International Business Machines Corporation | Circuit board assemblies having filled vias free from bleed-out |
US6127025A (en) * | 1996-06-28 | 2000-10-03 | International Business Machines Corporation | Circuit board with wiring sealing filled holes |
US6436803B2 (en) * | 1996-06-28 | 2002-08-20 | International Business Machines Corporation | Manufacturing computer systems with fine line circuitized substrates |
US6138350A (en) * | 1996-06-28 | 2000-10-31 | International Business Machines Corporation | Process for manufacturing a circuit board with filled holes |
US6268016B1 (en) | 1996-06-28 | 2001-07-31 | International Business Machines Corporation | Manufacturing computer systems with fine line circuitized substrates |
US5822856A (en) * | 1996-06-28 | 1998-10-20 | International Business Machines Corporation | Manufacturing circuit board assemblies having filled vias |
US6178093B1 (en) | 1996-06-28 | 2001-01-23 | International Business Machines Corporation | Information handling system with circuit assembly having holes filled with filler material |
US6000129A (en) * | 1996-06-28 | 1999-12-14 | International Business Machines Corporation | Process for manufacturing a circuit with filled holes |
US5658830A (en) * | 1996-07-12 | 1997-08-19 | Vanguard International Semiconductor Corporation | Method for fabricating interconnecting lines and contacts using conformal deposition |
US5962341A (en) * | 1996-09-09 | 1999-10-05 | Nec Corporation | Semiconductor device and manufacturing method therefor |
US5998237A (en) * | 1996-09-17 | 1999-12-07 | Enthone-Omi, Inc. | Method for adding layers to a PWB which yields high levels of copper to dielectric adhesion |
US6121129A (en) * | 1997-01-15 | 2000-09-19 | International Business Machines Corporation | Method of contact structure formation |
US6284639B1 (en) * | 1997-02-14 | 2001-09-04 | Fraunhofer-Gesellschaft Zur Foerderung Der Angwandten Forschung E.V. | Method for forming a structured metallization on a semiconductor wafer |
DE19715501C1 (en) * | 1997-04-14 | 1998-06-25 | Fraunhofer Ges Forschung | Method for structuring thin metal layers. |
US6015520A (en) * | 1997-05-15 | 2000-01-18 | International Business Machines Corporation | Method for filling holes in printed wiring boards |
US6069068A (en) * | 1997-05-30 | 2000-05-30 | International Business Machines Corporation | Sub-quarter-micron copper interconnections with improved electromigration resistance and reduced defect sensitivity |
US6287954B1 (en) | 1997-05-30 | 2001-09-11 | International Business Machines Corporation | Method of forming copper interconnections with enhanced electromigration resistance and reduced defect sensitivity |
US6258710B1 (en) | 1997-05-30 | 2001-07-10 | International Business Machines Corporation | Sub-quarter-micron copper interconnections with improved electromigration resistance and reduced defect sensitivity |
US20020022246A1 (en) * | 1997-09-19 | 2002-02-21 | Szu-Min Lin | Container monitoring system |
US6110649A (en) * | 1997-11-19 | 2000-08-29 | International Business Machines Corporation | Process for manufacture of integrated circuit device |
US6093650A (en) * | 1997-12-17 | 2000-07-25 | Advanced Micro Devices, Inc. | Method for fully planarized conductive line for a stack gate |
EP0926721A2 (en) * | 1997-12-23 | 1999-06-30 | Siemens Aktiengesellschaft | Dual damascene with bond pads |
EP0926721A3 (en) * | 1997-12-23 | 2001-12-19 | Siemens Aktiengesellschaft | Dual damascene with bond pads |
US6197688B1 (en) | 1998-02-12 | 2001-03-06 | Motorola Inc. | Interconnect structure in a semiconductor device and method of formation |
US6316359B1 (en) | 1998-02-12 | 2001-11-13 | Motorola Inc. | Interconnect structure in a semiconductor device and method of formation |
FR2782839A1 (en) * | 1998-03-30 | 2000-03-03 | Sony Corp | Fabrication of a semiconductor device, especially an integrated circuit device, comprises forming a conductor in a concave opening by depositing an electroless first conductor film |
US6492722B1 (en) | 1998-06-04 | 2002-12-10 | Advanced Micro Devices, Inc. | Metallized interconnection structure |
US6153521A (en) * | 1998-06-04 | 2000-11-28 | Advanced Micro Devices, Inc. | Metallized interconnection structure and method of making the same |
US6274291B1 (en) * | 1998-11-18 | 2001-08-14 | International Business Machines Corporation | Method of reducing defects in I/C card and resulting card |
US20070284752A1 (en) * | 1998-12-21 | 2007-12-13 | Mou-Shiung Lin | Top layers of metal for high performance IC's |
US7863654B2 (en) | 1998-12-21 | 2011-01-04 | Megica Corporation | Top layers of metal for high performance IC's |
US8471384B2 (en) | 1998-12-21 | 2013-06-25 | Megica Corporation | Top layers of metal for high performance IC's |
US7999384B2 (en) | 1998-12-21 | 2011-08-16 | Megica Corporation | Top layers of metal for high performance IC's |
US8415800B2 (en) | 1998-12-21 | 2013-04-09 | Megica Corporation | Top layers of metal for high performance IC's |
US20070284753A1 (en) * | 1998-12-21 | 2007-12-13 | Mou-Shiung Lin | Top layers of metal for high performance IC's |
US8531038B2 (en) | 1998-12-21 | 2013-09-10 | Megica Corporation | Top layers of metal for high performance IC's |
US20070284751A1 (en) * | 1998-12-21 | 2007-12-13 | Mou-Shiung Lin | Top layers of metal for high performance IC's |
US8022545B2 (en) | 1998-12-21 | 2011-09-20 | Megica Corporation | Top layers of metal for high performance IC's |
US7884479B2 (en) | 1998-12-21 | 2011-02-08 | Megica Corporation | Top layers of metal for high performance IC's |
US8368204B2 (en) | 1998-12-21 | 2013-02-05 | Megica Corporation | Chip structure and process for forming the same |
US6331481B1 (en) | 1999-01-04 | 2001-12-18 | International Business Machines Corporation | Damascene etchback for low ε dielectric |
US6716363B1 (en) * | 1999-04-20 | 2004-04-06 | Seagate Technology Llc | Electrode patterning for a differential PZT activator |
US6016011A (en) * | 1999-04-27 | 2000-01-18 | Hewlett-Packard Company | Method and apparatus for a dual-inlaid damascene contact to sensor |
US7470865B2 (en) | 1999-05-27 | 2008-12-30 | Hoya Corporation | Multilayer printed wiring board and a process of producing same |
US20060000640A1 (en) * | 1999-05-27 | 2006-01-05 | Hoya Corporation | Multilayer printed wiring board and a process of producing same |
US20060191710A1 (en) * | 1999-05-27 | 2006-08-31 | Hoya Corporation | Multilayer printed wiring board and a process of producing same |
US20020100608A1 (en) * | 1999-05-27 | 2002-08-01 | Hoya Corporation | Multilayer printed wiring board and a process of producing same |
US6569604B1 (en) | 1999-06-30 | 2003-05-27 | International Business Machines Corporation | Blind via formation in a photoimageable dielectric material |
US6265075B1 (en) * | 1999-07-20 | 2001-07-24 | International Business Machines Corporation | Circuitized semiconductor structure and method for producing such |
US6258717B1 (en) * | 1999-07-30 | 2001-07-10 | International Business Machines Corporation | Method to produce high quality metal fill in deep submicron vias and lines |
US6303498B1 (en) | 1999-08-20 | 2001-10-16 | Taiwan Semiconductor Manufacturing Company | Method for preventing seed layer oxidation for high aspect gap fill |
US6746947B2 (en) | 1999-09-01 | 2004-06-08 | International Business Machines Corporation | Post-fuse blow corrosion prevention structure for copper fuses |
US6498385B1 (en) | 1999-09-01 | 2002-12-24 | International Business Machines Corporation | Post-fuse blow corrosion prevention structure for copper fuses |
US6635406B1 (en) * | 1999-11-02 | 2003-10-21 | Koninklijke Philips Electronics N.V. | Method of producing vertical interconnects between thin film microelectronic devices and products comprising such vertical interconnects |
US6610592B1 (en) * | 2000-04-24 | 2003-08-26 | Taiwan Semiconductor Manufacturing Company | Method for integrating low-K materials in semiconductor fabrication |
US6380087B1 (en) | 2000-06-19 | 2002-04-30 | Chartered Semiconductor Manufacturing Inc. | CMP process utilizing dummy plugs in damascene process |
US20080119029A1 (en) * | 2000-07-27 | 2008-05-22 | David Vincent Caletka | Wafer scale thin film package |
US6555296B2 (en) * | 2001-04-04 | 2003-04-29 | Siliconware Precision Industries Co., Ltd. | Fine pitch wafer bumping process |
US20030148604A1 (en) * | 2001-12-13 | 2003-08-07 | Mou-Shiung Lin | Chip structure and process for forming the same |
US8211791B2 (en) * | 2001-12-13 | 2012-07-03 | Megica Corporation | Method for fabricating circuitry component |
EP1519414A4 (en) * | 2002-07-03 | 2009-03-04 | Sony Corp | Multilayer wiring circuit module and method for fabricating the same |
EP1519414A1 (en) * | 2002-07-03 | 2005-03-30 | Sony Corporation | Multilayer wiring circuit module and method for fabricating the same |
US20070145568A1 (en) * | 2002-07-03 | 2007-06-28 | Sony Corporation | Multi-layer interconnection circuit module and manufacturing method thereof |
US8524368B2 (en) | 2003-07-09 | 2013-09-03 | Wisconsin Alumni Research Foundation | Charge-dynamic polymers and delivery of anionic compounds |
US20050027064A1 (en) * | 2003-07-09 | 2005-02-03 | Wisconsin Alumni Research Foundation | Charge-dynamic polymers and delivery of anionic compounds |
US20110117138A1 (en) * | 2003-07-09 | 2011-05-19 | Wisconsin Alumni Research Foundation | Charge-dynamic polymers and delivery of anionic compounds |
US8097277B2 (en) | 2003-07-09 | 2012-01-17 | Wisconsin Alumni Research Foundation | Charge-dynamic polymers and delivery of anionic compounds |
US7883720B2 (en) | 2003-07-09 | 2011-02-08 | Wisconsin Alumni Research Foundation | Charge-dynamic polymers and delivery of anionic compounds |
CN1855418B (en) * | 2005-04-20 | 2010-05-12 | 上海集成电路研发中心有限公司 | Use of Dimashg process in production of integrated circuits |
US8834918B2 (en) | 2007-01-22 | 2014-09-16 | Wisconsin Alumni Research Foundation | Modified multilayered film |
US20080286345A1 (en) * | 2007-01-22 | 2008-11-20 | Lynn David M | Modified multilayered film |
US8574420B2 (en) | 2007-10-09 | 2013-11-05 | Wisconsin Alumni Research Foundation | Ultrathin multilayered films for controlled release of anionic reagents |
US8071210B2 (en) | 2007-10-09 | 2011-12-06 | Wiscousin Alumni Research Foundation | Covalent assembly of ultrathin polymeric films |
WO2009049092A1 (en) * | 2007-10-09 | 2009-04-16 | Wisconsin Alumni Research Foundation | Covalent assembly of ultrathin polymeric films |
US20090105375A1 (en) * | 2007-10-09 | 2009-04-23 | Lynn David M | Ultrathin Multilayered Films for Controlled Release of Anionic Reagents |
US20090170179A1 (en) * | 2007-10-09 | 2009-07-02 | Lynn David M | Covalent assembly of ultrathin polymeric films |
US20120255769A1 (en) * | 2008-02-18 | 2012-10-11 | Samsung Electro-Mechanics Co., Ltd. | Printed circuit board |
US20090205862A1 (en) * | 2008-02-18 | 2009-08-20 | Samsung Electro-Mechanics Co., Ltd. | Printed circuit board and manufacturing method thereof |
US8220149B2 (en) * | 2008-02-18 | 2012-07-17 | Samsung Electro-Mechanics Co., Ltd. | Method of manufacturing a printed circuit board |
US9332650B2 (en) | 2008-04-30 | 2016-05-03 | Panasonic Corporation | Method of producing multilayer circuit board |
EP2469990B1 (en) * | 2008-04-30 | 2014-01-15 | Panasonic Corporation | Method of producing ciruit board by additive method. |
US20100048736A1 (en) * | 2008-06-05 | 2010-02-25 | Xianghui Liu | Anionic charge-dynamic polymers for release of cationic agents |
US8324333B2 (en) | 2008-06-05 | 2012-12-04 | Wisconsin Alumni Research Foundation | Anionic charge-dynamic polymers for release of cationic agents |
US8716422B2 (en) | 2008-06-05 | 2014-05-06 | Wisconsin Alumni Research Foundation | Anionic charge-dynamic polymers for release of cationic agents |
US9082438B2 (en) | 2008-12-02 | 2015-07-14 | Panasonic Corporation | Three-dimensional structure for wiring formation |
US8698003B2 (en) | 2008-12-02 | 2014-04-15 | Panasonic Corporation | Method of producing circuit board, and circuit board obtained using the manufacturing method |
US9332642B2 (en) | 2009-10-30 | 2016-05-03 | Panasonic Corporation | Circuit board |
US9351402B2 (en) | 2009-10-30 | 2016-05-24 | Panasonic Corporation | Circuit board, and semiconductor device having component mounted on circuit board |
US8929092B2 (en) | 2009-10-30 | 2015-01-06 | Panasonic Corporation | Circuit board, and semiconductor device having component mounted on circuit board |
US20110115047A1 (en) * | 2009-11-13 | 2011-05-19 | Francois Hebert | Semiconductor process using mask openings of varying widths to form two or more device structures |
US20110209899A1 (en) * | 2010-02-27 | 2011-09-01 | Hill Rodney L | Metal Interconnect Structure with a Side Wall Spacer that Protects an ARC Layer and a Bond Pad From Corrosion and Method of Forming the Metal Interconnect Structure |
US8282846B2 (en) * | 2010-02-27 | 2012-10-09 | National Semiconductor Corporation | Metal interconnect structure with a side wall spacer that protects an ARC layer and a bond pad from corrosion and method of forming the metal interconnect structure |
US20160021736A1 (en) * | 2014-07-21 | 2016-01-21 | Samsung Electro-Mechanics Co., Ltd. | Printed circuit board and method of manufacturing the same |
US20160037638A1 (en) * | 2014-08-04 | 2016-02-04 | Minebea Co., Ltd. | Flexible printed circuit board |
US9888583B2 (en) * | 2014-08-04 | 2018-02-06 | Minebea Co., Ltd. | Flexible printed circuit board |
US9684237B2 (en) * | 2014-08-19 | 2017-06-20 | International Business Machines Corporation | Circuit board formation using organic substrates |
US20160081187A1 (en) * | 2014-08-19 | 2016-03-17 | International Business Machines Corporation | Circuit board formation using organic substrates |
US9760002B2 (en) * | 2014-08-19 | 2017-09-12 | International Business Machines Corporation | Circuit board formation using organic substrates |
US20160057857A1 (en) * | 2014-08-19 | 2016-02-25 | International Business Machines Corporation | Circuit board formation using organic substrates |
US9502303B2 (en) * | 2015-04-09 | 2016-11-22 | United Microelectronics Corp. | Method for manufacturing semiconductor device with a barrier layer having overhung portions |
US10957615B2 (en) * | 2016-03-31 | 2021-03-23 | Electro Scientific Industries, Inc | Laser-seeding for electro-conductive plating |
US20190019736A1 (en) * | 2016-03-31 | 2019-01-17 | Electro Scientific Industries, Inc. | Laser-seeding for electro-conductive plating |
US10342142B2 (en) | 2017-07-28 | 2019-07-02 | International Business Machines Corporation | Implementing customized PCB via creation through use of magnetic pads |
US10433431B2 (en) | 2017-07-28 | 2019-10-01 | International Business Machines Corporation | Implementing customized PCB via creation through use of magnetic pads |
US20190304889A1 (en) * | 2018-03-30 | 2019-10-03 | Intel Corporation | Lithographically defined vertical interconnect access (via) in dielectric pockets in a package substrate |
US11640934B2 (en) * | 2018-03-30 | 2023-05-02 | Intel Corporation | Lithographically defined vertical interconnect access (VIA) in dielectric pockets in a package substrate |
US20200219804A1 (en) * | 2019-01-09 | 2020-07-09 | Intel Corporation | Selectable vias for back end of line interconnects |
US11670588B2 (en) * | 2019-01-09 | 2023-06-06 | Intel Corporation | Selectable vias for back end of line interconnects |
US11737208B2 (en) * | 2019-02-06 | 2023-08-22 | Intel Corporation | Microelectronic assemblies having conductive structures with different thicknesses |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5266446A (en) | Method of making a multilayer thin film structure | |
EP0459665B1 (en) | Manufacturing method for a multilayer wiring board | |
EP0457501B1 (en) | Method of manufacturing a multilayer wiring board | |
US5254493A (en) | Method of fabricating integrated resistors in high density substrates | |
US4920639A (en) | Method of making a multilevel electrical airbridge interconnect | |
JP3486184B2 (en) | Chip carrier substrate | |
US5120572A (en) | Method of fabricating electrical components in high density substrates | |
US6165629A (en) | Structure for thin film interconnect | |
US5118385A (en) | Multilayer electrical interconnect fabrication with few process steps | |
US5106461A (en) | High-density, multi-level interconnects, flex circuits, and tape for tab | |
US4980034A (en) | High-density, multi-level interconnects, flex circuits, and tape for TAB | |
US5187119A (en) | Multichip module and integrated circuit substrates having planarized patterned surfaces | |
US5209817A (en) | Selective plating method for forming integral via and wiring layers | |
EP0450381B1 (en) | Multilayer interconnection structure | |
EP0290222B1 (en) | A multilayer interconnection system for multichip high performance semiconductor packaging | |
US5556812A (en) | Connection and build-up technique for multichip modules | |
JPH11274407A (en) | Electronic component structure and manufacture of thin film multilayered capacitor | |
JPH11509990A (en) | How to make a raised metal contact on an electrical circuit | |
JPH0923065A (en) | Thin film multilayered wiring board and its manufacture | |
EP0557278B1 (en) | A method of making a multilayer thin film structure | |
JPH04283992A (en) | Manufacture of printed circuit board | |
US5208656A (en) | Multilayer wiring substrate and production thereof | |
US5127986A (en) | High power, high density interconnect method and apparatus for integrated circuits | |
EP0526450A1 (en) | Multilayer thin film wiring process featuring self-alignment of vias | |
JPH08250857A (en) | Manufacture of multilayer interconnection board |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20051130 |