US5034743A - AC encoded signal to digital converter - Google Patents

AC encoded signal to digital converter Download PDF

Info

Publication number
US5034743A
US5034743A US07/390,585 US39058589A US5034743A US 5034743 A US5034743 A US 5034743A US 39058589 A US39058589 A US 39058589A US 5034743 A US5034743 A US 5034743A
Authority
US
United States
Prior art keywords
signal
signals
encoded
analog
converter
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US07/390,585
Inventor
James G. Deppe
Joseph R. Biel
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Flight Visions Inc
Original Assignee
Flight Visions Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Flight Visions Inc filed Critical Flight Visions Inc
Priority to US07/390,585 priority Critical patent/US5034743A/en
Assigned to FLIGHT VISIONS INCORPORATED reassignment FLIGHT VISIONS INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: BIEL, JOSEPH R., DEPPE, JAMES G.
Application granted granted Critical
Publication of US5034743A publication Critical patent/US5034743A/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/64Analogue/digital converters with intermediate conversion to phase of sinusoidal or similar periodical signals
    • H03M1/645Analogue/digital converters with intermediate conversion to phase of sinusoidal or similar periodical signals for position encoding, e.g. using resolvers or synchros

Definitions

  • the present invention relates generally to the field of analog to digital conversion and more particularly to novel method and circuitry for converting analog ac encoded signals such as synchro and resolver signals into corresponding digital values.
  • Ac synchros are widely utilized in the prior art to sense the actual angular position of a shaft or other mechanical device, such as the shaft of an aircraft instrument.
  • the synchro angle information resides in the relative magnitude and phase between three line to line synchro stator voltages.
  • the rotary winding of each synchro stator is energized with a known magnitude, known frequency ac reference signal.
  • the three synchro voltages S 1 , S 2 , and S 3 are induced in the three stator windings.
  • the amplitude of the voltage signals induced in each of the synchro stator windings is dependent upon the turns ratio between the rotor and stator and on the synchro position angle ( ⁇ ), e.g., the instrument shaft position angle.
  • the stator winding voltages are compared to provide differential signals representative of the voltage between each of the two stator windings.
  • cos ⁇ t is the synchro reference signal
  • the differential synchro signals are sinusoids at the same frequency as the synchro reference ac signal, but with an amplitude which is modulated in dependence upon the value of the synchro angle ⁇ . This is one of a number of techniques for encoding angular position information in a set of ac encoded signals.
  • the three synchro signals are converted by precision Scott T transformer to a resolver format which constitutes two output voltages whose amplitudes are proportional to the sine and the cosine of the synchro angle ⁇ (i.e., sin ⁇ cos ⁇ t; cos ⁇ cos ⁇ t).
  • the sine and cosine resolver signals are then processed using one of a number of known techniques to extract the angle value.
  • One prior art technique includes phase shifting the sine and cosine signals by known opposite phase shift values.
  • the difference magnitude between the two phase shifted signals is representative of the synchro angle value, and is obtained by converting the phase shifted signal to a pulse width modulated signal with a duty cycle dependent on the difference signal magnitude.
  • the pulse width modulated signal is converted into digital word by counting the number of known frequency clock pulses within the on portion of the pulse width modulated signal.
  • the total count value is directly proportional to the synchro angle value, and may be read directly as a digital word.
  • An alternative method is to ratio the sine and cosine signals into a tangent or cotangent equivalent, which is converted to a digital signal equivalent and then processed to generate a synchro angle value.
  • Another approach uses a successive approximation method to convert the sine and cosine signals to a digital angle value using hybrid circuitry.
  • One prior art technique avoids the use of a Scott T network by obtaining a digital representation of the ratio of the smaller of the difference signal magnitudes between each of two stator winding voltage signals and a third stator winding voltage selected as a reference, divided by the larger. Then, based on the range of the synchro angle value, a signal processor processes the digital ratio signal and the angle range to determine the synchro angle value.
  • an ac encoded signal to digital converter for converting to digital angular position value an encoded analog signal comprising at least two ac signals related in amplitude and phase to an associated angular position and a reference ac signal.
  • the converter includes a demodulator responsive to the ac signals for demodulating each ac signal to thereby generate a corresponding dc voltage representative of the magnitude and phase relative to the reference signal for each respective ac signal.
  • An analog to digital converter is then used to digitize each of the corresponding dc voltages to produce respective digital values and a digital processor is then utilized for processing the digital values to obtain a corresponding digital angular position value.
  • Alternate embodiments are provided to convert synchro signals or resolver signals to digital angular position values.
  • FIG. 1 is a block diagram of a specific embodiment of an ac encoded signal to digital converter in accordance with the invention.
  • FIG. 2 is a block diagram of an alternative embodiment of an ac encoded signal to digital converter in accordance with the invention.
  • FIG. 3 is a detailed circuit schematic of a specific embodiment of a synchro signal demodulator circuit in accordance with the invention.
  • FIG. 4 is a flow diagram of a specific embodiment of the processing methodology for the signal processor illustrated in FIGS. 1 and 2 for processing synchro signals.
  • FIG. 5 is a detailed flow diagram of a specific embodiment of the processing methodology for the processors shown in FIGS. 1 and 2 for a resolver converter in accordance with the invention.
  • FIG. 1 there is shown a specific embodiment of an ac encoded signal to digital converter 10 suitable for converting ac resolver or ac synchro signals to the encoded position angle value in digital form.
  • an ac synchro signal three synchro signals, S 1 , S 2 , S 3 , are coupled, as shown, to a demodulator circuit 12.
  • the three synchro signals encode an angle over a range of 0° to 360° by modulation of the amplitude of the three signals with the modulation being dependent upon the position angle ⁇ .
  • the three synchro signals and the reference signal are coupled to the demodulator 12 which generates a dc voltage for each of the three input signals which is directly proportional to the magnitude of the corresponding input signal, and which is negative if the phase is 180° out of phase with the reference signal.
  • the demodulator 12 comprises a synchronous amplitude demodulator.
  • the demodulator 12 also provides filtering so that the output dc values, V 1 , V 2 , V 3 , corresponding respectively to the input signals S 1 , S 2 , S 3 may then be coupled to an A/D converter 14 including an analog multiplexer 16, as shown.
  • the analog multiplexer 16 couples each of the three dc signals, V 1 , V 2 , V 3 , to the A/D converter 14 under control of a processor 18.
  • the A/D converter converts the dc values to a digital value which is coupled as shown to the processor 18.
  • Processor 18 is programmed to process the three synchro signals that are coupled in digital form to extract the encoded angle value.
  • the processor 18 may also perform other functions if desired or may be a dedicated special purpose processor.
  • the entire system of FIG. 1 may be integrated as a single monolithic integrated circuit requiring only the addition of external capacitors.
  • the resulting digital angular value is appropriately formatted by the processor 18 and output to an output device 20 which may be a CRT display, LCD display, printer, or other output device.
  • an output device 20 which may be a CRT display, LCD display, printer, or other output device.
  • the circuitry functions in exactly the same manner except there are only two input signals, i.e., S 1 , S 2 , and consequently only two dc voltage values generated by the demodulator 12, i.e., V 1 , V 2
  • the microprocessor program is accordingly modified to convert the two digitized resolver signals to a digital angular value.
  • FIG. 2 illustrates an alternative embodiment in which an existing data acquisition system 30 provides the analog to digital conversion and processing capability.
  • Virtually any acquisition system comprising an A/D converter and processing capability sufficient to process digital data using trigonometric functions can provide the conversion and processing capability suitable to practice the invention.
  • the illustrated embodiment comprises a head-up display (HUD) system 30 wherein a variety of aircraft instrument readings are acquired and displayed on a head-up display in front of the pilot.
  • Many of the instrument readings of aircraft instruments have traditionally been rotational display instruments which are encoded as synchro signals, while some are in other formats.
  • sets of ac synchro signals 32 from various instruments are coupled to demodulator circuits 34 along with a synchro reference signal 33.
  • the demodulator circuits 34 convert each set of synchro signals (S 1 , S 2 , S 3 ) to three corresponding dc values (V 1 , V 2 , V 3 ), each of which is proportional to the amplitude of each corresponding synchro signal and each of which is negative whenever it is 180° out of phase with the synchro reference signal 33.
  • the corresponding dc values (V 1 , V 2 , V 3 ), as well as other analog inputs 36 are coupled, as shown, to an analog multiplexer 38.
  • a select signal is coupled to the analog multiplexer 38 via a line 42 from a HUD processing computer 50, which in the illustrated embodiment may comprise a microprocessor (e.g., a Motorola 68000), to permit input selection by the computer 50, as shown.
  • the multiplexer 38 selectively couples each analog input to an A/D converter 40 (e.g., a model AD574 marketed by Analog Devices).
  • the A/D converter 40 converts the analog input to digital data which is then coupled from the output 42 to the processor 50 and is temporarily stored by the processor 50.
  • the processor 50 may include random access memory (RAM) for temporary storage and read only memory (ROM) for permanent storage of program instructions and program data.
  • RAM random access memory
  • ROM read only memory
  • the digital data from the A/D converter 40 is then processed using the stored program to obtain the desired form of the digital data which is then coupled to a display system 60 for display.
  • the display system 60 comprises a CRT display optically coupled to a head-up display combiner (not shown).
  • the dc signals (V 1 , V 2 , V 3 ) are coupled to the A/D converter 40 and the resulting digital signals are coupled to the processor 50.
  • the programmed processor determines the angular position value corresponding to the values of V 1 , V 2 , and V 3 .
  • a simple converter comprising the demodulator circuitry 34 can be used to convert the ac synchro signals to a form which permits processing by an A/D converter and processor which otherwise exist in a system. This permits reduced cost, weight, volume, and power usage by the circuit while retaining high reliability and making use of existing processing capability. If a resolver encoded
  • FIG. 3 there is shown a detailed schematic diagram of the demodulator circuit 12 or a demodulator of the circuitry 34 for each set of synchro signals.
  • the three ac synchro signals, S 1 , S 2 , S 3 are coupled respectively to the inputs of three identical high pass filters 72, 74, 76, as shown.
  • the high pass filter 72 representative of all three filters, comprises a capacitor 78 (e.g., 1 ⁇ f) and a resistor 80 (e.g., 3 M ⁇ ) configured as shown.
  • the high pass filters remove any dc component of the input signal and couple a respective ac synchro signal to the input of a respective amplifier 82, 84, 86, each configured to provide an identical gain of two in the illustrated embodiment.
  • Each amplifier 82, 84, 86 comprises a conventional operational amplifier (e.g., a TL074 marketed by Texas Instruments) and a resistor network (e.g., each resistor or resistor/pot combination approximately 220 k ⁇ ) configured to provide a gain of two for each amplifier in the illustrated embodiment.
  • Two of the three amplifiers 84, 86 include trimmer resistors 88, 90 to permit matching of the gain of all three amplifiers.
  • Each filter/amp combination provides a high input impedance.
  • An additional high input impedance amplifier 92 (e.g., an TL074) is provided to amplify the reference signal which is then coupled directly to a reference signal input to each of three demodulators 94, 96, 98 (e.g., an AD630 marketed by Analog Devices), as shown.
  • the outputs of each of the amplifiers 82, 84, 86 are coupled respectively to an input of a respective demodulator 94, 96, 98.
  • the demodulators 94, 96, 98 are configured in known manner to function as synchronous amplitude demodulators so as to produce an output signal at each respective output port 100, 102, 104.
  • This output signal is a full wave rectified version of the input ac signal inverted if the input ac signal is 180° out of phase with the reference.
  • These rectified signals are then coupled through a respective low pass filter 106, 108, 110 to remove any ripple and provide a dc voltage, the absolute value of which is proportional to the amplitude of the input ac signal.
  • the resulting signal at the outputs of the low pass filters 106, 108, 110 is a dc value proportional to the amplitude of the input signal but negative if the input ac is 180° out of phase with the reference signal.
  • This resulting dc voltage (V 1 , V 2 , V 3 ) is then coupled to the A/D converter and used by the processor to determine the corresponding synchro angle ⁇ . If resolver signals are to be converted, only two input signals, S 1 , S 2 , need to be converted using only two demodulator circuits. The resulting two dc voltages, V 1 , V 2 , are used by the processor to determine the encoded angle.
  • FIG. 4 is a block diagram illustrating a specific example of the methodology for determining the encoded angular position value from the three dc synchro signals V 1 , V 2 , V 3 .
  • a decision is subsequently performed at block 154 to determine if the absolute value of y is less than or equal to the absolute value of x, and if the result is negative, the position angle value ⁇ is set equal to tan -1 (x/y), as shown at block 156, while if the result is affirmative, the angle value ⁇ is set equal to 90° tan -1 (y/x), as illustrated at block 158. In either event, program control continues to a decision block 160 where a decision is performed to determine whether ⁇ is less than zero.
  • is set equal to ⁇ +180°, as shown at block 162 and if the result is negative, program control proceeds to decision block 164, as shown to determine if x is less than zero and ⁇ is not equal to zero. If both conditions are true, ⁇ is set equal to ⁇ +180°, as shown at block 166, and if not, program flow proceeds directly to decision block 168 to determine if y is less than zero and ⁇ is equal to zero. If the result is affirmative, ⁇ is set equal to 180°, as illustrated by block 170, and if the result is negative, ⁇ is not changed. The routine is subsequently exited with the output of the digital angle value ⁇ as illustrated at block 172.
  • FIG. 5 there is shown a block diagram illustrating a specific example of the program methodology for determining the encoded angular position value from the two dc resolver signals V 1 , V 2 .
  • is set equal to ⁇ +180°, as shown at block 212 and if the result is negative, program control proceeds directly to decision block 213 to determine if x is less than zero and ⁇ is not equal to zero. If both conditions are true, ⁇ is set equal to ⁇ +180°, as shown at block 214, and if not, program flow proceeds directly to decision block 216 to determine if y is less than zero and ⁇ is equal to zero. If the result is affirmative, ⁇ is set equal to 180°, as illustrated by block 218, and if the result is negative, ⁇ is not changed. The routine is subsequently exited with the output of the digital angle value ⁇ , as illustrated at block 220.

Abstract

An ac encoded signal to digital converter suitable for converting ac synchro or resolver signals to a corresponding digital angle value. A synchronous demodulator including a high pass input filter and low pass output filter utilizes the associated reference excitation signal to convert the individual ac encoded signals to corresponding dc values. The absolute value of the dc values are proportional to the amplitude of each of the respective ac encoded signals, but the dc value is negative if the ac encoded signal is 180° out of phase with the reference excitation signal. These dc values are subsequently digitized and digitally processed based on their trigonometric relationship to extract the encoded angular position value.

Description

The present invention relates generally to the field of analog to digital conversion and more particularly to novel method and circuitry for converting analog ac encoded signals such as synchro and resolver signals into corresponding digital values.
Ac synchros are widely utilized in the prior art to sense the actual angular position of a shaft or other mechanical device, such as the shaft of an aircraft instrument. The synchro angle information resides in the relative magnitude and phase between three line to line synchro stator voltages. The rotary winding of each synchro stator is energized with a known magnitude, known frequency ac reference signal. The three synchro voltages S1, S2, and S3 are induced in the three stator windings. The amplitude of the voltage signals induced in each of the synchro stator windings is dependent upon the turns ratio between the rotor and stator and on the synchro position angle (α), e.g., the instrument shaft position angle. By comparing the amplitude and relative phase of the voltage induced in each of the three stator winding pairs, the value of α is uniquely determined.
Typically, the stator winding voltages are compared to provide differential signals representative of the voltage between each of the two stator windings. Thus, if cos φt is the synchro reference signal, the three possible pairs are related as V1 -V3 =Vm sinαcos φt; V3 -V2 =Vm sin (α+120°).cos φt; V2 -V1 =Vm sin (α+240°) .cos φt. Thus, the differential synchro signals are sinusoids at the same frequency as the synchro reference ac signal, but with an amplitude which is modulated in dependence upon the value of the synchro angle α. This is one of a number of techniques for encoding angular position information in a set of ac encoded signals.
In prior art synchro signal to digital converters, the three synchro signals are converted by precision Scott T transformer to a resolver format which constitutes two output voltages whose amplitudes are proportional to the sine and the cosine of the synchro angle α (i.e., sin α cos φt; cos α cos φt). The sine and cosine resolver signals are then processed using one of a number of known techniques to extract the angle value. One prior art technique includes phase shifting the sine and cosine signals by known opposite phase shift values. The difference magnitude between the two phase shifted signals is representative of the synchro angle value, and is obtained by converting the phase shifted signal to a pulse width modulated signal with a duty cycle dependent on the difference signal magnitude. The pulse width modulated signal is converted into digital word by counting the number of known frequency clock pulses within the on portion of the pulse width modulated signal. The total count value is directly proportional to the synchro angle value, and may be read directly as a digital word.
An alternative method is to ratio the sine and cosine signals into a tangent or cotangent equivalent, which is converted to a digital signal equivalent and then processed to generate a synchro angle value. Another approach uses a successive approximation method to convert the sine and cosine signals to a digital angle value using hybrid circuitry. One prior art technique avoids the use of a Scott T network by obtaining a digital representation of the ratio of the smaller of the difference signal magnitudes between each of two stator winding voltage signals and a third stator winding voltage selected as a reference, divided by the larger. Then, based on the range of the synchro angle value, a signal processor processes the digital ratio signal and the angle range to determine the synchro angle value.
These prior art techniques make use of complex circuitry typically requiring a Scott T network or transformer and precision circuitry resulting in complex hybrid circuits which are both expensive and bulky. Further, existing data acquisition systems typically utilize conventional analog to digital (A/D) converters in combination with a signal processor to handle all of the various types of input signals in a system. Thus, such systems have existing A/D converters and digital processors which can be used to convert synchro and resolver signals but which are not fully utilized by existing prior art systems.
It is accordingly an object of the present invention to provide a novel analog to digital converter for converting encoded ac signals such as resolver and synchro signals to a digital representation of the encoded angle while eliminating the use of Scott T networks.
It is another object of the invention to provide a novel encoded ac signal to digital converter which reduces cost, size and weight and take advantage of existing system A/D conversion and signal processing capabilities.
It is yet another object of the invention to provide an encoded ac signal to digital converter in which synchronous demodulation is used to convert the ac signals to corresponding dc values which are then digitized and digitally processed to extract the encoded angular position value.
Accordingly, in accordance with one embodiment of the invention, there is provided an ac encoded signal to digital converter for converting to digital angular position value an encoded analog signal comprising at least two ac signals related in amplitude and phase to an associated angular position and a reference ac signal. The converter includes a demodulator responsive to the ac signals for demodulating each ac signal to thereby generate a corresponding dc voltage representative of the magnitude and phase relative to the reference signal for each respective ac signal. An analog to digital converter is then used to digitize each of the corresponding dc voltages to produce respective digital values and a digital processor is then utilized for processing the digital values to obtain a corresponding digital angular position value. Alternate embodiments are provided to convert synchro signals or resolver signals to digital angular position values.
BRIEF DESCRIPTION OF THE DRAWINGS
The invention, together with further objects and advantages thereof, may be understood by reference to the following detailed description taken in conjunction with the accompanying drawings.
FIG. 1 is a block diagram of a specific embodiment of an ac encoded signal to digital converter in accordance with the invention.
FIG. 2 is a block diagram of an alternative embodiment of an ac encoded signal to digital converter in accordance with the invention.
FIG. 3 is a detailed circuit schematic of a specific embodiment of a synchro signal demodulator circuit in accordance with the invention.
FIG. 4 is a flow diagram of a specific embodiment of the processing methodology for the signal processor illustrated in FIGS. 1 and 2 for processing synchro signals.
FIG. 5 is a detailed flow diagram of a specific embodiment of the processing methodology for the processors shown in FIGS. 1 and 2 for a resolver converter in accordance with the invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
Referring now to FIG. 1, there is shown a specific embodiment of an ac encoded signal to digital converter 10 suitable for converting ac resolver or ac synchro signals to the encoded position angle value in digital form. In case of an ac synchro signal, three synchro signals, S1, S2, S3, are coupled, as shown, to a demodulator circuit 12. The three synchro signals encode an angle over a range of 0° to 360° by modulation of the amplitude of the three signals with the modulation being dependent upon the position angle α. The three synchro signals and the reference signal are coupled to the demodulator 12 which generates a dc voltage for each of the three input signals which is directly proportional to the magnitude of the corresponding input signal, and which is negative if the phase is 180° out of phase with the reference signal. Thus, the demodulator 12 comprises a synchronous amplitude demodulator.
The demodulator 12 also provides filtering so that the output dc values, V1, V2, V3, corresponding respectively to the input signals S1, S2, S3 may then be coupled to an A/D converter 14 including an analog multiplexer 16, as shown. The analog multiplexer 16 couples each of the three dc signals, V1, V2, V3, to the A/D converter 14 under control of a processor 18. The A/D converter converts the dc values to a digital value which is coupled as shown to the processor 18. Processor 18 is programmed to process the three synchro signals that are coupled in digital form to extract the encoded angle value. The processor 18 may also perform other functions if desired or may be a dedicated special purpose processor. The entire system of FIG. 1 may be integrated as a single monolithic integrated circuit requiring only the addition of external capacitors.
The resulting digital angular value is appropriately formatted by the processor 18 and output to an output device 20 which may be a CRT display, LCD display, printer, or other output device. In the case of a resolver signal in which there are only two ac signals and an ac reference, the circuitry functions in exactly the same manner except there are only two input signals, i.e., S1, S2, and consequently only two dc voltage values generated by the demodulator 12, i.e., V1, V2 The microprocessor program is accordingly modified to convert the two digitized resolver signals to a digital angular value.
FIG. 2 illustrates an alternative embodiment in which an existing data acquisition system 30 provides the analog to digital conversion and processing capability. Virtually any acquisition system comprising an A/D converter and processing capability sufficient to process digital data using trigonometric functions can provide the conversion and processing capability suitable to practice the invention. The illustrated embodiment comprises a head-up display (HUD) system 30 wherein a variety of aircraft instrument readings are acquired and displayed on a head-up display in front of the pilot. Many of the instrument readings of aircraft instruments have traditionally been rotational display instruments which are encoded as synchro signals, while some are in other formats. Thus, as shown in FIG. 2, sets of ac synchro signals 32 from various instruments are coupled to demodulator circuits 34 along with a synchro reference signal 33. The demodulator circuits 34 convert each set of synchro signals (S1, S2, S3) to three corresponding dc values (V1, V2, V3), each of which is proportional to the amplitude of each corresponding synchro signal and each of which is negative whenever it is 180° out of phase with the synchro reference signal 33.
The corresponding dc values (V1, V2, V3), as well as other analog inputs 36 are coupled, as shown, to an analog multiplexer 38. A select signal is coupled to the analog multiplexer 38 via a line 42 from a HUD processing computer 50, which in the illustrated embodiment may comprise a microprocessor (e.g., a Motorola 68000), to permit input selection by the computer 50, as shown. Thus, under control of the computer 50, the multiplexer 38 selectively couples each analog input to an A/D converter 40 (e.g., a model AD574 marketed by Analog Devices). The A/D converter 40 converts the analog input to digital data which is then coupled from the output 42 to the processor 50 and is temporarily stored by the processor 50. The processor 50 may include random access memory (RAM) for temporary storage and read only memory (ROM) for permanent storage of program instructions and program data. The digital data from the A/D converter 40 is then processed using the stored program to obtain the desired form of the digital data which is then coupled to a display system 60 for display. In the illustrated embodiment, the display system 60 comprises a CRT display optically coupled to a head-up display combiner (not shown).
In the illustrated embodiment, when a synchroencoded instrument is selected, the dc signals (V1, V2, V3) are coupled to the A/D converter 40 and the resulting digital signals are coupled to the processor 50. Using trigonometric relationships between the signals V1, V2, V3, the programmed processor determines the angular position value corresponding to the values of V1, V2, and V3. In this manner, a simple converter comprising the demodulator circuitry 34 can be used to convert the ac synchro signals to a form which permits processing by an A/D converter and processor which otherwise exist in a system. This permits reduced cost, weight, volume, and power usage by the circuit while retaining high reliability and making use of existing processing capability. If a resolver encoded
signal is to be processed, only two inputs (S1, S2) are required to be demodulated, and the processing method is modified to process resolver signals V1 and V2, as described in detail hereinafter.
Referring now to FIG. 3, there is shown a detailed schematic diagram of the demodulator circuit 12 or a demodulator of the circuitry 34 for each set of synchro signals. The three ac synchro signals, S1, S2, S3 are coupled respectively to the inputs of three identical high pass filters 72, 74, 76, as shown. The high pass filter 72, representative of all three filters, comprises a capacitor 78 (e.g., 1 μf) and a resistor 80 (e.g., 3 MΩ) configured as shown. The high pass filters remove any dc component of the input signal and couple a respective ac synchro signal to the input of a respective amplifier 82, 84, 86, each configured to provide an identical gain of two in the illustrated embodiment. Each amplifier 82, 84, 86 comprises a conventional operational amplifier (e.g., a TL074 marketed by Texas Instruments) and a resistor network (e.g., each resistor or resistor/pot combination approximately 220 kΩ) configured to provide a gain of two for each amplifier in the illustrated embodiment. Two of the three amplifiers 84, 86 include trimmer resistors 88, 90 to permit matching of the gain of all three amplifiers. Each filter/amp combination provides a high input impedance.
An additional high input impedance amplifier 92 (e.g., an TL074) is provided to amplify the reference signal which is then coupled directly to a reference signal input to each of three demodulators 94, 96, 98 (e.g., an AD630 marketed by Analog Devices), as shown. In addition, the outputs of each of the amplifiers 82, 84, 86 are coupled respectively to an input of a respective demodulator 94, 96, 98. The demodulators 94, 96, 98 are configured in known manner to function as synchronous amplitude demodulators so as to produce an output signal at each respective output port 100, 102, 104. This output signal is a full wave rectified version of the input ac signal inverted if the input ac signal is 180° out of phase with the reference. These rectified signals are then coupled through a respective low pass filter 106, 108, 110 to remove any ripple and provide a dc voltage, the absolute value of which is proportional to the amplitude of the input ac signal.
The resulting signal at the outputs of the low pass filters 106, 108, 110 is a dc value proportional to the amplitude of the input signal but negative if the input ac is 180° out of phase with the reference signal. This resulting dc voltage (V1, V2, V3) is then coupled to the A/D converter and used by the processor to determine the corresponding synchro angle α. If resolver signals are to be converted, only two input signals, S1, S2, need to be converted using only two demodulator circuits. The resulting two dc voltages, V1, V2, are used by the processor to determine the encoded angle.
The digitized dc synchro values (V1, V2, V3) are processed by the processor to determine in digital form the encoded synchro angular value α. FIG. 4 is a block diagram illustrating a specific example of the methodology for determining the encoded angular position value from the three dc synchro signals V1, V2, V3. As illustrated by block 150, the digitized values of V1, V2, and V3 are first loaded by the processor. Values of x and y are then calculated based upon the relationship x=.866 (V1 -V2) and y=.5·V1 + .5·V3 -V2, as illustrated at block 152. Each of these equations is derived based on the trigonometric relationship between V1, V2, and V3. A decision is subsequently performed at block 154 to determine if the absolute value of y is less than or equal to the absolute value of x, and if the result is negative, the position angle value α is set equal to tan-1 (x/y), as shown at block 156, while if the result is affirmative, the angle value α is set equal to 90° tan-1 (y/x), as illustrated at block 158. In either event, program control continues to a decision block 160 where a decision is performed to determine whether α is less than zero. If the result is affirmative, α is set equal to α+180°, as shown at block 162, and if the result is negative, program control proceeds to decision block 164, as shown to determine if x is less than zero and α is not equal to zero. If both conditions are true, α is set equal to α+180°, as shown at block 166, and if not, program flow proceeds directly to decision block 168 to determine if y is less than zero and α is equal to zero. If the result is affirmative, α is set equal to 180°, as illustrated by block 170, and if the result is negative, α is not changed. The routine is subsequently exited with the output of the digital angle value α as illustrated at block 172.
Referring now to FIG. 5, there is shown a block diagram illustrating a specific example of the program methodology for determining the encoded angular position value from the two dc resolver signals V1, V2. As illustrated at block 200, the digitized values of V1, V2 are first loaded by the processor after which values of x and y are calculated according to the relationships, x=V1 and y=V2, as illustrated at block 202. A decision is subsequently performed at block 204 to determine if the absolute value of y is less than or equal to the absolute value of x, and if the result is negative, the position angle value is set equal to tan-1 (x/y), as shown at block 206, while if the result is affirmative, the angle value α is set equal to 90° -tan-1 (y/x), as illustrated at block 208. In either event, program control continues to a decision block 210 where a decision is performed to determine whether α is less than zero. If the result if affirmative, α is set equal to α+180°, as shown at block 212 and if the result is negative, program control proceeds directly to decision block 213 to determine if x is less than zero and α is not equal to zero. If both conditions are true, α is set equal to α +180°, as shown at block 214, and if not, program flow proceeds directly to decision block 216 to determine if y is less than zero and α is equal to zero. If the result is affirmative, α is set equal to 180°, as illustrated by block 218, and if the result is negative, α is not changed. The routine is subsequently exited with the output of the digital angle value α, as illustrated at block 220.
Specific embodiments of the novel ac encoded signal to digital converter according to the invention have been described for the purpose of illustrating the manner in which the invention may be made and used. It should be understood that implementation of other variations and modifications of the invention in its various aspects will be apparent to those skilled in the art, and that the invention is not limited by the specific embodiments described. It is therefore contemplated to cover by the present invention any and all modifications, variations or equivalent that fall within the true spirit and scope of the basic underlying principles disclosed and claimed herein.

Claims (18)

What is claimed is:
1. An analog ac encoded signal to digital converter for converting to a digital angular position value an encoded analog signal comprising at least two ac signals whose amplitude and phase relative to a reference ac signal are dependent upon an associated angular position, comprising:
demodulator circuitry responsive to the ac signals for demodulating each ac signal to thereby generate for each respective ac signal a corresponding dc voltage representative of the magnitude and phase relative to the reference signal of the respective ac signal;
analog to digital converter for digitizing each of the corresponding dc voltages to produce respective digital values; and
a programmed microprocessor for processing the digital values to obtain a corresponding digital angular position value.
2. The converter of claim 1 wherein the encoded signal is a synchro signal comprising three ac synchro signals.
3. The converter of claim 1 wherein the encoded signal is a resolver signal comprising two ac resolver signals.
4. The converter of claim 1 wherein the demodulator circuitry comprises a synchronous demodulator for each of the ac signals, each demodulator utilizing the reference signal as a synchronization reference signal.
5. The converter of claim 4 wherein the demodulator circuitry further comprises a high pass filter coupled to the synchronous demodulator to filter the ac signals prior to demodulation.
6. The converter of claim 5 wherein the demodulator circuitry further comprises a low pass filter coupled to the synchronous demodulator and to the analog to digital converter to filter each corresponding dc voltage prior to digitization.
7. The converter of claim 4 wherein each synchronous demodulator comprises means for rectifying the respective ac signal to generate a rectified signal and means for inverting the rectified signal when the ac signal is more than 180° out of phase with the reference ac signal.
8. The converter of claim 1 further comprising an analog multiplexer coupled to the demodulator circuitry and to the analog to digital converter to permit selective coupling of all the corresponding dc voltages from the demodulator circuitry to the analog to digital converter.
9. An ac encoded signal converter, for use in a data acquisition system utilizing an analog to digital converter for digitizing analog signals and a processor capable of processing the digitized signals, to convert at least two ac encoded analog signals which are related in amplitude and phase to a reference ac signal in dependence upon an angular position, comprising:
input means for inputting of the ac encoded analog signals;
a synchronous demodulator for each of the ac encoded analog signals, each demodulator utilizing the reference ac signal as a synchronization reference signal and each demodulator responsive to the ac encoded analog signals for demodulating the ac encoded signals to generate for each respective ac encoded analog signal a corresponding dc voltage representative of the magnitude and phase relative to the reference signal of the respective ac encoded signal and wherein a high pass filter is coupled to each synchronous demodulator to filter the ac encoded analog signals prior to demodulation; and
means for coupling each of the corresponding dc voltages to the analog to digital converter.
10. The converter of claim 9 wherein the ac encoded analog signals comprise three ac synchro signals.
11. The converter of claim 9 wherein the ac encoded analog signals comprise two resolver signals.
12. The converter of claim 9 wherein the demodulator means further comprises a low pass filter coupled to the synchronous demodulator and the means for coupling to filter each corresponding dc voltage prior to coupling to the analog to digital converter.
13. The converter of claim 9 wherein each synchronous demodulator comprises means for rectifying the respective ac encoded analog signal to generate a rectified signal and means for inverting the rectified signal when the ac encoded analog signal if 180° out of phase with the reference ac signal.
14. A method of converting an ac encoded analog signal to a digital angular position value wherein the ac encoded analog signal comprises at least two ac signals related in amplitude and phase to an associated angular position and to a reference ac signal, comprising the steps of:
high pass filtering of each ac signal to generate corresponding filtered ac signals;
demodulating each filtered ac signal to thereby generate for each respective ac signal a corresponding dc voltage representative of the magnitude and phase relative to the reference signal of the respective ac signal;
digitizing each of the corresponding dc voltages to produce respective digital values; and
processing the digital values to obtain a corresponding digital angular position value.
15. The method of claim 14 wherein the encoded signal is a synchro signal comprising three ac synchro signals.
16. The method of claim 14 wherein the encoded signal is a resolver signal comprising two ac resolver signals.
17. The method of claim 14 further comprising the step of low pass filtering each corresponding dc voltage prior to digitization.
18. The method of claim 17 wherein the step of demodulating comprises rectifying each respective ac signal to generate a respective rectified signal and inverting the rectified signal when the ac signal is 180° out of phase with the reference signal.
US07/390,585 1989-08-07 1989-08-07 AC encoded signal to digital converter Expired - Fee Related US5034743A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US07/390,585 US5034743A (en) 1989-08-07 1989-08-07 AC encoded signal to digital converter

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US07/390,585 US5034743A (en) 1989-08-07 1989-08-07 AC encoded signal to digital converter

Publications (1)

Publication Number Publication Date
US5034743A true US5034743A (en) 1991-07-23

Family

ID=23543070

Family Applications (1)

Application Number Title Priority Date Filing Date
US07/390,585 Expired - Fee Related US5034743A (en) 1989-08-07 1989-08-07 AC encoded signal to digital converter

Country Status (1)

Country Link
US (1) US5034743A (en)

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5533359A (en) * 1991-03-22 1996-07-09 Environmental Products Amalgamated Pty. Ltd. Apparatus for servicing refrigeration systems
US5557273A (en) * 1993-02-25 1996-09-17 Honeywell Inc. Magnetic azimuth detector to digital (MAD) converter
US5720421A (en) * 1994-02-28 1998-02-24 Vamco Machine & Tool, Inc. Elecronically controlled high speed press feed
WO1999035604A2 (en) * 1998-01-09 1999-07-15 Universal Instrument Corporation Synchro-to-digital conversion with windowed peak detection
US6069576A (en) * 1998-04-02 2000-05-30 The United States Of America As Represented By The Secretary Of The Navy Synchro-to-digital converter
US6408637B1 (en) 1999-11-01 2002-06-25 Century Mfg. Co. Apparatus and method for recovering and recycling refrigerant
EP1261135A2 (en) * 2001-05-23 2002-11-27 Tamagawa Seiki Kabushiki Kaisha Resolver signal processing system
US7064692B1 (en) * 2005-03-18 2006-06-20 Honeywell International Inc. Solid-state synchro/resolver converter
US20080030391A1 (en) * 2006-08-01 2008-02-07 Hamilton Sundstrand Multiplexed signal conditioner
US20080276634A1 (en) * 2007-05-10 2008-11-13 Spx Corporation Refrigerant recovery apparatus with variable vacuum time and method
US8514111B1 (en) 2012-06-04 2013-08-20 The United States Of America As Represented By The Secretary Of The Navy Hybrid digital-to-synchro converter unit
US8797195B1 (en) 2012-06-29 2014-08-05 The United States Of America As Represented By The Secretary Of The Navy Smart synchro generator unit

Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3092718A (en) * 1960-11-29 1963-06-04 John R Wullert Synchro shaft position encoder
US3618073A (en) * 1970-03-23 1971-11-02 Goodyear Aerospace Corp Synchro angle converter
US3990062A (en) * 1975-02-03 1976-11-02 Fmc Corporation Resolver to digital converter
US4017846A (en) * 1973-04-02 1977-04-12 Tamagawa Seiki Kabushiki Kaisha Synchro-to-digital converter
US4149260A (en) * 1977-09-14 1979-04-10 General Motors Corporation Analog to digital converter for providing the digital representation of an angle
US4204257A (en) * 1978-11-28 1980-05-20 The Bendix Corporation Numerical control resolver position measuring device
US4340881A (en) * 1980-06-12 1982-07-20 United Technologies Corporation Universal analog signal to digital signal interface
US4352050A (en) * 1980-07-14 1982-09-28 Fujitsu Fanuc Limited Method and apparatus for error correction in position sensing circuit
US4375636A (en) * 1980-06-12 1983-03-01 United Technologies Corporation AC Synchro signal to digital signal converter
US4468745A (en) * 1980-03-21 1984-08-28 Trallfa Underhaug A/S Device for position measurement
US4493091A (en) * 1982-05-05 1985-01-08 Dolby Laboratories Licensing Corporation Analog and digital signal apparatus
US4591831A (en) * 1984-05-08 1986-05-27 Intelligent Controls, Inc. Position angle transducer for tap changing transformers
US4794511A (en) * 1988-01-11 1988-12-27 The Superior Electric Company Apparatus and method for generating two-phase signals for use with a resolver to digital converter
US4890105A (en) * 1987-09-17 1989-12-26 Sperry Marine Inc. Step data processor for 180X and 90X compass synchro data

Patent Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3092718A (en) * 1960-11-29 1963-06-04 John R Wullert Synchro shaft position encoder
US3618073A (en) * 1970-03-23 1971-11-02 Goodyear Aerospace Corp Synchro angle converter
US4017846A (en) * 1973-04-02 1977-04-12 Tamagawa Seiki Kabushiki Kaisha Synchro-to-digital converter
US3990062A (en) * 1975-02-03 1976-11-02 Fmc Corporation Resolver to digital converter
US4149260A (en) * 1977-09-14 1979-04-10 General Motors Corporation Analog to digital converter for providing the digital representation of an angle
US4204257A (en) * 1978-11-28 1980-05-20 The Bendix Corporation Numerical control resolver position measuring device
US4468745A (en) * 1980-03-21 1984-08-28 Trallfa Underhaug A/S Device for position measurement
US4375636A (en) * 1980-06-12 1983-03-01 United Technologies Corporation AC Synchro signal to digital signal converter
US4340881A (en) * 1980-06-12 1982-07-20 United Technologies Corporation Universal analog signal to digital signal interface
US4352050A (en) * 1980-07-14 1982-09-28 Fujitsu Fanuc Limited Method and apparatus for error correction in position sensing circuit
US4493091A (en) * 1982-05-05 1985-01-08 Dolby Laboratories Licensing Corporation Analog and digital signal apparatus
US4591831A (en) * 1984-05-08 1986-05-27 Intelligent Controls, Inc. Position angle transducer for tap changing transformers
US4890105A (en) * 1987-09-17 1989-12-26 Sperry Marine Inc. Step data processor for 180X and 90X compass synchro data
US4794511A (en) * 1988-01-11 1988-12-27 The Superior Electric Company Apparatus and method for generating two-phase signals for use with a resolver to digital converter

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
"Balanced Modulator/Demodulator", Analog Devices, Data Sheet for Model No. AD630, pp. 1-8, C784a-2-7/84.
"Synchro and Resolver to Digital Converters", ILC Data Device Corp. Data Sheets, pp. E3-E51.
Balanced Modulator/Demodulator , Analog Devices, Data Sheet for Model No. AD630, pp. 1 8, C784a 2 7/84. *
Synchro and Resolver to Digital Converters , ILC Data Device Corp. Data Sheets, pp. E3 E51. *

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5533359A (en) * 1991-03-22 1996-07-09 Environmental Products Amalgamated Pty. Ltd. Apparatus for servicing refrigeration systems
US5557273A (en) * 1993-02-25 1996-09-17 Honeywell Inc. Magnetic azimuth detector to digital (MAD) converter
US5720421A (en) * 1994-02-28 1998-02-24 Vamco Machine & Tool, Inc. Elecronically controlled high speed press feed
WO1999035604A2 (en) * 1998-01-09 1999-07-15 Universal Instrument Corporation Synchro-to-digital conversion with windowed peak detection
WO1999035604A3 (en) * 1998-01-09 1999-10-14 Advanced Displays Corp Synchro-to-digital conversion with windowed peak detection
US6075472A (en) * 1998-01-09 2000-06-13 Universal Avionics Systems Corporation--Instrument Division Synchro-to-digital conversion with windowed peak determination
US6222469B1 (en) * 1998-01-09 2001-04-24 Universal Avionics Systems Corporation Synchro-to-digital conversion with windowed peak determination
US6069576A (en) * 1998-04-02 2000-05-30 The United States Of America As Represented By The Secretary Of The Navy Synchro-to-digital converter
US6408637B1 (en) 1999-11-01 2002-06-25 Century Mfg. Co. Apparatus and method for recovering and recycling refrigerant
EP1261135A3 (en) * 2001-05-23 2004-10-06 Tamagawa Seiki Kabushiki Kaisha Resolver signal processing system
EP1261135A2 (en) * 2001-05-23 2002-11-27 Tamagawa Seiki Kabushiki Kaisha Resolver signal processing system
US7064692B1 (en) * 2005-03-18 2006-06-20 Honeywell International Inc. Solid-state synchro/resolver converter
US20080030391A1 (en) * 2006-08-01 2008-02-07 Hamilton Sundstrand Multiplexed signal conditioner
US7432836B2 (en) * 2006-08-01 2008-10-07 Hamilton Sundstrand Corporation Multiplexed signal conditioner
US20080316079A1 (en) * 2006-08-01 2008-12-25 Games John E Multiplexed signal conditioner
US7817070B2 (en) 2006-08-01 2010-10-19 Hamilton Sundstrand Corporation Method and apparatus for sampling and converting a signal
US20080276634A1 (en) * 2007-05-10 2008-11-13 Spx Corporation Refrigerant recovery apparatus with variable vacuum time and method
US8261564B2 (en) * 2007-05-10 2012-09-11 Spx Corporation Refrigerant recovery apparatus with variable vacuum time and method
US8514111B1 (en) 2012-06-04 2013-08-20 The United States Of America As Represented By The Secretary Of The Navy Hybrid digital-to-synchro converter unit
US8797195B1 (en) 2012-06-29 2014-08-05 The United States Of America As Represented By The Secretary Of The Navy Smart synchro generator unit

Similar Documents

Publication Publication Date Title
US5034743A (en) AC encoded signal to digital converter
US7054778B2 (en) Method and device for processing analogue output signals from capacitive sensors
EP0215724B1 (en) Apparatus and method for retaining phase information for use with a multiple-coil inductive displacement sensor
US4270077A (en) Demodulatorless synchro position sensor apparatus utilizing square wave excitation
US4511884A (en) Programmable limit switch system using a resolver-to-digital angle converter
EP0877464A2 (en) Variable reluctance resolver to digital converter
EP1460764A1 (en) Converter and method for digitizing an output of a resolver
US5912638A (en) Direct resolver to digital converter
US4328483A (en) Multiplexed-demultiplexed synchro demodulation apparatus
JPH0341880B2 (en)
US3735391A (en) Magnetic synchro angle resolver
US6894629B2 (en) Resolver/digital converter
US3993993A (en) Digital-to-synchro converter
US6778922B2 (en) Decoder for three phase signal
CN110285750A (en) A kind of precision angle circuit and angle-measuring method
JP2606999B2 (en) Resolver signal connection device
US3636554A (en) Synchro-to-digital converter
US5557273A (en) Magnetic azimuth detector to digital (MAD) converter
JP3100211B2 (en) Angle converter reference circuit
JP2938472B2 (en) Rotation angle detector
GB2242583A (en) Dual reference tracking resolver to digital converter
JPH0789067B2 (en) Resolver / digital converter
SU902040A1 (en) Shaft angular position-to-code converter
JPH054614B2 (en)
JPS5922488Y2 (en) Synchro signal conversion circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: FLIGHT VISIONS INCORPORATED, ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:DEPPE, JAMES G.;BIEL, JOSEPH R.;REEL/FRAME:005162/0607

Effective date: 19890831

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
FPAY Fee payment

Year of fee payment: 8

SULP Surcharge for late payment
LAPS Lapse for failure to pay maintenance fees
LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20030723