US4738933A - Monolithic PIN diode and method for its manufacture - Google Patents
Monolithic PIN diode and method for its manufacture Download PDFInfo
- Publication number
- US4738933A US4738933A US06/769,911 US76991185A US4738933A US 4738933 A US4738933 A US 4738933A US 76991185 A US76991185 A US 76991185A US 4738933 A US4738933 A US 4738933A
- Authority
- US
- United States
- Prior art keywords
- region
- substrate
- mesa
- diode
- contact
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000000034 method Methods 0.000 title claims description 6
- 238000004519 manufacturing process Methods 0.000 title claims description 4
- 239000000758 substrate Substances 0.000 claims abstract description 33
- 239000004065 semiconductor Substances 0.000 claims abstract description 19
- 238000009413 insulation Methods 0.000 claims description 9
- 239000000463 material Substances 0.000 claims description 8
- 230000008901 benefit Effects 0.000 description 6
- 239000002800 charge carrier Substances 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 239000003990 capacitor Substances 0.000 description 2
- 230000009471 action Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 230000009849 deactivation Effects 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000000155 melt Substances 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 230000006641 stabilisation Effects 0.000 description 1
- 238000011105 stabilization Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/86—Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
- H01L29/861—Diodes
- H01L29/868—PIN diodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/0814—Diodes only
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/86—Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
- H01L29/861—Diodes
- H01L29/8613—Mesa PN junction diodes
Definitions
- the present invention relates generally to semiconductors and, more particularly, to diodes fabricated in monolithic semiconductor devices.
- An ordinary P-N junction diode comprises a semiconductor having an N region suitably doped to provide negative charge carriers and an adjacent P region suitably doped to provide positive charge carriers. The boundary between these regions defines the P-N junction.
- a depletion zone within which there are no free charge carriers, extends a short distance into the semiconductor on both sides of the P-N junction.
- the depletion zone can be considered as a capacitor having a dielectric defined by the semiconductor material enclosed within the zone, and plates defined by the borders between the depletion zone and the adjacent N and P regions.
- the depletion zone widens. As the voltage is increased, so does the width of the depletion zone. Widening the depletion zone is effectively the same as physically increasing the separation between the capacitor plates defined by the depletion zone boundaries, and accordingly the capacitance exhibited by the diode varies with the applied voltage.
- This voltage-variable capacitance has a negligible effect in most applications of diodes. In some other applications it is even used to advantage. However, the capacitive effect is neither negligible nor advantageous in most microwave diode applications, and hence, like other unwanted stray capacitances, it must be compensated for.
- a diode having a capacitance that remains constant offers advantages to the microwave circuit designer.
- a PIN diode exhibits just such a fixed capacitance, and accordingly PIN diodes are now widely used in microwave applications.
- a lightly doped intrinsic layer, or I region is sandwiched between the P and N regions.
- the P-N junction is defined at the boundary between the I region and one of the other regions, and the depletion zone extends from the P-N junction into the I region.
- the depletion zone expands until it fills the entire width of the I region, but it does not expand further, even if the applied voltage continues to increase. Therefore, the capacitance of the diode stabilizes once the depletion zone has fully occupied the I region.
- the voltage at which the depletion zone reaches its maximum width is called the "punch-through" voltage, because at that voltage an electric field associated with the depletion zone is said to "punch through” the I region to the region beyond.
- the present invention resides in a diode that is fabricated in a monolithic semiconductor device and that exhibits desirable PIN diode characteristics.
- a key feature of the device is that it includes means for insuring that current flowing through the device does not pass through any intrinsic or I region other than an operative I region disposed between N and P regions of the diode. This avoids any degradation of the desirable PIN diode characteristics.
- the device of the invention comprises a PIN diode fabricated in a monolithic device having an I layer overlying a substrate of a selected polarity type.
- a first electrode contact makes a direct connection to the substrate from about the I region, but current flowing between the substrate and this contact is electrically isolated from the I region.
- Overlying a portion of the I layer is a region of opposite polarity type to the substrate, surmounted by a second electrode also having a contact.
- the first and second electrode contacts are located substantially in the same plane as each other, even though the regions that form the electrodes are not coplanar.
- the first electrode is a cathode
- the second is an anode
- the substrate is of N-type material.
- the cathode contact includes a conductive layer that extends from a bonding pad substantially in the same plane as the anode contact, down into an etched-away portion of the structure where it makes contact with the substrate without contacting any I-region material beneath the cathode bonding pad.
- An insulating layer isolates the conductive layer from the I region.
- the conductive layer may also serve as a fuse that can be open-circuited by applying a pulse of predetermined magnitude, thereby permitting deactivation of the diode if desired.
- portions of the I region that should not participate in the PIN diode action i.e. those portions not disposed between the cathode and anode of the device, are removed, such as by etching, prior to formation of the contact establishing electrical connection with the substrate. Whether the unwanted I regions are totally removed or whether they are electrically isolated, a key aspect of the invention is the same. Namely, there must be no I region in contact with electrode metal in the device. Even if an I region were to be short-circuited by conductive metal, its presence would still detract from the desirable performance characteristics of the PIN diode.
- FIG. 1 is a sectional view of a monolithic wafer of semiconductor material before fabrication of a PIN diode according to the invention
- FIG. 2 is a top plan view of a PIN diode according to the present invention, fabricated in a monolithic wafer of semiconductor material;
- FIG. 3 is a sectional view taken substantially along the line 3--3 of FIG. 2;
- FIG. 4 is a sectional view of a diode of the prior art, fabricated in a monolithic wafer of semiconductor material.
- the present invention provides a PIN diode fabricated in a monolithic semiconductor device, thereby eliminating the need to employ discrete components in order to benefit from the advantageous characteristics of PIN diodes.
- a PIN diode is fabricated in a wafer 11 of semiconductor material, which, prior to fabrication of the diode, has an N-type substrate 13 and an overlying intrinsic layer 14, also referred to as an I region.
- Photomasking and etching techniques are used to remove selected portions of the I-type layer 14 from the substrate 13, thereby forming a cathode mesa 15 having a first I region 17 and an anode mesa 19 having a second I region 21, as shown in FIGS. 2 and 3.
- the cathode mesa 15 has an upper surface 23, which, as will shortly become clear, is not a true cathode surface.
- a P-type region 25 is formed in an upper anode surface 27 of the anode mesa 19.
- a layer of insulation 29 is formed over the mesas 15 and 19 and the substrate 13.
- the insulation 29 has a cathode opening 31 located between the mesas 15 and 19 to provide access to the substrate 13.
- An electrically conductive layer 33 contacts the substrate 13 through the cathode opening 31 and extends across the substrate 13, up one side of the cathode mesa 15, and across the upper surface 23 to form a cathode contact 35.
- Both the conductive layer 33 and the cathode contact 35 are electrically isolated by the insulation 29 from the cathode mesa 15, from the upper cathode surface 23, and from the substrate 13 everywhere except at the cathode opening 31. In this way, the I region 17 in the cathode mesa 15 is electrically isolated from the diode circuit.
- the insulation 29 has an anode opening 37 to provide access to the anode surface 27.
- a second conductive layer 39 extends from the anode surface 27 through the anode opening 37 to form an anode contact 41.
- the cathode contact 35 lies in a plane indicated by reference numeral 43, and the anode contact 41 lies in substantially the same plane to facilitate the use of automatic bonding equipment for establishing external connections with the contacts 35 and 41.
- the conductive layer 33 optionally includes a fuse region 45 of a relatively narrow cross section, between the cathode opening 31 and the cathode mesa 15. If a current of sufficient magnitude flows through the conductive layer 33, the fuse region 45 melts, interrupting the flow of current and disabling the diode.
- This feature can be used either as a safety fuse to prevent overloading other components in a circuit that includes a diode, or as a means for disabling the diode by applying to it a pulse of energy large enough to melt the fuse region 45.
- beam lead PIN diodes may be used, and uniformity of the heights of the anode and cathode contacts may not then be a requirement.
- the advantages of the invention may be obtained by removing the unwanted I regions, instead of electrically isolating them as described with reference to FIGS. 2 and 3.
- the process of fabricating the device then includes the steps of forming an I region over a semiconductor substrate, such as an N-type substrate, and removing, as by etching, all unwanted portions of the I region except an operative portion to be directly associated with the diode.
- a P-type region is formed in the remaining I region, and contact layers are deposited on the P-type region and directly on the N-type substrate. Since all but the operative I-region portion are removed, there is no immediate contact between contact metal and an I region, and the device retains the desirable PIN diode characteristics.
- FIG. 4 An example of a prior attempt to fabricate a PIN diode in a monolithic device is shown in FIG. 4.
- This embodiment is similar in certain respects to that shown in FIGS. 2 and 3, and for convenience components in FIG. 4 that are similar to components in FIGS. 2 and 3 are assigned the same reference numerals, analogous but changed components are assigned the same reference numerals accompanied by the suffix "A", and different components are assigned different reference numerals.
- the prior art device has an N-type substrate 13 and an anode mesa 19 defining an I region 21 and having a P region 25 in its upper surface 27.
- a conductive layer 39 extends from the upper surface 27 through an opening 37 to form an anode contact 41.
- the diode also has a cathode mesa 15A defining a first I region 17A and having an upper surface 23A.
- An opening 47 extends through the I region 17A and a layer of insulation 29A, to provide access to the substrate 13.
- a conductive layer 33A extends from the substrate 13 through the opening 47 to form a cathode contact 35A on the upper surface 23A of the cathode mesa 15A. Although the insulation 29A isolates the cathode contact 35A from the upper surface 23A, the conductive layer 33A touches the I region 17A in the opening 47.
- a monolithic device embodying the present invention there is basically only one path 49 (FIG. 3) for an electrical current to follow in entering the diode through the contact 35.
- the path 49 extends from the conductive layer 33 directly into the substrate 13 at the point where the substrate 13 touches the conductive layer 33 in the opening 31.
- a current having a relatively low frequency likewise can also follow only one path 49A (FIG. 4) from the conductive layer 33A into the substrate 13 at the point where the substrate 13 touches the conductive layer 33A in the opening 47.
- the conductive layer 33A Even though the conductive layer 33A also touches the adjacent I region 17A in the opening 47, no significant low-frequency current flows through the I region 17A, because the conductive layer 33A short-circuits any alternate current path through the I region 17A. However, at microwave frequencies the conductive layer 33A is not completely effective to short-circuit the I region 17A, and a parallel current path 51 is established from the conductive layer 33A, into the I region 17A at the point where the I region 17A touches the conductive layer 33A in the opening 47, and thence into the substrate 13.
- the parallel current path 51 interferes with the behavior of the diode to such an extent that the punch-through effect may not be observable at all, even though the diode has an I region 21 between its N-type substrate 13 and its P region 25. Accordingly, the advantageous characteristics of a PIN diode are not realized.
- the present invention eliminates parallel current paths through any unwanted I regions and hence provides the desired PIN diode characteristics in a monolithic semiconductor device.
- the present invention represents a significant advance in the field of PIN diodes.
- the invention provides a technique for incorporating PIN diodes into monolithic semiconductor devices, without sacrificing the desirable characteristics of discrete PIN diodes.
- a device according to the present invention also provides a fuse that can be used as a safety feature or as a means to selectively deactivate the device.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Bipolar Transistors (AREA)
- Bipolar Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
Description
Claims (2)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/769,911 US4738933A (en) | 1985-08-27 | 1985-08-27 | Monolithic PIN diode and method for its manufacture |
EP86306352A EP0217521A1 (en) | 1985-08-27 | 1986-08-18 | Monolithic pin diode and method for its manufacture |
JP61201197A JPS62188282A (en) | 1985-08-27 | 1986-08-27 | Monolithic device and manufacture of the same |
US07/151,331 US4811080A (en) | 1985-08-27 | 1988-02-02 | Monolithic pin diode and method for its manufacture |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/769,911 US4738933A (en) | 1985-08-27 | 1985-08-27 | Monolithic PIN diode and method for its manufacture |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/151,331 Division US4811080A (en) | 1985-08-27 | 1988-02-02 | Monolithic pin diode and method for its manufacture |
Publications (1)
Publication Number | Publication Date |
---|---|
US4738933A true US4738933A (en) | 1988-04-19 |
Family
ID=25086876
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US06/769,911 Expired - Fee Related US4738933A (en) | 1985-08-27 | 1985-08-27 | Monolithic PIN diode and method for its manufacture |
Country Status (3)
Country | Link |
---|---|
US (1) | US4738933A (en) |
EP (1) | EP0217521A1 (en) |
JP (1) | JPS62188282A (en) |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5148267A (en) * | 1989-09-08 | 1992-09-15 | Hewlett-Packard Company | Double heterostructure step recovery diode with internal drift field |
US5164813A (en) * | 1988-06-24 | 1992-11-17 | Unitrode Corporation | New diode structure |
US5268310A (en) * | 1992-11-25 | 1993-12-07 | M/A-Com, Inc. | Method for making a mesa type PIN diode |
US5280194A (en) * | 1988-11-21 | 1994-01-18 | Micro Technology Partners | Electrical apparatus with a metallic layer coupled to a lower region of a substrate and metallic layer coupled to a lower region of a semiconductor device |
US5403729A (en) * | 1992-05-27 | 1995-04-04 | Micro Technology Partners | Fabricating a semiconductor with an insulative coating |
WO1995031829A1 (en) * | 1994-05-11 | 1995-11-23 | Chipscale, Inc. | Semiconductor fabrication with contact processing for wrap-around flange interface |
US5521420A (en) * | 1992-05-27 | 1996-05-28 | Micro Technology Partners | Fabricating a semiconductor with an insulative coating |
US5680073A (en) * | 1993-06-08 | 1997-10-21 | Ramot University Authority For Applied Research & Industrial Development Ltd. | Controlled semiconductor capacitors |
EP0819998A2 (en) * | 1996-07-19 | 1998-01-21 | Sharp Kabushiki Kaisha | Power control device |
US6121119A (en) * | 1994-06-09 | 2000-09-19 | Chipscale, Inc. | Resistor fabrication |
US6555440B1 (en) * | 2000-06-05 | 2003-04-29 | Agilent Technologies, Inc. | Process for fabricating a top side pitted diode device |
RU2535915C1 (en) * | 2013-10-30 | 2014-12-20 | Открытое акционерное общество "Научно-производственное предприятие "Радий" | Diode assembly for protection of vhf devices |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003516640A (en) * | 1999-12-08 | 2003-05-13 | コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ | Semiconductor device having a diode and method of manufacturing the device |
Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3436279A (en) * | 1963-12-17 | 1969-04-01 | Philips Corp | Process of making a transistor with an inverted structure |
US3659156A (en) * | 1969-05-31 | 1972-04-25 | Licentia Gmbh | Semiconductor device |
US3746587A (en) * | 1970-11-04 | 1973-07-17 | Raytheon Co | Method of making semiconductor diodes |
US4051507A (en) * | 1974-11-18 | 1977-09-27 | Raytheon Company | Semiconductor structures |
JPS53139990A (en) * | 1977-05-13 | 1978-12-06 | Toshiba Corp | Substrate for photoelectric transducers |
US4297783A (en) * | 1979-01-30 | 1981-11-03 | Bell Telephone Laboratories, Incorporated | Method of fabricating GaAs devices utilizing a semi-insulating layer of AlGaAs in combination with an overlying masking layer |
EP0064918A2 (en) * | 1981-05-12 | 1982-11-17 | Thomson-Csf | Radiation detector with mesa photodiodes |
JPS59181055A (en) * | 1983-03-30 | 1984-10-15 | Fujitsu Ltd | Semiconductor integrated circuit device |
US4570332A (en) * | 1982-05-10 | 1986-02-18 | Sharp Kabushiki Kaisha | Method of forming contact to thin film semiconductor device |
US4571559A (en) * | 1983-10-14 | 1986-02-18 | Thomson-Csf | High-power waveguide limiter comprising PIN diodes for millimeter waves |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
NL7215200A (en) * | 1972-11-10 | 1974-05-14 | ||
JPS5368173A (en) * | 1976-11-30 | 1978-06-17 | Nec Corp | Pin diode |
GB1587540A (en) * | 1977-12-20 | 1981-04-08 | Philips Electronic Associated | Gate turn-off diodes and arrangements including such diodes |
JPS58130566A (en) * | 1982-01-29 | 1983-08-04 | Hitachi Ltd | Semiconductor device |
JPS6041265A (en) * | 1983-08-17 | 1985-03-04 | Nec Corp | Diode |
-
1985
- 1985-08-27 US US06/769,911 patent/US4738933A/en not_active Expired - Fee Related
-
1986
- 1986-08-18 EP EP86306352A patent/EP0217521A1/en not_active Withdrawn
- 1986-08-27 JP JP61201197A patent/JPS62188282A/en active Pending
Patent Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3436279A (en) * | 1963-12-17 | 1969-04-01 | Philips Corp | Process of making a transistor with an inverted structure |
US3659156A (en) * | 1969-05-31 | 1972-04-25 | Licentia Gmbh | Semiconductor device |
US3746587A (en) * | 1970-11-04 | 1973-07-17 | Raytheon Co | Method of making semiconductor diodes |
US4051507A (en) * | 1974-11-18 | 1977-09-27 | Raytheon Company | Semiconductor structures |
JPS53139990A (en) * | 1977-05-13 | 1978-12-06 | Toshiba Corp | Substrate for photoelectric transducers |
US4297783A (en) * | 1979-01-30 | 1981-11-03 | Bell Telephone Laboratories, Incorporated | Method of fabricating GaAs devices utilizing a semi-insulating layer of AlGaAs in combination with an overlying masking layer |
EP0064918A2 (en) * | 1981-05-12 | 1982-11-17 | Thomson-Csf | Radiation detector with mesa photodiodes |
US4570332A (en) * | 1982-05-10 | 1986-02-18 | Sharp Kabushiki Kaisha | Method of forming contact to thin film semiconductor device |
JPS59181055A (en) * | 1983-03-30 | 1984-10-15 | Fujitsu Ltd | Semiconductor integrated circuit device |
US4571559A (en) * | 1983-10-14 | 1986-02-18 | Thomson-Csf | High-power waveguide limiter comprising PIN diodes for millimeter waves |
Cited By (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5164813A (en) * | 1988-06-24 | 1992-11-17 | Unitrode Corporation | New diode structure |
US5280194A (en) * | 1988-11-21 | 1994-01-18 | Micro Technology Partners | Electrical apparatus with a metallic layer coupled to a lower region of a substrate and metallic layer coupled to a lower region of a semiconductor device |
US5455187A (en) * | 1988-11-21 | 1995-10-03 | Micro Technology Partners | Method of making a semiconductor device with a metallic layer coupled to a lower region of a substrate and metallic layer coupled to a lower region of a semiconductor device |
US5789817A (en) * | 1988-11-21 | 1998-08-04 | Chipscale, Inc. | Electrical apparatus with a metallic layer coupled to a lower region of a substrate and a metallic layer coupled to a lower region of a semiconductor device |
US5148267A (en) * | 1989-09-08 | 1992-09-15 | Hewlett-Packard Company | Double heterostructure step recovery diode with internal drift field |
US5403729A (en) * | 1992-05-27 | 1995-04-04 | Micro Technology Partners | Fabricating a semiconductor with an insulative coating |
US5441898A (en) * | 1992-05-27 | 1995-08-15 | Micro Technology Partners | Fabricating a semiconductor with an insulative coating |
US5444009A (en) * | 1992-05-27 | 1995-08-22 | Micro Technology Partners | Fabricating a semiconductor with an insulative coating |
US5521420A (en) * | 1992-05-27 | 1996-05-28 | Micro Technology Partners | Fabricating a semiconductor with an insulative coating |
US5592022A (en) * | 1992-05-27 | 1997-01-07 | Chipscale, Inc. | Fabricating a semiconductor with an insulative coating |
US5268310A (en) * | 1992-11-25 | 1993-12-07 | M/A-Com, Inc. | Method for making a mesa type PIN diode |
US5680073A (en) * | 1993-06-08 | 1997-10-21 | Ramot University Authority For Applied Research & Industrial Development Ltd. | Controlled semiconductor capacitors |
GB2302210A (en) * | 1994-05-11 | 1997-01-08 | Chipscale Inc | Semiconductor fabrication with contact processing for wrap-around flange interface |
US5656547A (en) * | 1994-05-11 | 1997-08-12 | Chipscale, Inc. | Method for making a leadless surface mounted device with wrap-around flange interface contacts |
US5557149A (en) * | 1994-05-11 | 1996-09-17 | Chipscale, Inc. | Semiconductor fabrication with contact processing for wrap-around flange interface |
WO1995031829A1 (en) * | 1994-05-11 | 1995-11-23 | Chipscale, Inc. | Semiconductor fabrication with contact processing for wrap-around flange interface |
GB2302210B (en) * | 1994-05-11 | 1998-09-16 | Chipscale Inc | Semiconductor fabrication with contact processing for wrap-around flange interface |
US6121119A (en) * | 1994-06-09 | 2000-09-19 | Chipscale, Inc. | Resistor fabrication |
EP0819998A2 (en) * | 1996-07-19 | 1998-01-21 | Sharp Kabushiki Kaisha | Power control device |
EP0819998A3 (en) * | 1996-07-19 | 1998-05-27 | Sharp Kabushiki Kaisha | Power control device |
US6013938A (en) * | 1996-07-19 | 2000-01-11 | Sharp Kabushiki Kaisha | Power control device |
CN1089948C (en) * | 1996-07-19 | 2002-08-28 | 夏普株式会社 | Power control device |
US6555440B1 (en) * | 2000-06-05 | 2003-04-29 | Agilent Technologies, Inc. | Process for fabricating a top side pitted diode device |
RU2535915C1 (en) * | 2013-10-30 | 2014-12-20 | Открытое акционерное общество "Научно-производственное предприятие "Радий" | Diode assembly for protection of vhf devices |
Also Published As
Publication number | Publication date |
---|---|
EP0217521A1 (en) | 1987-04-08 |
JPS62188282A (en) | 1987-08-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4738933A (en) | Monolithic PIN diode and method for its manufacture | |
US3675090A (en) | Film deposited semiconductor devices | |
US6034385A (en) | Current-limiting semiconductor configuration | |
US6088073A (en) | Display device with destaticizing elements and an electrostatic pulse delaying element connected to each of the destaticizing elements | |
US6933551B1 (en) | Large value, compact, high yielding integrated circuit capacitors | |
WO1999013514A3 (en) | Electrical devices and a method of manufacturing the same | |
CA1163728A (en) | Thyristor having controllable emitter short circuits and a method for its operation | |
US4811080A (en) | Monolithic pin diode and method for its manufacture | |
JP2740038B2 (en) | MOS (MIS) type condenser | |
WO2000031779A9 (en) | An improved high quality factor capacitor | |
US3200468A (en) | Method and means for contacting and mounting semiconductor devices | |
US3374404A (en) | Surface-oriented semiconductor diode | |
EP0164106B1 (en) | Pnpn switch device | |
US3487272A (en) | Voltage dependent semiconductor capacitor of mesa type | |
US5109266A (en) | Semiconductor integrated circuit device having high breakdown-voltage to applied voltage | |
US5365086A (en) | Thyristors having a common cathode | |
US5344794A (en) | Method of making a semiconductor chip | |
US5915171A (en) | Process of fabricating an antifuse structure | |
US4649414A (en) | PNPN semiconductor switches | |
US3654498A (en) | Semiconductor device having an integrated pulse gate circuit and method of manufacturing said device | |
EP0646960A1 (en) | Semiconductor device with a semiconductor element provided in a mesa structure | |
US3519897A (en) | Semiconductor surface inversion protection | |
US6285068B1 (en) | Antifuses and method of fabricating the same | |
US4097887A (en) | Low resistance, durable gate contact pad for thyristors | |
JPH08264762A (en) | Compound semiconductor device and its manufacture |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TRW INC., ONE SPACE PARK, REDONDO BEACH, CA., A CO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:RICHARDS, JOHN G.;REEL/FRAME:004593/0874 Effective date: 19860811 Owner name: TRW INC., A CORP OF OH.,CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RICHARDS, JOHN G.;REEL/FRAME:004593/0874 Effective date: 19860811 |
|
AS | Assignment |
Owner name: FEI MICROWARE, INC., A CORP. OF DE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:TRW INC.;REEL/FRAME:004836/0156 Effective date: 19870812 Owner name: FEI MICROWARE, INC., A CORP. OF DE, DELAWARE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TRW INC.;REEL/FRAME:004836/0156 Effective date: 19870812 |
|
AS | Assignment |
Owner name: FEI MICROWAVE, INC., A CORP. OF DE. Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:TRW, INC., A CORP. OF OH.;REEL/FRAME:004828/0523 Effective date: 19870812 Owner name: FEI MICROWAVE, INC., A CORP. OF DE.,DELAWARE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:TRW, INC., A CORP. OF OH.;REEL/FRAME:004828/0523 Effective date: 19870812 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 19920419 |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |