US4602374A - Multi-level decision circuit - Google Patents

Multi-level decision circuit Download PDF

Info

Publication number
US4602374A
US4602374A US06/702,762 US70276285A US4602374A US 4602374 A US4602374 A US 4602374A US 70276285 A US70276285 A US 70276285A US 4602374 A US4602374 A US 4602374A
Authority
US
United States
Prior art keywords
level
signal
output
decision
converter
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US06/702,762
Inventor
Yasuhisa Nakamura
Yoichi Saito
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nippon Telegraph and Telephone Corp
Original Assignee
Nippon Telegraph and Telephone Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP59037106A external-priority patent/JPH0669187B2/en
Priority claimed from JP21587984A external-priority patent/JPS6194416A/en
Application filed by Nippon Telegraph and Telephone Corp filed Critical Nippon Telegraph and Telephone Corp
Assigned to NIPPON TELEGRAPH & TELEPHONE PUBLIC CORPORATION reassignment NIPPON TELEGRAPH & TELEPHONE PUBLIC CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: NAKAMURA, YASUHISA, SAITO, YOICHI
Assigned to NIPPON TELEGRAPH & TELEPHONE CORPORATION reassignment NIPPON TELEGRAPH & TELEPHONE CORPORATION CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). EFFECTIVE ON 07/12/1985 Assignors: NIPPON TELEGRAPH AND TELEPHONE PUBLIC CORPORATION
Application granted granted Critical
Publication of US4602374A publication Critical patent/US4602374A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/02Amplitude-modulated carrier systems, e.g. using on-off keying; Single sideband or vestigial sideband modulation
    • H04L27/06Demodulator circuits; Receiver circuits
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/06Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection
    • H04L25/061Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection providing hard decisions only; arrangements for tracking or suppressing unwanted low frequency components, e.g. removal of dc offset
    • H04L25/066Multilevel decisions, not including self-organising maps
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/06Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection
    • H04L25/067Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection providing soft decisions, i.e. decisions together with an estimate of reliability

Definitions

  • the present invention relates to a multi-level decision circuit for use in a digital communication system utilizing a multi-level modulated signal, and more particularly to a multi-level decision circuit which is supplied with a multi-level signal of 2 M levels (M being an integer equal to or greater than 2) and decides which one of the 2 M levels the input multi-level signal belongs to.
  • M being an integer equal to or greater than 2
  • a digital transmission system using the microwave band is a 16 QAM (Quadrature Amplitude Modulation) system.
  • binary digital signals of two sequences A 1 and A 2 are converted by a DA converter into a 4-level digital signal using the signal A 1 as a high-order bit of a 2-bit binary signal and the signal A 2 as a low-order bit thereof.
  • a carrier is amplitude modulated by the 4-level digital signal.
  • binary digital signals of two sequences B 1 and B 2 are similarly converted into a 4-level digital signal, by which is amplitude modulated a carrier displaced 90 degrees apart in phase from the abovesaid carrier.
  • the both amplitude-modulated outputs are combined into a composite signal for transmission.
  • the received signal is coherently detected by recovered carriers phased 90 degrees apart, by which the abovesaid two 4-level digital signals are demodulated.
  • These 4-level digital signals are respectively converted by AD converters into binary digital signals, thus obtaining the aforementioned binary digital signals A 1 , A 2 and B 1 , B 2 .
  • a multi-level quadrature amplitude modulation system has been proposed in which, in general, M (M being an integer equal to or greater than 2) bit binary digital signals are converted to a 2 M -level digital signal and carriers are modulated by such 2 M -level digital signals of two sequences into a QAM signal.
  • M being an integer equal to or greater than 2
  • M being an integer equal to or greater than 2
  • carriers are modulated by such 2 M -level digital signals of two sequences into a QAM signal.
  • the input multi-level amplitude signal could correctly be decided by simultaneously effecting the control of DC level and gain.
  • this method cannot prevent the occurrence of errors, too.
  • the reason for this is that if the DC level of the multi-level amplitude signal at the input side of the AD converter shifts upward or downward by an integral multiple of the interval between adjacent levels, the feedback control could be stabilized in that state. Such a stable state is called a false lock state.
  • An object of the present invention is to provide a multi-level decision circuit which detects the false lock state of the feedback control system and recovers it to its normal lock state.
  • the multi-level amplitude signal of 2 M levels is provided to a DC level controller and the DC level to be superimposed on the output multi-level signal of the DC level controller is controlled by a DC level control signal.
  • the output multi-level signal of the DC level controller is converted by an AD converter into a digital signal of N bits (N being greater than M) and its M high-order bits are provided as decided outputs of the multi-level amplitude signal.
  • the outputs of (M+1)th and less significant bits and at least one of M high-order bits in the AD converter output are applied to a DC level control feedback signal generating means.
  • a DC level control feedback signal from the feedback signal generating means is integrated and is fed as the abovesaid DC level control signal back to the DC level controller.
  • a decision means it is decided by a decision means whether the fluctuation in the DC level superimposed on the multi-level amplitude signal at the input side of the AD converter is in excess of a predetermined value, and by the output decision signal of the decision means, a switch provided in the DC level control feedback signal generating means is controlled.
  • the switch is controlled by the decision output when it is decided by the decision means that the DC level variation exceeds the predetermined value, and in this case alone, at least one of the M high-order bit outputs is integrated to provide the DC level control signal.
  • the decision means When it is decided by the decision means that the DC level variation is at least less than the predetermined value, the aforesaid (M+1)th bit output is integrated to produce the DC level control signal.
  • the number N of bits of the output digital signal from the AD converter is selected two or more larger than the M.
  • the decision means decides whether the absolute value of the bit output less significant than the (M+1)th bit output in the output digital signal is larger than a predetermined value. If the absolute value is larger than the predetermined value, it is decided that the feedback system is likely to be put into the false lock state, and at least one of the M high-order bit outputs is provided from the feedback signal generating means. Alternatively, based on a bias of the probability of occurrence of a "1" and a "0" in connection with at least one of the M high-order bits which are the decided outputs, the decision means decides whether the DC level fluctuation is in excess of the predetermined value.
  • the decision means branches the input multi-level amplitude signal of the AD converter, integrates the branched output and decides, based on the integrated output level, whether the DC level variation is in excess of the predetermined value. Also in the case of excess, it is decided that the feedback system is in the false lock state. It is also possible to convert the outputs of the (M+1)th and less significant bits of the AD converter output by a DA converter into an analog signal and to integrate the analog signal for use as the abovementioned DC level control signal in the normal lock state.
  • FIG. 1 is a block diagram showing an example of a multi-level decision circuit which can be deduced from the prior art
  • FIG. 3 is a diagram showing, by way of example, the relationships among threshold levels for an (M+1)th or 4th bit, the levels that the multi-level signal can assume in the case of the normal lock state, the levels that the multi-level signal can assume in the case of the false lock state, the most significant bit output B 1 and the (M+1)th or 4th bit output B 4 ;
  • FIG. 4 is a block diagram illustrating an example of the multi-level decision circuit of the present invention for detecting the false lock state
  • FIG. 5 is a logic circuit diagram illustrating an example of a decision means 29 in the case of making a decision based on a bias of a mark ratio of the decided output;
  • FIG. 6 is a block diagram illustrating an example of the decision means 29 in the case of making a decision based on a mean voltage of the most significant bit;
  • FIG. 7 is a diagram showing mean voltages of the most significant bit output B 1 in the cases of the normal lock state and the false lock state;
  • FIG. 8 is a block diagram illustrating an embodiment of the present invention designed for deciding the state in which a false lock phenomenon is likely to occur
  • FIG. 9 is a diagram showing, by way of example, the levels of the multi-level amplitude signal in the case of the normal lock state, its DC drift, error signals B 4 to B 8 (B M+1 to B N ), the outputs of comparators 55 and 56 and the output of the decision means 29;
  • FIG. 10 is a block diagram illustrating a specific example of the decision means 29 in FIG. 8;
  • FIGS. 11 to 13 are block diagrams illustrating other embodiments of the present invention which decide, by the deciding means, the state in which the false lock state is likely to occur;
  • FIGS. 14 and 15 are block diagrams illustrating other embodiments of the present invention which do not employ the decision means
  • FIG. 16 is a block diagram illustrating another embodiment of the present invention for deciding the false lock state
  • FIG. 17 is a block diagram illustrating another embodiment of the present invention which decides the state in which the false lock state is likely to come about, or the false lock state itself;
  • FIG. 18 is a diagram showing the output states of decision means 29a and 29b and an OR circuit 65 in the embodiment of FIG. 17.
  • a multi-level amplitude signal (a multi-level digital signal) which can assume 2 M levels, applied from a signal input terminal 11, is amplified by a DC amplifier 12.
  • the output of the DC amplifier 12 is converted by an analog-to-digital (AD) converter 14 into a digital signal in synchronism with a clock from a clock input terminal 13.
  • the clock from the clock input terminal 13 is, in turn, synchronized with the time slot of the multi-level digital signal from the signal input terminal 11.
  • the AD converter 14 is such one that yields an output of M+1 bits, and it decides levels of the input multi-level amplitude signal with a resolution of M+1 bits for conversion into a digital signal 15.
  • the M high-order bits of the digital signal 15 are provided as decided outputs to output terminals 10.
  • the digital signal 15 is applied to a control circuit 16.
  • the control circuit 16 produces, by a 1-bit output or a combination of two or more bit outputs of the digital signal 15, a feedback signal 17 for controlling a DC voltage offset of the DC amplifier 12 and a feedback signal 18 for controlling its gain.
  • the feedback signals 17 and 18 are provided to low-pass filters 21 and 22, respectively, wherein they are smoothed or integrated, and from which they are applied as a DC level control signal 23 and as a gain control signal 24 to the DC amplifier 12.
  • the offset voltage of the DC amplifier 12 is altered by the DC level control signal 23 and the DC level to be superimposed on its output is automatically controlled to assume an optimum value.
  • the gain of the DC amplifier 12 is automatically controlled by the gain control signal 24 to take an optimum value. As a result of this, the input level of the AD converter 14 is always held optimum.
  • the levels that the input 8-level signal can assume are indicated by the black circles in the left-hand column, and threshold levels corresponding to respective bits (B 1 to B 4 ) of the output signal 15 are given by arrows in the right-hand column.
  • the output signal B 1 of the most significant bit goes to a "1" or "0" depending upon whether the level of the input 8-level signal is higher or lower than the corresponding threshold level (B 1 ).
  • the output signal B 2 of the second high-order bit goes to a "1” or “0” depending upon whether the level of the input 8-level signal above the threshold level (B 1 ) in the case of the output signal B 1 being a "1" is higher or lower than the threshold level (B 2 ). Also when the output signal B 1 is a "0", the output signal B 2 goes to a "1” or “0” depending upon whether the level of the input 8-level signal is higher or lower than the threshold level (B 2 ) which is below the threshold level (B 1 ).
  • the third high-order bit B 3 is also decided in the same manner as described above.
  • eight threshold levels (B 4 ) for the output signal of the least significant bit B 4 are respectively equal to those eight levels the input 8-level amplitude signal can take.
  • the output signal B 4 of the least significant bit indicates the direction of a DC offset of the input signal. That is, as shown in FIG. 2, when the amplitude of the input 8-level amplitude signal and its offset-superimposed DC level are ideal, the output signal B 4 of the least significant bit goes to a "0" (space) and a "1" (mark) with 50--50% probabilities. If the offset of the input level shifts, then the above probabilities also vary, but by feeding the least significant bit output as the DC level control signal 23 back to the input side, the offset of the input level can be locked and held at a predetermined value.
  • FIG. 3 shows examples of the false lock phenomena.
  • threshold levels for the least significant bit B 4 in the case of an AD conversion of the input 2 3 -level amplitude signal by white circles, the eight levels that the input 2 3 -level amplitude signal can take in a normal lock state, by black circles, the levels that the input 2 3 -level amplitude signal can assume in the false lock state when the input amplitude signal deviates upward by a value a little smaller than the minimum signal level interval d, and again by black circles, the levels that the input 2 3 -level amplitude signal can assume in the false lock state when the input amplitude signal deviates downward by a value slightly smaller than the minimum signal level interval d.
  • the probability that the highest level of the input signal is decided to be a "1" is 100%, and the probabilities of the other seven levels being decided to be "0s" are high, but since they are close to the threshold levels for the output B 4 , the input signal level may sometimes be decided to be a "1"; accordingly, the total probabilities that it is decided to be a "1” and a "0" are 50--50%.
  • the feedback system is put in the false lock state.
  • the false lock phenomenon will also be presented when the input signal level becomes lower than a steady-state input signal by a value slightly smaller than the minimum signal level interval d. Moreover, the false lock phenomenon will occur also when the input signal level deviates upward or downward substantially twice and three times as much as the minimum signal level interval d.
  • the feedback control in the conventional multi-level decision circuit is effective for output signal variations in the low-frequency component caused by temperature changes and so forth, but once false lock phenomenon presents itself owing to fading and like external disturbances such as caused by initial power source connection, the feedback system is kept stably in the false lock state, continuing to produce decision errors.
  • adjustment must be made in succession for optimizing the offset of the DC amplifier 12.
  • the multi-level amplitude signal of 2 M levels from the signal input terminal 11 is applied to the DC amplifier 12 serving as a DC level controller.
  • the output signal of the DC amplifier 12 is sampled by the AD converter 14 of an (M+1)-bit resolution in synchronism with the clock signal from the clock input terminal 13 and converted into the digital signal 15 of M+1 bits.
  • the M high-order bits of the digital signal 15 are supplied as decided outputs to the output terminals 10.
  • the most significant bit B 1 and the least significant bit B M+1 of the digital signal 15 are input into an exclusive-OR circuit 25 serving as a gain control feedback signal generator, and its output is the gain control feedback signal 18.
  • the feedback signal 18 is integrated by the low-pass filter 22 and then fed as the gain control signal 24 back to the DC amplifier 12 to control its gain.
  • the most significant bit B 1 and the least significant bit B M+1 of the digital signal 15 are applied to a DC level control feedback signal generating means 28, and a DC level control feedback signal 32 output therefrom is integrated by the low-pass filter 21 and applied as the DC level control signal 23 to the DC amplifier 12 to control the DC level which is to be superimposed on its output.
  • the DC amplifier 12 is employed a differential amplifier, which has its non-inverting input terminal connected to the signal input terminal 11 and its inverting input terminal connected to the output side of the low-pass filter 21 and by which the DC level control signal from the filter 21 is subtracted from the input multi-level amplitude signal and is amplified.
  • the most significant bit B 1 of the digital signal 15 is also provided to a decision means 29 to output therefrom a decision signal 31, by which the feedback signal generator 28 is controlled to yield an optimum DC level control feedback signal 32 in accordance with the lock state being present.
  • the decision means 29 decides whether the feedback system is in the normal or false lock state, and produces the decision signal 31.
  • the DC level control feedback signal generating means 28, in this example, switches between the input most significant and least significant bits B 1 and B M+1 and provides one of them as the DC level control feedback signal 32. That is, the decision signal 31 is distributed by a distribution circuit 26 into outputs of opposite polarities, which are supplied to gates 35 and 36.
  • the gates 35 and 36 are also supplied with the most significant and least significant bits B 1 and B M+1 of the digital signal 15, respectively, and the outputs of the gates 35 and 36 are provided to an OR gate 27, obtaining therefrom the DC level control feedback signal 32.
  • the gate 35 When the feedback system is being decided to be in the normal lock state, the gate 35 is open, through which the least significant bit B.sub. M+1 is provided as the feedback signal 32. In the false lock state, the gate 36 is held open to pass therethrough the most significant bit B 1 as the feedback signal 32.
  • the feedback system can be rapidly recovered from the false lock state to the normal one, permitting the AD converter 14 to make decisions at an optimum threshold levels at all times. Accordingly, even if the number of amplitude levels of the input signal increases, a stable deciding function can be achieved with a simple circuit arrangement.
  • the decision of the 2 3 -level amplitude signal will be described in concrete terms.
  • a converter of 4-bit output is employed as the AD converter 14. That is, the input 2 3 -level amplitude signal, the threshold levels and the four bits B 1 , B 2 , B 3 and B 4 of the output digital signal 15 of the AD converter 14 bear such relationships as shown in FIG. 2.
  • the input 2 3 -level amplitude signal to the AD converter 14 slightly shifts to the positive side, the input 2 3 -level amplitude signal becomes as indicated by the broken-line white circles in FIG. 3, so the possibility of the least significant bit output B 4 going to a "1" becomes high.
  • the output from the low-pass filter 21 goes positive and the DC level of the output from the DC amplifier 12 is shifted to the negative side, optimizing the level of the input multi-level amplitude signal of the AD converter 14.
  • the DC level control feedback signal generating means 28 produces a voltage +V 1 or -V 1 depending upon whether the OR gate 27 yields an output of logic "1" or "0".
  • the probability of the least significant bit B 4 going to a "0" becomes high.
  • the output of the low-pass filter 21 goes negative and the DC level of the output amplitude signal from the DC amplifier 12 is controlled to shift to the positive side, optimizing the input amplitude signal level of the AD converter 14.
  • the low-pass filter 21 produces a positive output, by which the DC level of the output from the DC amplifier 12 is controlled to shift to the negative side, permitting a quick recovery from the false lock state to the normal one.
  • the low-pass filter 21 provides a negative output, by which the DC level of the output from the DC amplifier 12 is controlled to shift to the positive side, making a rapid recovery to the normal lock state.
  • the decision means 29 needs only to detect whether the DC level superimposed on the multi-level amplitude signal at the input side of the AD converter 14 has fluctuated in excess of a predetermined value from the DC level in the ideal lock state, it is possible to employ a method utilizing the mark ratio or average voltage value of the most significant bit output signal 33.
  • the method utilizing the mark ratio will be described first. In the case where the input multi-level amplitude signal is ideally received and the probabilities of assuming the respective levels are equal at that time, the mark ratio (the probability of occurrence of a "1") of the most significant bit output B 1 in the output digital signal of the AD converter 14 is close to 0.5 if the feedback system is in the normal lock state.
  • the mark ratio deviates from the abovesaid value 0.5. Then, the mark ratio of the most significant bit output B 1 is detected, and the feedback system is decided to be in the normal or false lock state depending upon whether the mark ratio is in a 0.5 ⁇ region (where ⁇ is determined by the number of levels of the input signal) or in some other region.
  • the decision means 29 which utilizes the mark ratio can be constructed, for instance, as shown in FIG. 5.
  • the most significant bit output B 1 is supplied to a D flip-flop 37, in which it is sampled in synchronism with the clock signal from the clock input terminal 13, and Q and Q outputs of the flip-flop 37 are applied to count-up and count-down terminals C.U and C.D of an up-down counter 38, respectively.
  • the counter 38 counts up or down by one depending upon whether the count-up or count-down terminal C.U or C.D is positive when the clock is applied to the clock input terminal 13.
  • the counter 38 adds the number of "1s" of the most significant bit output B 1 and subtracts the number of "0s" thereof, so its count is the difference between the numbers of "1s" and "0s".
  • a predetermined value is preset in the counter 38, and when its count reaches the preset upper or lower limit value, the counter 38 provides a carry signal 41 at its output terminal C or a borrow signal 42 at its output terminal B.
  • the counter 38 always yields a "1" output at each of the output terminals C and B, and when a carry or borrow occurs, the output goes to a "0".
  • the carry and borrow signals 41 and 42 are applied to an AND circuit 43, the output signal of which is provided to a T flip-flop 44, the Q output signal of which serves as the decision signal 31.
  • the output signal 31 of the flip-flop 44 is a "0"
  • the ratio that the most significant bit output B 1 goes to a "1" (or "0") increases and the counter 38 produces the carry signal 41 (or borrow signal 42), by which the flip-flop 44 toggles to make its output 31 a "1", enabling the gate 36 in FIG. 4.
  • ⁇ which determines the normal lock region is dependent upon set values of the upper and lower limit values of the count of the counter 38.
  • the decision means 39 which utilizes the average voltage value.
  • the most significant bit output B 1 from the AD converter 14 is branched to and integrated by a low-pass filter 45 and its integrated output is supplied to voltage comparators 46 and 47.
  • the comparators 46 and 47 compare the input signals with preset voltage values (V 0 +V + )/2 and (V 0 +V - )/2, respectively.
  • the comparators 46 and 47 each yield a "1" or "0" output in dependence upon whether the input signals do not exceed or exceed the preset voltage values towards the positive and the negative side, respectively.
  • V 0 , V + and V - are DC voltage values obtained by averaging (integrating) the most significant bit outputs B 1 in the normal lock state and the false lock state, V 0 indicating the value in the normal lock state and V + and V - values (when the input level deviates from the V 0 towards the positive side and the negative side, respectively) in the false lock state.
  • the outputs of the comparators 46 and 47 are applied to a NAND circuit 48, the output of which is used as the decision signal 31. That is, in the normal lock state, the comparators 46 and 47 produce “1" outputs and the output 31 of the NAND circuit 48 is a "0", by which the gate 35 (FIG. 4) is enabled.
  • the output of one of the comparators 46 and 47 goes to a "0” and the output of the NAND circuit 48 goes to a "1", enabling the gate 36.
  • the decision means 29 is to detect that the DC level superimposed on the multi-level amplitude signal at the input side of the AD converter 14 deviates from the DC level in the normal lock state in excess of a predetermined value. Accordingly, the decision signal 31 can also be obtained by branching the multi-level amplitude signal at the input side of the AD converter 14 and detecting whether the level of its average value (integrated value) deviates from the level in the normal lock state in excess of a predetermined value. That is, as indicated by the broken line in FIG. 4, the multi-level amplitude signal at the input side of the AD converter 14 is branched for input into the decision means 39.
  • the decision means 29 may be of such a circuit arrangement as shown in FIG. 6, but the voltage values for setting in the comparators 46 and 47 and, if necessary, the time constant of the low-pass filter 45 are changed to adequate values.
  • FIG. 8 illustrates an embodiment of such a method as being applied to the input 2 3 -level amplitude signal, the part corresponding to those in FIG. 4 being identified by the same reference numerals and characters.
  • the number N of bits of the output digital signal 15 from the AD converter 14 is described to be M+1 bits, but in this embodiment it is selected M+k bits.
  • the decision means 29 outputs a "1" or "0" depending upon whether the DC level deviation of the multi-level amplitude signal from the ideal level is greater than the predetermined value.
  • the decision means 29 When it is decided by the decision means 29 that the DC level deviation of the multi-level amplitude signal exceeds the predetermined value in either positive or negative direction, at least one of the decided signals B 1 , B 2 and B 3 at the output terminals 10 is added by an adder 51 to the error signal B 4 in response to the decision signal 31.
  • the adder 51 is provided in the DC level control feedback signal generating means 28.
  • an analog switch 52 provided in the generating means 28 is turned ON to pass the most significant bit output B 1 to the adder 51, wherein the output B 1 and the error signal B 4 are added together analogwise via adding resistors 53 and 54, respectively.
  • the output of the adder 51 is provided as the DC level control feedback signal 32 to the low-pass filter 21. As a result of this, the deviation of the DC level of the multi-level amplitude signal at the input side of the AD converter 14 is reduced.
  • the switch 52 when the deviation of the DC level of the multi-level amplitude signal is smaller than the predetermined value, since the switch 52 is OFF, the signal for input to the low-pass filter 21 is only the error signal B 4 , and as described previously in respect of FIG. 1, the DC level is controlled, by which the probability of the error signal B 4 going to a "1" or "0" becomes 50%.
  • the deviation of the DC level of the multi-level amplitude signal exceeds the predetermined value in either positive or negative direction, since the switch 52 is turned ON to supply the most significant bit output B 4 to the adder 51, the feedback signal 32 to the low-pass filter 21 is a linear summation of the error signal B 4 and the most significant bit output B 1 .
  • the probability that the three high-order bit outputs B 1 , B 2 and B 3 each go to a "0" increases.
  • the switch 52 is ON, the DC level control feedback signal 23 increases towards the positive side more quickly than in the case of the error signal B 4 alone and the DC level of the output amplitude signal of the DC amplifier 12 is controlled to shift towards the positive side, in consequence of which the level of the multi-level amplitude signal is normalized.
  • the AD converter 14 outputs +V 1 (volt) in the case of logic "1" and -V 1 (volt) in the case of logic "0".
  • the predetermined value defines high and low reference values above and below the normal lock state level corresponding to the threshold levels B 4 .
  • the high and low reference values for use in the decision means 29 can be selected arbitrarily within ⁇ d/2 of the minimum signal level interval d relative to the lock state level and, in this example, they are selected to be ⁇ d/4, respectively.
  • two adjacent levels of the 8-level input amplitude signal are indicated by circles and the range ⁇ d/2 of variation in the DC level by arrows.
  • the fourth bit output B 4 represents the direction of drift and the fifth to eighth bit outputs B 5 to B 8 the amounts of drift.
  • the error outputs B 4 , B 5 , B 6 B 7 and B 8 go in this order to "01000", and the 5-bit comparator 56 detects coincidence between the error output and the low reference value "01000” and yields a "1", deciding that the DC drift of the multi-level amplitude signal exceeds the low reference value -d/4.
  • the outputs of the comparators 55 and 56 are provided as the output decision signal 31 of the decision means 29 via an OR circuit 58. Accordingly, the decision signal 31 from the decision means 29 goes to a "0" or "1" depending upon the DC drift of the multi-level amplitude signal is within ⁇ d/4.
  • the relationships of the DC drift and the outputs of the comparators 55 and 56 and the decision means 29 are also shown in FIG. 9.
  • the decided signals B 1 , B 2 and B 3 are all added together by an analog adder 59, the output of which is provided via the analog switch 52 to the adder 51, and the analog switch 52 is controlled by the decision signal 31 from the decision means 29 so that it is turned ON or OFF depending upon whether the decision signal 31 is a "1" or "0".
  • the multi-level input signal is 2 M -level and the AD converter 14 is of the N-bit (N>M) output type
  • the reference values for the DC drift can and must be changed according to design, and this can be achieved by changing the reference values of the comparators 55 and 56.
  • the K low-order bits (B 4 to B 8 in FIG. 9) of the output digital signal 15 of the AD converter 14 vary with the magnitude of the DC drift.
  • these low-order bits as the DC level control feedback signal, it is possible to effect control according to the magnitude of the DC drift.
  • error signals B M+1 to B N of the K low-order bits in the output digital signal 15 of the AD converter 14 are converted by a DA converter 61 into analog form.
  • the error signals B M+1 to B N correspond to the magnitude of the DC drift of the multi-level amplitude signal.
  • FIG. 9 the fourth to eighth bits B 4 to B8 correspond to the magnitude of the DC drift of the multi-level amplitude signal.
  • the fourth to eighth bits all go to a "1" and when the amount of the DC drift is -d/2, they all go to a "0". Therefore, the output analog voltage value of the DA converter 61 is in proportion to the amount of the DC drift of the multi-level amplitude signal.
  • the decision signal 31 from the decision means 29 controls the analog switch 52, through which the output of the DA converter 61 or adder 59 is provided as the DC level control feedback signal 32 to the low-pass filter 21 depending upon whether the DC drift is less or more than ⁇ d/4.
  • the DC level control signal 23 increases, and when the amount of DC drift diminishes, the DC level control signal 23 decreases, so that an excellent control characteristic can be obtained.
  • the decision signal 31 of the decision means 29 goes to a "1" and the switch 52 is changed over to select the output of the adder 59, performing feedback control.
  • the most significant bit output B 1 and the (M+1)th bit output are supplied to the exclusive OR circuit 25 and the exclusive-ORed output is applied via the low-pass filter 22 to a gain control terminal G of the amplifier 12 as is the case shown in FIG. 4.
  • the magnitude ratio between the output from the DA converter 61 and the output from the switch 52 to be added can be determined by a suitable selection of the resistance value of the resistor 62.
  • At least one of the high-order bit outputs B 1 to B M may also be supplied to the switch 52 when the DC level is greater than the predetermined value.
  • FIG. 13 it is also possible to selectively apply the error signal B M+1 and the output of the adder 59 to the low-pass filter 21 depending on whether the DC drift is less or more than a predetermined value, respectively. In this case, too, when the DC drift is greater than the predetermined value, it is necessary only to supply at least one of the high-order bit outputs B 1 to B M via the switch 52 to the low-pass filter 21.
  • the decision means 29 may be omitted, in which case the error signal B M+1 and at least one of the decided outputs B 1 to B M are always added by the adder 51, the output of which is provided to the filter 21, as shown in FIG. 14. It is also possible to utilize such an arrangement as shown in FIG. 15 in which the error signals B M+1 to B N are converted by the DA converter 61 to an analog signal, which is always added to at least one of the decided outputs B 1 to B M in the adder 51 for input to the filter 21.
  • the DC level and amplitude (gain) of the input multi-level amplitude signal are controlled through the use of the differential, variable-gain DC amplifier 12, they may also be controlled separately. The point is to control the DC level and amplitude (gain) of the input multi-level amplitude signal on the signal path from the signal input terminal 11 to the AD converter 14.
  • an analog subtractor with no gain may also be used; namely, the only requirement is the capability of shifting the DC level of the multi-level amplitude signal by the DC level control signal 23.
  • the multi-level signal decision circuit detects the false lock state of the feedback system and automatically returns the system to its normal lock state, or detects the likelihood of a false lock phenomenon and automatically puts the feedback system into the normal lock state in which the false lock phenomenon is difficult to occur, thereby always holding the DC level of the multi-level amplitude signal at the input side of the AD converter 14 at a correct value.
  • it is effective for enhancement of the frequency utilization efficiency to increase the number of levels in the multi-level quadrature amplitude modulation system.
  • the decision threshold margin lowers and the false lock phenomenon comes about or is likely to occur owing to an external disturbance such as fading, but the present invention ensures a correct decision regardless of such an increased number of multi-levels.
  • the output B M+1 is always supplied via the adder 51 to the low-pass filter 21 and when the feedback system is decided to be in the false lock state, the switch 52 is turned ON by the decision signal 31 to pass therethrough the most significant bit output B 1 to the adder 51 for addition to the bit output B M+1 .
  • the decision means 29 may also be designed to detect the state in which the false lock phenomenon is likely to come about and the false lock state itself.
  • the decision means 29a As shown in FIG. 17, the (M+1)th to Nth bit outputs B M+1 to B N in the output of the AD converter 14 are provided to a decision means 29a for detecting the likelihood of the false lock phenomenon.
  • the decision means 29a is used, for example, the decision means 29 shown in FIG. 10.
  • the input to the AD converter 14 is branched to another decision means 29b, which has an arrangement such, for instance, as shown in FIG. 6 and which detects the false lock state.
  • the outputs of these decision means 29a and 29b are ORed by an OR circuit 65, by the output of which is controlled the switch 52.
  • the outputs of the decision means 29a and 29b and the OR circuit 65 become such as shown in FIG. 18 according to the normal lock state and the false lock state, and the OR circuit 65 yields a "1" output, turning ON the switch 52.
  • the provision of such two decision means 29a and 29b for controlling the switch 52 can also be applied the examples illustrated in FIGS. 11 through 13.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Power Engineering (AREA)
  • Dc Digital Transmission (AREA)

Abstract

An input multi-level amplitude signal of 2M levels is supplied via a DC level controller to an AD converter for conversion into an N-bit (N being an integer greater than M) digital signal, and M high-order bits of the digital signal are provided as decided outputs. It is decided by a decision means whether a deviation of the DC level of the multi-level amplitude signal at the input side of the AD converter is in excess of a predetermined value. When the deviation of the DC level is decided less than the predetermined value, the outputs of bits less significant than the Mth bit in the digital signal are integrated for input as a DC level control signal into the DC level controller, correcting the deviation of the DC level. When it is decided by the decision means that the deviation of the DC level is greater than the predetermined value, at least one of the M high-order bit outputs in the output digital signal is integrated for input as a DC level control signal into the DC level controller, correcting the deviation of the DC level.

Description

BACKGROUND OF THE INVENTION
The present invention relates to a multi-level decision circuit for use in a digital communication system utilizing a multi-level modulated signal, and more particularly to a multi-level decision circuit which is supplied with a multi-level signal of 2M levels (M being an integer equal to or greater than 2) and decides which one of the 2M levels the input multi-level signal belongs to.
Known as a digital transmission system using the microwave band is a 16 QAM (Quadrature Amplitude Modulation) system. With this system, binary digital signals of two sequences A1 and A2 are converted by a DA converter into a 4-level digital signal using the signal A1 as a high-order bit of a 2-bit binary signal and the signal A2 as a low-order bit thereof. A carrier is amplitude modulated by the 4-level digital signal. In the meantime, binary digital signals of two sequences B1 and B2 are similarly converted into a 4-level digital signal, by which is amplitude modulated a carrier displaced 90 degrees apart in phase from the abovesaid carrier. The both amplitude-modulated outputs are combined into a composite signal for transmission. At the receiving side, the received signal is coherently detected by recovered carriers phased 90 degrees apart, by which the abovesaid two 4-level digital signals are demodulated. These 4-level digital signals are respectively converted by AD converters into binary digital signals, thus obtaining the aforementioned binary digital signals A1, A2 and B1, B2.
A multi-level quadrature amplitude modulation system has been proposed in which, in general, M (M being an integer equal to or greater than 2) bit binary digital signals are converted to a 2M -level digital signal and carriers are modulated by such 2M -level digital signals of two sequences into a QAM signal. With such a multi-level amplitude modulation system, in order to correctly decide the multi-level amplitude signal at the receiving side, it is necessary that the levels of the multi-level amplitude signal input to a decision circuit be held in level regions predetermined in accordance with the number of levels. If the DC level of the input multi-level amplitude signal fluctuates, then the probability that the (M+1)th bit from MSB of the AD converter output (those bits from MSB to the Mth one being decided outputs) becomes mark "1" deviates from 50%. In order to detect and eventually eliminate the deviation, a DC signal which is supplied to a DC amplifier provided in the preceding stage of the AD converter is subjected to feedback control so that the DC level at the output of the DC amplifier assumes a reference value. This is disclosed in the Japanese Patent Application Laid Open No. 58-101449, published on June 16, 1983. Further, it has been proposed in the Japanese Patent Application Laid Open No. 57-131152, published on Aug. 13, 1982 that the gain of the DC amplifier is feedback-controlled by the output of the AD converter so that the variation in the level of the DC amplifier output comes to agree with a predetermined value.
Accordingly, it is considered that the input multi-level amplitude signal could correctly be decided by simultaneously effecting the control of DC level and gain. As a result of the present inventors' experiments and researches, however, it has been found out that this method cannot prevent the occurrence of errors, too. The reason for this is that if the DC level of the multi-level amplitude signal at the input side of the AD converter shifts upward or downward by an integral multiple of the interval between adjacent levels, the feedback control could be stabilized in that state. Such a stable state is called a false lock state.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a multi-level decision circuit which detects the false lock state of the feedback control system and recovers it to its normal lock state.
It is another object of the present invention to provide a multi-level decision circuit which detects the likelihood of the false lock state and creates the state in which the false lock phenomenon is difficult to come about.
According to the present invention, the multi-level amplitude signal of 2M levels is provided to a DC level controller and the DC level to be superimposed on the output multi-level signal of the DC level controller is controlled by a DC level control signal. The output multi-level signal of the DC level controller is converted by an AD converter into a digital signal of N bits (N being greater than M) and its M high-order bits are provided as decided outputs of the multi-level amplitude signal. The outputs of (M+1)th and less significant bits and at least one of M high-order bits in the AD converter output are applied to a DC level control feedback signal generating means. A DC level control feedback signal from the feedback signal generating means is integrated and is fed as the abovesaid DC level control signal back to the DC level controller. By the feedback of at least one of the M high-order bit outputs, the state in which the false lock phenomenon is difficult to present itself is brought about before or after the feedback system is put into the false lock state.
It is decided by a decision means whether the fluctuation in the DC level superimposed on the multi-level amplitude signal at the input side of the AD converter is in excess of a predetermined value, and by the output decision signal of the decision means, a switch provided in the DC level control feedback signal generating means is controlled. The switch is controlled by the decision output when it is decided by the decision means that the DC level variation exceeds the predetermined value, and in this case alone, at least one of the M high-order bit outputs is integrated to provide the DC level control signal. When it is decided by the decision means that the DC level variation is at least less than the predetermined value, the aforesaid (M+1)th bit output is integrated to produce the DC level control signal.
The number N of bits of the output digital signal from the AD converter is selected two or more larger than the M. The decision means decides whether the absolute value of the bit output less significant than the (M+1)th bit output in the output digital signal is larger than a predetermined value. If the absolute value is larger than the predetermined value, it is decided that the feedback system is likely to be put into the false lock state, and at least one of the M high-order bit outputs is provided from the feedback signal generating means. Alternatively, based on a bias of the probability of occurrence of a "1" and a "0" in connection with at least one of the M high-order bits which are the decided outputs, the decision means decides whether the DC level fluctuation is in excess of the predetermined value. In the case of excess, it is decided that the feedback system is in the false lock state. Alternatively, the decision means branches the input multi-level amplitude signal of the AD converter, integrates the branched output and decides, based on the integrated output level, whether the DC level variation is in excess of the predetermined value. Also in the case of excess, it is decided that the feedback system is in the false lock state. It is also possible to convert the outputs of the (M+1)th and less significant bits of the AD converter output by a DA converter into an analog signal and to integrate the analog signal for use as the abovementioned DC level control signal in the normal lock state.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a block diagram showing an example of a multi-level decision circuit which can be deduced from the prior art;
FIG. 2 is a diagram showing, by way of example, the relationships among input multi-level amplitude signal levels, a digital signal and threshold levels in the case where M=3, that is, where the input multi-level amplitude signal is 8-level;
FIG. 3 is a diagram showing, by way of example, the relationships among threshold levels for an (M+1)th or 4th bit, the levels that the multi-level signal can assume in the case of the normal lock state, the levels that the multi-level signal can assume in the case of the false lock state, the most significant bit output B1 and the (M+1)th or 4th bit output B4 ;
FIG. 4 is a block diagram illustrating an example of the multi-level decision circuit of the present invention for detecting the false lock state;
FIG. 5 is a logic circuit diagram illustrating an example of a decision means 29 in the case of making a decision based on a bias of a mark ratio of the decided output;
FIG. 6 is a block diagram illustrating an example of the decision means 29 in the case of making a decision based on a mean voltage of the most significant bit;
FIG. 7 is a diagram showing mean voltages of the most significant bit output B1 in the cases of the normal lock state and the false lock state;
FIG. 8 is a block diagram illustrating an embodiment of the present invention designed for deciding the state in which a false lock phenomenon is likely to occur;
FIG. 9 is a diagram showing, by way of example, the levels of the multi-level amplitude signal in the case of the normal lock state, its DC drift, error signals B4 to B8 (BM+1 to BN), the outputs of comparators 55 and 56 and the output of the decision means 29;
FIG. 10 is a block diagram illustrating a specific example of the decision means 29 in FIG. 8;
FIGS. 11 to 13 are block diagrams illustrating other embodiments of the present invention which decide, by the deciding means, the state in which the false lock state is likely to occur;
FIGS. 14 and 15 are block diagrams illustrating other embodiments of the present invention which do not employ the decision means;
FIG. 16 is a block diagram illustrating another embodiment of the present invention for deciding the false lock state;
FIG. 17 is a block diagram illustrating another embodiment of the present invention which decides the state in which the false lock state is likely to come about, or the false lock state itself; and
FIG. 18 is a diagram showing the output states of decision means 29a and 29b and an OR circuit 65 in the embodiment of FIG. 17.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
To facilitate a better understanding of the present invention, a description will be given first of the multi-level decision circuit that can be deduced from the aforementioned prior art examples. Reference is made first to FIG. 1. A multi-level amplitude signal (a multi-level digital signal) which can assume 2M levels, applied from a signal input terminal 11, is amplified by a DC amplifier 12. The output of the DC amplifier 12 is converted by an analog-to-digital (AD) converter 14 into a digital signal in synchronism with a clock from a clock input terminal 13. The clock from the clock input terminal 13 is, in turn, synchronized with the time slot of the multi-level digital signal from the signal input terminal 11. The AD converter 14 is such one that yields an output of M+1 bits, and it decides levels of the input multi-level amplitude signal with a resolution of M+1 bits for conversion into a digital signal 15. The M high-order bits of the digital signal 15 are provided as decided outputs to output terminals 10. At the same time, the digital signal 15 is applied to a control circuit 16. The control circuit 16 produces, by a 1-bit output or a combination of two or more bit outputs of the digital signal 15, a feedback signal 17 for controlling a DC voltage offset of the DC amplifier 12 and a feedback signal 18 for controlling its gain. The feedback signals 17 and 18 are provided to low- pass filters 21 and 22, respectively, wherein they are smoothed or integrated, and from which they are applied as a DC level control signal 23 and as a gain control signal 24 to the DC amplifier 12. The offset voltage of the DC amplifier 12 is altered by the DC level control signal 23 and the DC level to be superimposed on its output is automatically controlled to assume an optimum value. The gain of the DC amplifier 12 is automatically controlled by the gain control signal 24 to take an optimum value. As a result of this, the input level of the AD converter 14 is always held optimum.
FIG. 2 shows the relationships between the levels of the input amplitude signal and the output signal 15 from the AD converter 14 in the case of a (23 =8)-level amplitude signal being applied to the signal input terminal 11. In FIG. 2, the levels that the input 8-level signal can assume are indicated by the black circles in the left-hand column, and threshold levels corresponding to respective bits (B1 to B4) of the output signal 15 are given by arrows in the right-hand column. For example, the output signal B1 of the most significant bit goes to a "1" or "0" depending upon whether the level of the input 8-level signal is higher or lower than the corresponding threshold level (B1). The output signal B2 of the second high-order bit goes to a "1" or "0" depending upon whether the level of the input 8-level signal above the threshold level (B1) in the case of the output signal B1 being a "1" is higher or lower than the threshold level (B2). Also when the output signal B1 is a "0", the output signal B2 goes to a "1" or "0" depending upon whether the level of the input 8-level signal is higher or lower than the threshold level (B2) which is below the threshold level (B1). The third high-order bit B3 is also decided in the same manner as described above.
Ideally, eight threshold levels (B4) for the output signal of the least significant bit B4 are respectively equal to those eight levels the input 8-level amplitude signal can take. The output signal B4 of the least significant bit indicates the direction of a DC offset of the input signal. That is, as shown in FIG. 2, when the amplitude of the input 8-level amplitude signal and its offset-superimposed DC level are ideal, the output signal B4 of the least significant bit goes to a "0" (space) and a "1" (mark) with 50--50% probabilities. If the offset of the input level shifts, then the above probabilities also vary, but by feeding the least significant bit output as the DC level control signal 23 back to the input side, the offset of the input level can be locked and held at a predetermined value.
It has been found out experimentally by the present inventors, however, that there are cases where an error is produced in the decided output although the offset lock by the feedback control is stabilized. The present inventors' studies and experiments have revealed that this is for such reason as follows: That is, also in the case even when the input multi-level amplitude signal offsets positive or negative, from some cause, by an integral multiple of a minimum signal level interval (i.e. a voltage value between adjacent levels of the multi-level signal) d, the least significant bit output sometimes goes to a "0" or "1" with a 50% probability and, in this case, the feedback control signals become stabilized. This is called a false lock phenomenon. In the state of such a false lock phenomenon, a decision error is produced and, in addition, once the feedback system gets into this state, it is retained stable, resulting in a continuation of decision errors. Based on the inventors' theoretical formula which expresses, as a function of the amount of drift, an average Vd of the DC level control voltages obtainable from the mark ratios of digital outputs of the respective output bits from the AD converter which is supplied with an input signal that is the sum of the input 2M -level amplitude signal having a drift and thermal noise, the present inventors have succeeded in analyzing that there exist (2M -1) possible values of the amounts of drift at which no DC level control voltage is produced (i.e. Vd=0) and the abovesaid stable state is brought about. The false lock phenomenon is caused at (2M -2) of the (2M -1) stable points and a normal lock state is allowed at only one stable point.
FIG. 3 shows examples of the false lock phenomena. In FIG. 3 there are shown from left to right, by arrows, threshold levels for the least significant bit B4 in the case of an AD conversion of the input 23 -level amplitude signal, by white circles, the eight levels that the input 23 -level amplitude signal can take in a normal lock state, by black circles, the levels that the input 23 -level amplitude signal can assume in the false lock state when the input amplitude signal deviates upward by a value a little smaller than the minimum signal level interval d, and again by black circles, the levels that the input 23 -level amplitude signal can assume in the false lock state when the input amplitude signal deviates downward by a value slightly smaller than the minimum signal level interval d. At the right-hand side are shown a level region in which the most significant bit B1 goes to a "0" and a "1" and a level region in which the least significant bit B4 goes to a "0" and a "1" with respect to the threshold levels corresponding thereto. In the normal lock state, since the levels that the input 23 -level amplitude signal can take are just in agreement with the threshold levels for the bit B4, the probabilities that the least significant bit output B4 goes to a "0" and a "1" are 50--50%. In the event that the input 23 -level amplitude signal shifts upward by a value slightly smaller than the minimum signal level interval d, the probability that the highest level of the input signal is decided to be a "1" is 100%, and the probabilities of the other seven levels being decided to be "0s" are high, but since they are close to the threshold levels for the output B4, the input signal level may sometimes be decided to be a "1"; accordingly, the total probabilities that it is decided to be a "1" and a "0" are 50--50%. Thus, the feedback system is put in the false lock state. It will be seen from the above that the false lock phenomenon will also be presented when the input signal level becomes lower than a steady-state input signal by a value slightly smaller than the minimum signal level interval d. Moreover, the false lock phenomenon will occur also when the input signal level deviates upward or downward substantially twice and three times as much as the minimum signal level interval d.
The feedback control in the conventional multi-level decision circuit is effective for output signal variations in the low-frequency component caused by temperature changes and so forth, but once false lock phenomenon presents itself owing to fading and like external disturbances such as caused by initial power source connection, the feedback system is kept stably in the false lock state, continuing to produce decision errors. The larger the number of levels of the input multi-level amplitude signal is, the more readily the false lock phenomenon comes about. Moreover, once the feedback system has been put in the false lock state, adjustment must be made in succession for optimizing the offset of the DC amplifier 12.
Next, a detailed description will be given with reference to FIG. 4 et seq., of embodiments of the present invention. Referring first to FIG. 4, the multi-level amplitude signal of 2M levels from the signal input terminal 11 is applied to the DC amplifier 12 serving as a DC level controller. The output signal of the DC amplifier 12 is sampled by the AD converter 14 of an (M+1)-bit resolution in synchronism with the clock signal from the clock input terminal 13 and converted into the digital signal 15 of M+1 bits. The M high-order bits of the digital signal 15 are supplied as decided outputs to the output terminals 10. The most significant bit B1 and the least significant bit BM+1 of the digital signal 15 are input into an exclusive-OR circuit 25 serving as a gain control feedback signal generator, and its output is the gain control feedback signal 18. The feedback signal 18 is integrated by the low-pass filter 22 and then fed as the gain control signal 24 back to the DC amplifier 12 to control its gain.
Further, the most significant bit B1 and the least significant bit BM+1 of the digital signal 15 are applied to a DC level control feedback signal generating means 28, and a DC level control feedback signal 32 output therefrom is integrated by the low-pass filter 21 and applied as the DC level control signal 23 to the DC amplifier 12 to control the DC level which is to be superimposed on its output. As the DC amplifier 12 is employed a differential amplifier, which has its non-inverting input terminal connected to the signal input terminal 11 and its inverting input terminal connected to the output side of the low-pass filter 21 and by which the DC level control signal from the filter 21 is subtracted from the input multi-level amplitude signal and is amplified. The most significant bit B1 of the digital signal 15 is also provided to a decision means 29 to output therefrom a decision signal 31, by which the feedback signal generator 28 is controlled to yield an optimum DC level control feedback signal 32 in accordance with the lock state being present.
In this example, by monitoring a signal 33 which is a part of the (M+1)-bit digital signal 15 from the AD converter 14, the decision means 29 decides whether the feedback system is in the normal or false lock state, and produces the decision signal 31. The DC level control feedback signal generating means 28, in this example, switches between the input most significant and least significant bits B1 and BM+1 and provides one of them as the DC level control feedback signal 32. That is, the decision signal 31 is distributed by a distribution circuit 26 into outputs of opposite polarities, which are supplied to gates 35 and 36. The gates 35 and 36 are also supplied with the most significant and least significant bits B1 and BM+1 of the digital signal 15, respectively, and the outputs of the gates 35 and 36 are provided to an OR gate 27, obtaining therefrom the DC level control feedback signal 32. When the feedback system is being decided to be in the normal lock state, the gate 35 is open, through which the least significant bit B.sub. M+1 is provided as the feedback signal 32. In the false lock state, the gate 36 is held open to pass therethrough the most significant bit B1 as the feedback signal 32.
With this embodiment, by controlling the gain and offset of the DC amplifier 12 to have optimum values even in the false lock state, as will be described later, the feedback system can be rapidly recovered from the false lock state to the normal one, permitting the AD converter 14 to make decisions at an optimum threshold levels at all times. Accordingly, even if the number of amplitude levels of the input signal increases, a stable deciding function can be achieved with a simple circuit arrangement.
The decision of the 23 -level amplitude signal will be described in concrete terms. In this case, a converter of 4-bit output is employed as the AD converter 14. That is, the input 23 -level amplitude signal, the threshold levels and the four bits B1, B2, B3 and B4 of the output digital signal 15 of the AD converter 14 bear such relationships as shown in FIG. 2. In the normal lock state, that is, when the gate 35 is open, if the level of the input 23 -level amplitude signal to the AD converter 14 slightly shifts to the positive side, the input 23 -level amplitude signal becomes as indicated by the broken-line white circles in FIG. 3, so the possibility of the least significant bit output B4 going to a "1" becomes high. As a result of this, the output from the low-pass filter 21 goes positive and the DC level of the output from the DC amplifier 12 is shifted to the negative side, optimizing the level of the input multi-level amplitude signal of the AD converter 14. Incidentally, let it be assumed that the DC level control feedback signal generating means 28 produces a voltage +V1 or -V1 depending upon whether the OR gate 27 yields an output of logic "1" or "0". Conversely, when the input 23 -level amplitude signal slightly shifts to the negative side, the probability of the least significant bit B4 going to a "0" becomes high. In consequence, the output of the low-pass filter 21 goes negative and the DC level of the output amplitude signal from the DC amplifier 12 is controlled to shift to the positive side, optimizing the input amplitude signal level of the AD converter 14.
When the false lock state in which the gate 36 is open is brought about after the input 23 -level amplitude signal deviates to the positive side by a value substantially equal to the minimum signal level interval d, for example, as shown in FIG. 3, the ratio that the level of the input 23 -level amplitude signal exceeds the threshold level for the most significant bit output B1 increases, resulting in a high ratio of the most significant bit output B1 going to a "1". In consequence, the low-pass filter 21 produces a positive output, by which the DC level of the output from the DC amplifier 12 is controlled to shift to the negative side, permitting a quick recovery from the false lock state to the normal one. Similarly, when the feedback system is put in the false lock state after the DC level of the input 23 -level amplitude signal shifts to the negative side by a value substantially equal to the minimum signal level interval d, as shown in FIG. 3, since the ratio that the most significant bit output B1 goes to a "0" becomes high, the low-pass filter 21 provides a negative output, by which the DC level of the output from the DC amplifier 12 is controlled to shift to the positive side, making a rapid recovery to the normal lock state.
Since the decision means 29 needs only to detect whether the DC level superimposed on the multi-level amplitude signal at the input side of the AD converter 14 has fluctuated in excess of a predetermined value from the DC level in the ideal lock state, it is possible to employ a method utilizing the mark ratio or average voltage value of the most significant bit output signal 33. The method utilizing the mark ratio will be described first. In the case where the input multi-level amplitude signal is ideally received and the probabilities of assuming the respective levels are equal at that time, the mark ratio (the probability of occurrence of a "1") of the most significant bit output B1 in the output digital signal of the AD converter 14 is close to 0.5 if the feedback system is in the normal lock state. In the false lock state, however, since the most significant bit output B1 is biased to either one of the codes "1" and "0" as described previously, the mark ratio deviates from the abovesaid value 0.5. Then, the mark ratio of the most significant bit output B1 is detected, and the feedback system is decided to be in the normal or false lock state depending upon whether the mark ratio is in a 0.5±α region (where α is determined by the number of levels of the input signal) or in some other region.
The decision means 29 which utilizes the mark ratio can be constructed, for instance, as shown in FIG. 5. The most significant bit output B1 is supplied to a D flip-flop 37, in which it is sampled in synchronism with the clock signal from the clock input terminal 13, and Q and Q outputs of the flip-flop 37 are applied to count-up and count-down terminals C.U and C.D of an up-down counter 38, respectively. The counter 38 counts up or down by one depending upon whether the count-up or count-down terminal C.U or C.D is positive when the clock is applied to the clock input terminal 13. Accordingly, the counter 38 adds the number of "1s" of the most significant bit output B1 and subtracts the number of "0s" thereof, so its count is the difference between the numbers of "1s" and "0s". A predetermined value is preset in the counter 38, and when its count reaches the preset upper or lower limit value, the counter 38 provides a carry signal 41 at its output terminal C or a borrow signal 42 at its output terminal B. The counter 38 always yields a "1" output at each of the output terminals C and B, and when a carry or borrow occurs, the output goes to a "0". The carry and borrow signals 41 and 42 are applied to an AND circuit 43, the output signal of which is provided to a T flip-flop 44, the Q output signal of which serves as the decision signal 31. In the normal state the output signal 31 of the flip-flop 44 is a "0", but when the DC level superimposed on the multi-level amplitude signal at the input side of the AD converter 14 greatly deviates from the level in the ideal lock state to the positive (or negative) side, the ratio that the most significant bit output B1 goes to a "1" (or "0") increases and the counter 38 produces the carry signal 41 (or borrow signal 42), by which the flip-flop 44 toggles to make its output 31 a "1", enabling the gate 36 in FIG. 4. Incidentally, α which determines the normal lock region is dependent upon set values of the upper and lower limit values of the count of the counter 38.
Next, a description will be given of the decision means 39 which utilizes the average voltage value. For example, as shown in FIG. 6, the most significant bit output B1 from the AD converter 14 is branched to and integrated by a low-pass filter 45 and its integrated output is supplied to voltage comparators 46 and 47. The comparators 46 and 47 compare the input signals with preset voltage values (V0 +V+)/2 and (V0 +V-)/2, respectively. The comparators 46 and 47 each yield a "1" or "0" output in dependence upon whether the input signals do not exceed or exceed the preset voltage values towards the positive and the negative side, respectively. Here, V0, V+ and V- are DC voltage values obtained by averaging (integrating) the most significant bit outputs B1 in the normal lock state and the false lock state, V0 indicating the value in the normal lock state and V+ and V- values (when the input level deviates from the V0 towards the positive side and the negative side, respectively) in the false lock state. The outputs of the comparators 46 and 47 are applied to a NAND circuit 48, the output of which is used as the decision signal 31. That is, in the normal lock state, the comparators 46 and 47 produce "1" outputs and the output 31 of the NAND circuit 48 is a "0", by which the gate 35 (FIG. 4) is enabled. When the feedback system is put in the false lock state, the output of one of the comparators 46 and 47 goes to a "0" and the output of the NAND circuit 48 goes to a "1", enabling the gate 36.
As described previously, the decision means 29 is to detect that the DC level superimposed on the multi-level amplitude signal at the input side of the AD converter 14 deviates from the DC level in the normal lock state in excess of a predetermined value. Accordingly, the decision signal 31 can also be obtained by branching the multi-level amplitude signal at the input side of the AD converter 14 and detecting whether the level of its average value (integrated value) deviates from the level in the normal lock state in excess of a predetermined value. That is, as indicated by the broken line in FIG. 4, the multi-level amplitude signal at the input side of the AD converter 14 is branched for input into the decision means 39. In this case, the decision means 29 may be of such a circuit arrangement as shown in FIG. 6, but the voltage values for setting in the comparators 46 and 47 and, if necessary, the time constant of the low-pass filter 45 are changed to adequate values.
In the above the occurrence of the false lock phenomenon is detected by the decision means 29, but this method is defective in that a decision error is produced in the course of recovery from the false lock to the normal lock state as long as a false lock state has to be detected. To avoid this, it is also possible to detect the likelihood of occurrence of the false lock phenomenon by the decision means 29 and to control the feedback system so that the false lock phenomenon is difficult to occur.
FIG. 8 illustrates an embodiment of such a method as being applied to the input 23 -level amplitude signal, the part corresponding to those in FIG. 4 being identified by the same reference numerals and characters. In the aforementioned examples the number N of bits of the output digital signal 15 from the AD converter 14 is described to be M+1 bits, but in this embodiment it is selected M+k bits. Outputs B4, B5 . . . and BN of K=N-M bits (K being an integer greater than 1) of the output digital signal 15 from the AD converter 14 are provided to the decision means 29, wherein the polarity and amount of intersymbol interference are detected and it is decided whether the DC level of the input multi-level amplitude signal is apart from the ideal lock state level in excess of a predetermined value in either positive or negative direction. The decision means 29 outputs a "1" or "0" depending upon whether the DC level deviation of the multi-level amplitude signal from the ideal level is greater than the predetermined value.
When it is decided by the decision means 29 that the DC level deviation of the multi-level amplitude signal exceeds the predetermined value in either positive or negative direction, at least one of the decided signals B1, B2 and B3 at the output terminals 10 is added by an adder 51 to the error signal B4 in response to the decision signal 31. The adder 51 is provided in the DC level control feedback signal generating means 28. In this example, when the decision signal 31 of the decision means 29 is a "1", an analog switch 52 provided in the generating means 28 is turned ON to pass the most significant bit output B1 to the adder 51, wherein the output B1 and the error signal B4 are added together analogwise via adding resistors 53 and 54, respectively. The output of the adder 51 is provided as the DC level control feedback signal 32 to the low-pass filter 21. As a result of this, the deviation of the DC level of the multi-level amplitude signal at the input side of the AD converter 14 is reduced.
With the above arrangement, when the deviation of the DC level of the multi-level amplitude signal is smaller than the predetermined value, since the switch 52 is OFF, the signal for input to the low-pass filter 21 is only the error signal B4, and as described previously in respect of FIG. 1, the DC level is controlled, by which the probability of the error signal B4 going to a "1" or "0" becomes 50%. When the deviation of the DC level of the multi-level amplitude signal exceeds the predetermined value in either positive or negative direction, since the switch 52 is turned ON to supply the most significant bit output B4 to the adder 51, the feedback signal 32 to the low-pass filter 21 is a linear summation of the error signal B4 and the most significant bit output B1.
When the DC level of the input multi-level amplitude signal is drifted slightly towards the positive side, the black circles indicating the respective levels of the input multi-level amplitude signals in FIG. 2 slightly shift upward and the probability that the three (M=3) high-order bit outputs B1, B2 and B3 each go to a "1" rises. When the switch 52 is turned ON, the DC level control signal 23 from the low-pass filter 21 increases more quickly than in the case of the error signal B4 alone. In consequence, the DC level superimposed on the multi-level amplitude signal from the DC amplifier 12 is controlled to shift towards the negative side, by which the level of the multi-level amplitude signal is normalized. Conversely, when the multi-level amplitude signal is drifted towards the negative side, the probability that the three high-order bit outputs B1, B2 and B3 each go to a "0" increases. When the switch 52 is ON, the DC level control feedback signal 23 increases towards the positive side more quickly than in the case of the error signal B4 alone and the DC level of the output amplitude signal of the DC amplifier 12 is controlled to shift towards the positive side, in consequence of which the level of the multi-level amplitude signal is normalized. The AD converter 14 outputs +V1 (volt) in the case of logic "1" and -V1 (volt) in the case of logic "0".
By controlling the magnitude of the DC level control signal 23 itself through using a plurality of low-order bit outputs of the AD converter 14 as described above and by selecting the predetermined value (the set value) in the decision means 29 to such a value as described below, it is possible to construct a high precision multi-level decision circuit which is free from the false lock phenomenon.
The predetermined value defines high and low reference values above and below the normal lock state level corresponding to the threshold levels B4. The high and low reference values for use in the decision means 29 can be selected arbitrarily within ±d/2 of the minimum signal level interval d relative to the lock state level and, in this example, they are selected to be ±d/4, respectively. FIG. 9 shows the relationships of two adjacent levels of the 8-level input amplitude signal to error signals B4, B5, B6, B7 and B8 of its 5=8-3 (K=N-M) low-order bits in this case. In FIG. 9 two adjacent levels of the 8-level input amplitude signal are indicated by circles and the range ±d/2 of variation in the DC level by arrows. The fourth bit output B4 represents the direction of drift and the fifth to eighth bit outputs B5 to B8 the amounts of drift.
The decision means 29 can be arranged, for example, as shown in FIG. 10. That is, 5- bit comparators 55 and 56 are employed, by which the fourth to eighth bit outputs B4 to B8 of the digital signal 15 from the AD converter 14 are compared with high and low reference values +d/4 (=1001) and -d/4 (=01000), respectively. Thus, it is decided whether the drift is within ±d/4. If a +d/4 DC drift occurs in the multi-level amplitude signal, then the error outputs B4, B5, B6, B7 and B8 go in this order to "10111", as shown in FIG. 9. Consequently, the error output agrees with the reference value "10111" in the 5-bit comparator 55, from which a "1" is output, deciding that the DC drift of the multi-level amplitude signal exceeds the high reference value +d/4.
Similarly, when a -d/4 DC drift occurs in the multi-level amplitude signal, the error outputs B4, B5, B6 B7 and B8 go in this order to "01000", and the 5-bit comparator 56 detects coincidence between the error output and the low reference value "01000" and yields a "1", deciding that the DC drift of the multi-level amplitude signal exceeds the low reference value -d/4.
The outputs of the comparators 55 and 56 are provided as the output decision signal 31 of the decision means 29 via an OR circuit 58. Accordingly, the decision signal 31 from the decision means 29 goes to a "0" or "1" depending upon the DC drift of the multi-level amplitude signal is within ±d/4. The relationships of the DC drift and the outputs of the comparators 55 and 56 and the decision means 29 are also shown in FIG. 9.
In the example of FIG. 10, the decided signals B1, B2 and B3 are all added together by an analog adder 59, the output of which is provided via the analog switch 52 to the adder 51, and the analog switch 52 is controlled by the decision signal 31 from the decision means 29 so that it is turned ON or OFF depending upon whether the decision signal 31 is a "1" or "0". By using all of the decided signals B1, B2 and B3 in this way, the DC drift of the multi-level amplitude signal can be quickly reduced less than the reference values (±d/4).
In general, in the case where the multi-level input signal is 2M -level and the AD converter 14 is of the N-bit (N>M) output type, it is necessary only to form the decision means 29 using the comparators 55 and 56 of K (=N-M) bits in the same manner as shown in FIG. 10. Incidentally, the reference values for the DC drift can and must be changed according to design, and this can be achieved by changing the reference values of the comparators 55 and 56.
As will be appreciated from FIG. 9, the K low-order bits (B4 to B8 in FIG. 9) of the output digital signal 15 of the AD converter 14 vary with the magnitude of the DC drift. By using these low-order bits as the DC level control feedback signal, it is possible to effect control according to the magnitude of the DC drift. For instance, as shown in FIG. 11, error signals BM+1 to BN of the K low-order bits in the output digital signal 15 of the AD converter 14 are converted by a DA converter 61 into analog form. The error signals BM+1 to BN (in FIG. 9 the fourth to eighth bits B4 to B8) correspond to the magnitude of the DC drift of the multi-level amplitude signal. As will be seen from, for example, FIG. 9, when the amount of the DC drift is +d/2, the fourth to eighth bits all go to a "1" and when the amount of the DC drift is -d/2, they all go to a "0". Therefore, the output analog voltage value of the DA converter 61 is in proportion to the amount of the DC drift of the multi-level amplitude signal. The decision signal 31 from the decision means 29 controls the analog switch 52, through which the output of the DA converter 61 or adder 59 is provided as the DC level control feedback signal 32 to the low-pass filter 21 depending upon whether the DC drift is less or more than ±d/4. In the case where the amount of DC drift increases relatively large while the output of the DA converter 61 is being supplied to the low-pass filter 21, the DC level control signal 23 increases, and when the amount of DC drift diminishes, the DC level control signal 23 decreases, so that an excellent control characteristic can be obtained. When the DC drift of the multi-level amplitude signal exceeds ±d/4, the decision signal 31 of the decision means 29 goes to a "1" and the switch 52 is changed over to select the output of the adder 59, performing feedback control. Although not shown in FIG. 11 as well as succeeding FIGS. 12 to 17, the most significant bit output B1 and the (M+1)th bit output are supplied to the exclusive OR circuit 25 and the exclusive-ORed output is applied via the low-pass filter 22 to a gain control terminal G of the amplifier 12 as is the case shown in FIG. 4.
It is also possible to adopt such an arrangement as shown in FIG. 12. With this arrangement, when the drift of the multi-level input signal exceeds ±d/4, the switch 52 is turned ON by the decision signal 31 of the decision means 29 and the output of the adder 59 and the output of the DA converter 61 via a resistor 62 are added together in the adder 51, the output of which is supplied to the low-pass filter 21. When the DC drift is less than ±d/4, the switch 52 is held OFF and the output of the DA converter 61 alone is provided to the filter 21. By always applying the output of the DA converter 61 as the DC level control feedback signal 32 to the filter 21 and by additionally supplying the first to M bit outputs (decided signals) B1 to BM when the DC drift exceeds ±d/4, it is possible to obtain a high accuracy multi-level decision circuit which is free from the false lock phenomenon. Incidentally, the magnitude ratio between the output from the DA converter 61 and the output from the switch 52 to be added can be determined by a suitable selection of the resistance value of the resistor 62.
Also in the arrangements of FIGS. 11 and 12, at least one of the high-order bit outputs B1 to BM may also be supplied to the switch 52 when the DC level is greater than the predetermined value. As shown in FIG. 13, it is also possible to selectively apply the error signal BM+1 and the output of the adder 59 to the low-pass filter 21 depending on whether the DC drift is less or more than a predetermined value, respectively. In this case, too, when the DC drift is greater than the predetermined value, it is necessary only to supply at least one of the high-order bit outputs B1 to BM via the switch 52 to the low-pass filter 21. Further, the decision means 29 may be omitted, in which case the error signal BM+1 and at least one of the decided outputs B1 to BM are always added by the adder 51, the output of which is provided to the filter 21, as shown in FIG. 14. It is also possible to utilize such an arrangement as shown in FIG. 15 in which the error signals BM+1 to BN are converted by the DA converter 61 to an analog signal, which is always added to at least one of the decided outputs B1 to BM in the adder 51 for input to the filter 21. The examples of FIGS. 14 and 15 are not preferable in that since components (B1 to BM), which are unnecessary for operation when the feedback system is not in the false lock state, are used as a part of the DC level control feedback signal 32, variations are caused in the DC level of the multi-level amplitude signal at the input side of the AD converter 14; however, this arrangement eliminates the necessity of providing the decision means 29, and hence is very simple in construction.
While in the above the DC level and amplitude (gain) of the input multi-level amplitude signal are controlled through the use of the differential, variable-gain DC amplifier 12, they may also be controlled separately. The point is to control the DC level and amplitude (gain) of the input multi-level amplitude signal on the signal path from the signal input terminal 11 to the AD converter 14. For the DC level control an analog subtractor with no gain may also be used; namely, the only requirement is the capability of shifting the DC level of the multi-level amplitude signal by the DC level control signal 23.
As described in the above, the multi-level signal decision circuit detects the false lock state of the feedback system and automatically returns the system to its normal lock state, or detects the likelihood of a false lock phenomenon and automatically puts the feedback system into the normal lock state in which the false lock phenomenon is difficult to occur, thereby always holding the DC level of the multi-level amplitude signal at the input side of the AD converter 14 at a correct value. In the field of digital radio communications it is effective for enhancement of the frequency utilization efficiency to increase the number of levels in the multi-level quadrature amplitude modulation system. With an increase in the number of levels as in 64 QAM, 256 QAM, and so on, however, the decision threshold margin lowers and the false lock phenomenon comes about or is likely to occur owing to an external disturbance such as fading, but the present invention ensures a correct decision regardless of such an increased number of multi-levels. As illustrated in FIG. 16, also in the case of detecting the false lock state by the decision means 29, it is possible to arrange such that when the feedback system is in the normal lock state, the output BM+1 is always supplied via the adder 51 to the low-pass filter 21 and when the feedback system is decided to be in the false lock state, the switch 52 is turned ON by the decision signal 31 to pass therethrough the most significant bit output B1 to the adder 51 for addition to the bit output BM+1. Moreover, also in the examples of FIGS. 4 and 16, it is possible to select the number N of bits of the output digital signal 15 of the AD converter 14 two or more larger than the number M and to use, as the DC level control feedback signal 32, the outputs BM+1 to BN of the (M+1)th to Nth bits in the digital signal 15. Besides, the decision means 29 may also be designed to detect the state in which the false lock phenomenon is likely to come about and the false lock state itself. For example, as shown in FIG. 17, the (M+1)th to Nth bit outputs BM+1 to BN in the output of the AD converter 14 are provided to a decision means 29a for detecting the likelihood of the false lock phenomenon. As the decision means 29a is used, for example, the decision means 29 shown in FIG. 10. The input to the AD converter 14 is branched to another decision means 29b, which has an arrangement such, for instance, as shown in FIG. 6 and which detects the false lock state. The outputs of these decision means 29a and 29b are ORed by an OR circuit 65, by the output of which is controlled the switch 52. In this case, the outputs of the decision means 29a and 29b and the OR circuit 65 become such as shown in FIG. 18 according to the normal lock state and the false lock state, and the OR circuit 65 yields a "1" output, turning ON the switch 52. Incidentally, the provision of such two decision means 29a and 29b for controlling the switch 52 can also be applied the examples illustrated in FIGS. 11 through 13.
It will be apparent that many modifications and variations may be effected without departing from the scope of the novel concepts of the present invention.

Claims (13)

What is claimed is:
1. A multi-level signal decision circuit comprising:
a DC level control means supplied with a multi-level amplitude signal of 2M (M being an integer equal to or greater than 2) levels, for changing, by a DC level control signal, the DC level to be superimposed on the output multi-level amplitude signal;
an AD converter connected to the output side of said DC level control means, for converting its output multi-level amplitude signal into a digital signal of N (N being an integer greater than M) bits and providing its M high-order bits as a multi-level decided output to an output terminal;
a feedback signal generating means supplied with the output of at least an (M+1)th one of (M+1)th and less significant bits of the AD converter output and at least one of its M high-order bits, for generating a DC level control feedback signal; and
a low-pass filter for integrating the DC level control feedback signal from said feedback signal generating means and feeding it as the DC level control signal back to said DC level control means, each of said feedback signal generating means and said low-pass filter constituting a part of a feedback system.
2. A multi-level decision circuit according to claim 1 which comprises a decision means for deciding whether a deviation of the DC level superimposed on the multi-level amplitude signal at the input side of the AD converter is greater or smaller than a predetermined value, and wherein said feedback signal generating means includes switch means for providing, in response to an output decision signal from said decision means, the said at least (M+1)th bit output as the DC level control feedback signal when it is decided that the deviation of the DC level is less than the predetermined value, and providing the said at least one of the M high-order bits as the DC level control feedback signal only when it is decided that the deviation of the DC level is greater than the predetermined value.
3. A multi-level decision circuit according to claim 2 wherein said decision means decides whether said feedback system is in a false or normal lock state, and wherein said switch means of said feedback signal generating means is a change-over switch and outputs at least one of the M high-order bit outputs as the DC level control feedback signal when it is decided that said feedback system is in the false lock state, and outputs only the (M+1)th bit output as the DC level feedback signal when it is decided that said feedback system is in the normal lock state.
4. A multi-level decision circuit according to claim 2 wherein said decision means decides whether said feedback system is in a false or normal lock state, wherein said switch means of said feedback signal generating means is an ON-OFF switch, wherein the (M+1)th bit output is always provided as the DC level control feedback signal, and wherein when it is decided that said feedback system is in the false lock state, said ON-OFF switch is turned ON and at least one of the M high-order bit outputs is superimposed on the (M+1)th bit output for output as the DC level control feedback signal.
5. A multi-level decision circuit according to claim 3 or 4 wherein said decision means decides whether the deviation of the DC level exceeds the predetermined value depending on a ratio of the probabilities of occurrence of a "1" and "0" with respect to at least one of the M high-order bit outputs of said AD converter.
6. A multi-level decision circuit according to claim 3 or 4 wherein said decision means decides whether the deviation of the DC level exceeds the predetermined value depending upon whether an average voltage of the most significant bit output of said AD converter is higher than a predetermined value.
7. A multi-level decision circuit according to claim 3 or 4 wherein said decision means branches the input multi-level amplitude signal of said AD converter, integrates the branched output and decides whether the deviation of the DC level exceeds the predetermined value depending upon whether the level of the integrated output is higher than a predetermined value.
8. A multi-level decision circuit according to claim 2 wherein said decision means decides whether said feedback system is likely to be in a false lock state or is in a normal lock state, and wherein the number N of bits of the output digital signal of said AD converter is two or more larger than the said M and said decision means decides whether the absolute value of the N-bit digital output of said AD converter is larger than a predetermined value smaller than a minimum signal level interval of the input multi-level amplitude signal, thereby deciding whether the deviation of the DC level is in excess of the predetermined value.
9. A multi-level decision circuit according to claim 8 wherein said switch means is a change-over switch and outputs only the (M+1)th bit output as the DC level control feedback signal when it is decided by said decision means that the deviation of the DC level is less than the predetermined value and, outputs only at least one of the M high-order bit outputs as the DC level control feedback signal when it is decided by said decision means that the deviation of the DC level is greater than the predetermined value.
10. A multi-level decision circuit according to claim 8 wherein said switch means is an ON-OFF switch, wherein the (M+1)th and less significant bit outputs in the output digital signal of said AD converter are always provided as the DC level control feedback signal, and wherein when it is decided by said decision means that the deviation of the DC level is greater than the predetermined value, said ON-OFF switch is turned ON and at least one of the M high-order bit outputs is superimposed on the (M+1)th and less significant bit outputs for output as the DC level control feedback signal.
11. A multi-level decision circuit according to claim 1, 2, 3 or 4, wherein the number N of bits of the output digital signal from said AD converter is two or more larger than the said M, and wherein said feedback signal generating means comprises a DA converter for converting the (M+1)th and less significant bit outputs in the output digital signal into an analog signal for output as the DC level control feedback signal when it is decided by said decision means that the deviation of the DC level is less than the predetermined value.
12. A multi-level decision circuit according to claim 8, 9 or 10, wherein said feedback signal generating means comprises a DA converter for converting the (M+1)th and less significant bit outputs in the output digital signal into an analog signal for output as the DC level control feedback signal when it is decided by said decision means that the deviation of the DC level is less than the predetermined value.
13. A multi-level decision circuit according to claim 2 wherein the decision means comprises a first means for deciding whether a feedback system is likely to be in a false lock state or is in a normal lock state, a second means for deciding whether the feedback system is in the false lock state or normal lock state, and an OR circuit for ORing the outputs of the first and second means.
US06/702,762 1984-02-27 1985-02-19 Multi-level decision circuit Expired - Lifetime US4602374A (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP59-37106 1984-02-27
JP59037106A JPH0669187B2 (en) 1984-02-27 1984-02-27 Multi-value identification circuit
JP21587984A JPS6194416A (en) 1984-10-15 1984-10-15 Multilevel signal identifying circuit
JP59-215879 1984-10-15

Publications (1)

Publication Number Publication Date
US4602374A true US4602374A (en) 1986-07-22

Family

ID=26376200

Family Applications (1)

Application Number Title Priority Date Filing Date
US06/702,762 Expired - Lifetime US4602374A (en) 1984-02-27 1985-02-19 Multi-level decision circuit

Country Status (4)

Country Link
US (1) US4602374A (en)
EP (1) EP0153708B1 (en)
AU (1) AU560059B2 (en)
CA (1) CA1241390A (en)

Cited By (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4697265A (en) * 1984-06-01 1987-09-29 Fujitsu Limited Error monitor circuit
US4700365A (en) * 1985-10-25 1987-10-13 Rca Corporation Digital threshold detector with hysteresis
US4707730A (en) * 1984-06-04 1987-11-17 Etat Francais Represente Par Le Secretaire D'etat Aux Postes Et Telecommunications Et A La Telediffusion (Centre National D'etudes Des Telecommunications) Sync extraction for a broadcasting system with time multiplexing of digital and analog signals
US4745366A (en) * 1985-10-14 1988-05-17 U.S. Philips Corporation Signal processing arrangement
US4766417A (en) * 1986-06-07 1988-08-23 Sony Corporation Automatic offset compensating bipolar A/D converter circuit
US4788696A (en) * 1986-06-18 1988-11-29 Fujitsu Limited Decision timing control circuit
US4799041A (en) * 1986-10-06 1989-01-17 Applied Automation, Inc. Recirculating analog to digital converter with auto-calibrating feature
US4852126A (en) * 1986-02-07 1989-07-25 Matsushita Electric Industrial Co., Ltd. Digital information reproducing apparatus
US4860010A (en) * 1986-06-27 1989-08-22 Fujitsu Limited Automatic drift control circuit
WO1989008360A1 (en) * 1988-03-04 1989-09-08 Oy Nokia Ab An adaptive detection method for quantized signals
US4873702A (en) * 1988-10-20 1989-10-10 Chiu Ran Fun Method and apparatus for DC restoration in digital receivers
US4905255A (en) * 1989-01-03 1990-02-27 American Telephone And Telegraph Company Decision directed gain control
US4929851A (en) * 1989-01-23 1990-05-29 Motorola, Inc. Data limiter for a radio pager
US4951051A (en) * 1989-08-31 1990-08-21 Itt Corporation Overload detector for an analog-to-digital converter
US5177483A (en) * 1988-06-17 1993-01-05 U.S. Philips Corporation Multilevel configurable logic analyzer
US5220206A (en) * 1990-06-29 1993-06-15 Analog Devices, Inc. Control apparatus with improved recovery from power reduction, and storage device therefor
US5235424A (en) * 1992-02-06 1993-08-10 General Electric Company Automatic gain control system for a high definition television signal receiver
US5245340A (en) * 1989-06-27 1993-09-14 Her Majesty The Queen In Right Of Canada, As Represented By The Minister Of Communications Digital transmultiplexer with automatic threshold controller
US5301023A (en) * 1991-10-18 1994-04-05 Zenith Electronics Corp. Data slicing system
US5438593A (en) * 1994-04-18 1995-08-01 Sat (Societe Anonyme De Telecommunications Adaptive threshold decision device for multistate modulation
US5502744A (en) * 1992-08-21 1996-03-26 U.S. Philips Corporation Data coding system
US5523756A (en) * 1994-01-18 1996-06-04 The Grass Valley Group, Inc. Analog-to-digital converter with offset reduction loop
US5583934A (en) * 1995-03-03 1996-12-10 Advanced Micro Devices, Inc. DC level control for an electronic telephone line card
US5621734A (en) * 1984-06-01 1997-04-15 Digital Equipment Corporation Local area network with server and virtual circuits
US5706003A (en) * 1995-08-22 1998-01-06 Schlumberger Technology Corporation Apparatus and method for cancellation of offset in gamma spectrum data
US5754595A (en) * 1993-02-02 1998-05-19 Nokia Mobile Phones Limited Demodulated radio signals
US5793815A (en) * 1996-12-13 1998-08-11 International Business Machines Corporation Calibrated multi-voltage level signal transmission system
US5940442A (en) * 1997-01-30 1999-08-17 National Semioonductor Corporation High speed data receiver
US6215427B1 (en) * 1997-10-14 2001-04-10 Thomson Multimedia Analog-digital conversion device comprising a differential comparator
US6396329B1 (en) 1999-10-19 2002-05-28 Rambus, Inc Method and apparatus for receiving high speed signals with low latency
GB2370736A (en) * 1997-05-30 2002-07-03 Nec Corp Signal processing to compensate for DC offset error in a quadrature modulation/demodulation device
US20020091948A1 (en) * 1999-10-19 2002-07-11 Carl Werner Apparatus and method for improving resolution of a current mode driver
US20040022311A1 (en) * 2002-07-12 2004-02-05 Zerbe Jared L. Selectable-tap equalizer
US20060008019A1 (en) * 2002-12-05 2006-01-12 Nobuaki Kawahara Communications method
US7093145B2 (en) 1999-10-19 2006-08-15 Rambus Inc. Method and apparatus for calibrating a multi-level current mode driver having a plurality of source calibration signals
US7269212B1 (en) 2000-09-05 2007-09-11 Rambus Inc. Low-latency equalization in multi-level, multi-line communication systems
US7362800B1 (en) 2002-07-12 2008-04-22 Rambus Inc. Auto-configured equalizer
US20080123778A1 (en) * 2005-05-31 2008-05-29 Yoshihisa Ikeda Data receiving apparatus
US20100027709A1 (en) * 2003-12-22 2010-02-04 Quellan, Inc. Method And System For Slicing A Communication Signal
US8861667B1 (en) 2002-07-12 2014-10-14 Rambus Inc. Clock data recovery circuit with equalizer clock calibration
US8976890B2 (en) * 2011-10-26 2015-03-10 Panasonic Intellectual Property Management Co., Ltd. Multilevel amplitude modulation device, multilevel amplitude demodulation device, transmission system including these, multilevel amplitude modulation method, and multilevel amplitude demodulation method

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4703282A (en) * 1985-06-29 1987-10-27 Nec Corporation Digital demodulation system

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4355402A (en) * 1978-10-19 1982-10-19 Racal-Milgo, Inc. Data modem false equilibrium circuit
US4410876A (en) * 1976-09-27 1983-10-18 Sony Corporation D.C. Stabilized analog-to-digital converter
US4415882A (en) * 1981-07-13 1983-11-15 Nippon Telegraph & Telephone Public Corporation Analog to digital converter
US4549165A (en) * 1984-06-22 1985-10-22 Rockwell International Corporation Dynamic voltage reference apparatus for A/D converters
US4560940A (en) * 1983-06-10 1985-12-24 Magnetic Peripherals Inc. Peak amplitude measurement

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5125283B1 (en) * 1971-04-30 1976-07-30
US4250458A (en) * 1979-05-31 1981-02-10 Digital Communications Corporation Baseband DC offset detector and control circuit for DC coupled digital demodulator
JPS58101449A (en) * 1981-12-14 1983-06-16 Nec Corp Demodulator
US4544894A (en) * 1983-03-23 1985-10-01 Nec Corporation DC Voltage control circuits

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4410876A (en) * 1976-09-27 1983-10-18 Sony Corporation D.C. Stabilized analog-to-digital converter
US4355402A (en) * 1978-10-19 1982-10-19 Racal-Milgo, Inc. Data modem false equilibrium circuit
US4415882A (en) * 1981-07-13 1983-11-15 Nippon Telegraph & Telephone Public Corporation Analog to digital converter
US4560940A (en) * 1983-06-10 1985-12-24 Magnetic Peripherals Inc. Peak amplitude measurement
US4549165A (en) * 1984-06-22 1985-10-22 Rockwell International Corporation Dynamic voltage reference apparatus for A/D converters

Cited By (66)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4697265A (en) * 1984-06-01 1987-09-29 Fujitsu Limited Error monitor circuit
US5621734A (en) * 1984-06-01 1997-04-15 Digital Equipment Corporation Local area network with server and virtual circuits
US5734659A (en) * 1984-06-01 1998-03-31 Digital Equipment Corporation Computer network having a virtual circuit message carrying a plurality of session messages
US4707730A (en) * 1984-06-04 1987-11-17 Etat Francais Represente Par Le Secretaire D'etat Aux Postes Et Telecommunications Et A La Telediffusion (Centre National D'etudes Des Telecommunications) Sync extraction for a broadcasting system with time multiplexing of digital and analog signals
US4745366A (en) * 1985-10-14 1988-05-17 U.S. Philips Corporation Signal processing arrangement
US4700365A (en) * 1985-10-25 1987-10-13 Rca Corporation Digital threshold detector with hysteresis
US4852126A (en) * 1986-02-07 1989-07-25 Matsushita Electric Industrial Co., Ltd. Digital information reproducing apparatus
US4766417A (en) * 1986-06-07 1988-08-23 Sony Corporation Automatic offset compensating bipolar A/D converter circuit
US4788696A (en) * 1986-06-18 1988-11-29 Fujitsu Limited Decision timing control circuit
US4860010A (en) * 1986-06-27 1989-08-22 Fujitsu Limited Automatic drift control circuit
US4799041A (en) * 1986-10-06 1989-01-17 Applied Automation, Inc. Recirculating analog to digital converter with auto-calibrating feature
WO1989008360A1 (en) * 1988-03-04 1989-09-08 Oy Nokia Ab An adaptive detection method for quantized signals
GB2233865A (en) * 1988-03-04 1991-01-16 Nokia Oy Ab An adaptive detection method for quantized signals
GB2233865B (en) * 1988-03-04 1992-09-16 Nokia Oy Ab An adaptive detection method for quantized signals
US5177483A (en) * 1988-06-17 1993-01-05 U.S. Philips Corporation Multilevel configurable logic analyzer
US4873702A (en) * 1988-10-20 1989-10-10 Chiu Ran Fun Method and apparatus for DC restoration in digital receivers
US4905255A (en) * 1989-01-03 1990-02-27 American Telephone And Telegraph Company Decision directed gain control
US4929851A (en) * 1989-01-23 1990-05-29 Motorola, Inc. Data limiter for a radio pager
US5245340A (en) * 1989-06-27 1993-09-14 Her Majesty The Queen In Right Of Canada, As Represented By The Minister Of Communications Digital transmultiplexer with automatic threshold controller
US4951051A (en) * 1989-08-31 1990-08-21 Itt Corporation Overload detector for an analog-to-digital converter
US5220206A (en) * 1990-06-29 1993-06-15 Analog Devices, Inc. Control apparatus with improved recovery from power reduction, and storage device therefor
US5301023A (en) * 1991-10-18 1994-04-05 Zenith Electronics Corp. Data slicing system
US5235424A (en) * 1992-02-06 1993-08-10 General Electric Company Automatic gain control system for a high definition television signal receiver
CN1073324C (en) * 1992-02-06 2001-10-17 Rca.汤姆森许可公司 Automatic gain control apparatus for a digital television signal receiver
US5502744A (en) * 1992-08-21 1996-03-26 U.S. Philips Corporation Data coding system
US5852634A (en) * 1992-08-21 1998-12-22 U.S. Philips Corporation Data coding system
US5754595A (en) * 1993-02-02 1998-05-19 Nokia Mobile Phones Limited Demodulated radio signals
US5523756A (en) * 1994-01-18 1996-06-04 The Grass Valley Group, Inc. Analog-to-digital converter with offset reduction loop
US5438593A (en) * 1994-04-18 1995-08-01 Sat (Societe Anonyme De Telecommunications Adaptive threshold decision device for multistate modulation
US5583934A (en) * 1995-03-03 1996-12-10 Advanced Micro Devices, Inc. DC level control for an electronic telephone line card
US5706003A (en) * 1995-08-22 1998-01-06 Schlumberger Technology Corporation Apparatus and method for cancellation of offset in gamma spectrum data
US5793815A (en) * 1996-12-13 1998-08-11 International Business Machines Corporation Calibrated multi-voltage level signal transmission system
US5940442A (en) * 1997-01-30 1999-08-17 National Semioonductor Corporation High speed data receiver
GB2370736B (en) * 1997-05-30 2002-09-18 Nec Corp Signal processing method using quadrature modulation-demodulation
GB2370736A (en) * 1997-05-30 2002-07-03 Nec Corp Signal processing to compensate for DC offset error in a quadrature modulation/demodulation device
US6215427B1 (en) * 1997-10-14 2001-04-10 Thomson Multimedia Analog-digital conversion device comprising a differential comparator
US7124221B1 (en) 1999-10-19 2006-10-17 Rambus Inc. Low latency multi-level communication interface
US7161513B2 (en) 1999-10-19 2007-01-09 Rambus Inc. Apparatus and method for improving resolution of a current mode driver
US20020153936A1 (en) * 1999-10-19 2002-10-24 Zerbe Jared L. Method and apparatus for receiving high speed signals with low latency
US9998305B2 (en) 1999-10-19 2018-06-12 Rambus Inc. Multi-PAM output driver with distortion compensation
US6965262B2 (en) 1999-10-19 2005-11-15 Rambus Inc. Method and apparatus for receiving high speed signals with low latency
US9544169B2 (en) 1999-10-19 2017-01-10 Rambus Inc. Multiphase receiver with equalization circuitry
US20060061405A1 (en) * 1999-10-19 2006-03-23 Zerbe Jared L Method and apparatus for receiving high speed signals with low latency
US7093145B2 (en) 1999-10-19 2006-08-15 Rambus Inc. Method and apparatus for calibrating a multi-level current mode driver having a plurality of source calibration signals
US20060186915A1 (en) * 1999-10-19 2006-08-24 Carl Werner Method and apparatus for calibrating a multi-level current mode driver having a plurality of source calibration signals
US7809088B2 (en) 1999-10-19 2010-10-05 Rambus Inc. Multiphase receiver with equalization
US7126408B2 (en) 1999-10-19 2006-10-24 Rambus Inc. Method and apparatus for receiving high-speed signals with low latency
US20020091948A1 (en) * 1999-10-19 2002-07-11 Carl Werner Apparatus and method for improving resolution of a current mode driver
US20100134153A1 (en) * 1999-10-19 2010-06-03 Zerbe Jared L Low Latency Multi-Level Communication Interface
US6396329B1 (en) 1999-10-19 2002-05-28 Rambus, Inc Method and apparatus for receiving high speed signals with low latency
US8634452B2 (en) 1999-10-19 2014-01-21 Rambus Inc. Multiphase receiver with equalization circuitry
US7456778B2 (en) 1999-10-19 2008-11-25 Rambus Inc. Method and apparatus for calibrating a multi-level current mode driver having a plurality of source calibration signals
US8199859B2 (en) 1999-10-19 2012-06-12 Rambus Inc. Integrating receiver with precharge circuitry
US20090097338A1 (en) * 1999-10-19 2009-04-16 Carl Werner Memory Device Receiver
US7626442B2 (en) 1999-10-19 2009-12-01 Rambus Inc. Low latency multi-level communication interface
US7859436B2 (en) 1999-10-19 2010-12-28 Rambus Inc. Memory device receiver
US7269212B1 (en) 2000-09-05 2007-09-11 Rambus Inc. Low-latency equalization in multi-level, multi-line communication systems
US7362800B1 (en) 2002-07-12 2008-04-22 Rambus Inc. Auto-configured equalizer
US7508871B2 (en) 2002-07-12 2009-03-24 Rambus Inc. Selectable-tap equalizer
US8861667B1 (en) 2002-07-12 2014-10-14 Rambus Inc. Clock data recovery circuit with equalizer clock calibration
US20040022311A1 (en) * 2002-07-12 2004-02-05 Zerbe Jared L. Selectable-tap equalizer
US20060008019A1 (en) * 2002-12-05 2006-01-12 Nobuaki Kawahara Communications method
US20100027709A1 (en) * 2003-12-22 2010-02-04 Quellan, Inc. Method And System For Slicing A Communication Signal
US8576939B2 (en) * 2003-12-22 2013-11-05 Quellan, Inc. Method and system for slicing a communication signal
US20080123778A1 (en) * 2005-05-31 2008-05-29 Yoshihisa Ikeda Data receiving apparatus
US8976890B2 (en) * 2011-10-26 2015-03-10 Panasonic Intellectual Property Management Co., Ltd. Multilevel amplitude modulation device, multilevel amplitude demodulation device, transmission system including these, multilevel amplitude modulation method, and multilevel amplitude demodulation method

Also Published As

Publication number Publication date
EP0153708A2 (en) 1985-09-04
EP0153708A3 (en) 1987-10-14
CA1241390A (en) 1988-08-30
AU560059B2 (en) 1987-03-26
AU3917885A (en) 1985-09-05
EP0153708B1 (en) 1989-10-11

Similar Documents

Publication Publication Date Title
US4602374A (en) Multi-level decision circuit
US4875049A (en) Automatic level control circuit for an ad convertor
EP0249931B1 (en) Decision timing control circuit
US4958360A (en) Circuit for recovering the carrier in digital transmission systems
US20010053680A1 (en) Automatic gain control circuit for controlling two AGC amplifiers
US5243625A (en) Receiver for multivalued digital signals
US5438593A (en) Adaptive threshold decision device for multistate modulation
EP0308891B1 (en) Stepped square-QAM demodulator utilizing all signal points to generate control signals
US4553102A (en) Multilevel amplitude modulation demodulator with DC drift compensation
US4860010A (en) Automatic drift control circuit
US5767751A (en) Automatic gain control for pulse amplitude modulated signals
RU2213411C2 (en) Circuit arrangement for regenerating input signal incorporating digital data sequences
JPH0681162B2 (en) Data judgment circuit
US6192091B1 (en) Circuit for reproducing a clock from a multilevel QAM signal
JPS6351608B2 (en)
JPH0783386B2 (en) Multi-value identification circuit
JPH0478213B2 (en)
KR100379335B1 (en) Apparatus for compensating voltage offset in transmitter of cdma communication system
JPS61236217A (en) Offset voltage correction circuit
JPH0669187B2 (en) Multi-value identification circuit
KR19980045409A (en) Gain Control Method Using Multiple Power Control Window
JPS62260447A (en) Multivalued signal identification circuit
JPH0611122B2 (en) Multi-value identification circuit
JPH0671278B2 (en) Demodulator
JPH0213969B2 (en)

Legal Events

Date Code Title Description
AS Assignment

Owner name: NIPPON TELEGRAPH & TELEPHONE PUBLIC CORPORATION 1-

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:NAKAMURA, YASUHISA;SAITO, YOICHI;REEL/FRAME:004374/0634

Effective date: 19850207

AS Assignment

Owner name: NIPPON TELEGRAPH & TELEPHONE CORPORATION

Free format text: CHANGE OF NAME;ASSIGNOR:NIPPON TELEGRAPH AND TELEPHONE PUBLIC CORPORATION;REEL/FRAME:004454/0001

Effective date: 19850718

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12