US4523292A - Complementary FET ripple carry binary adder circuit - Google Patents
Complementary FET ripple carry binary adder circuit Download PDFInfo
- Publication number
- US4523292A US4523292A US06/429,328 US42932882A US4523292A US 4523292 A US4523292 A US 4523292A US 42932882 A US42932882 A US 42932882A US 4523292 A US4523292 A US 4523292A
- Authority
- US
- United States
- Prior art keywords
- carry
- input
- gate
- exclusive
- complement
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/38—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
- G06F7/48—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
- G06F7/50—Adding; Subtracting
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/38—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
- G06F7/48—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
- G06F7/50—Adding; Subtracting
- G06F7/501—Half or full adders, i.e. basic adder cells for one denomination
- G06F7/503—Half or full adders, i.e. basic adder cells for one denomination using carry switching, i.e. the incoming carry being connected directly, or only via an inverter, to the carry output under control of a carry propagate signal
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
Definitions
- the present invention relates to digital ADDER circuitry and more particularly to an improvement in the "Manchester Carry Chain.”
- the basic "Manchester Carry Chain” comprises N-1 cascaded groups of switches for an N bit ADDER, and logic circuitry responsive to the N addend digits to control the switches.
- Each group of switches includes a series switch connected between the "carry” output of the next most least significant bit (digit) position and the "carry” input of the next most more significant bit position.
- a second switch is connected between the "carry” output of the immediate bit position and the logical "1" supply potential and a third switch is connected between the "carry” output of the immediate bit position and the logical "0" supply potential.
- the second or third switches will be closed respectively.
- the series switch will be closed to propagate the "carry" signal from the next most least significant bit position.
- ADDER circuits are constructed in integrated circuit form, in which case the switches of a Manchester carry chain are realized with the principal conduction paths of transistors.
- the switch control circuits are designed with combinatorial logic gates, e.g., an AND gate and a NOR gate each responsive to the A k and B k values for controlling the second and third switches, respectively.
- the series switch is nominally controlled by the output of a half adder responsive to the A k and B k values.
- the present invention is a circuit simplification of the second and third switch configuration and the control logic therefore in a Manchester carry chain.
- the CMOS realization of the simplified circuit comprises first and second P-type field effect transistors (FET's) having their drain-source conduction paths serially connected between a relatively positive supply potential and the bit carryout bus.
- Third and fourth N-type FET's have their drain-source conduction paths serially connected between the bit carryout bus and relatively negative supply potential.
- the control electrodes of the first and third FET's are connected for applying one of the addend bits (A k ) thereto and the control electrodes of the second and fourth transistors are connected for applying the augend bit (B k ).
- This arrangement replaces a NAND gate and a NOR gate with one P and one N-type transistor effecting a savings in parts, power dissipation and signal propagation time.
- FIG. 1 is a schematic diagram of one full ADDER stage employing a "Manchester Carry Chain"
- FIG. 2 is a schematic diagram of a CMOS full ADDER stage embodying the present invention.
- FIG. 3A is a schematic diagram of a full ADDER stage realized with a single conductivity transistor process, e.g., NFET's, and embodying the present invention and
- FIG. 3B is a schematic diagram of circuitry which may be substituted in the FIG. 3A circuit.
- exclusive OR (XOR) gate 12 has first and second input connections arranged for application of the kth significant digit of a binary addend A and the kth significant digit of a binary augend B.
- XOR 12 is generally known as a half adder.
- a second XOR gate 10 has first and second input connections to connection 9 and the "carry" bit C k-1 from ADDER circuitry operating on the next most least significant digits of the addend A and augend B.
- the output S k of XOR gate 10 is given by the Boolean equation:
- XOR 10 operates a second half ADDER and the cascaded combination of XOR 10 and XOR 12 forms a full ADDER for the digits A k , B k and the carry bit C k-1 .
- the signal S k represented by equation (1) comports with the definition of binary addition.
- a complete full ADDER must provide a carryout signal C k and this function is provided by the remainder of the FIG. 1 circuitry. It will be recognized that if A k and B k are both logical "1's", regardless of the value of the C k-1 carry signal, the C k carry must be a logical "1". Conversely, if both A k and B k are logical "0's", the C k carry must be a logical zero.
- connection 11 the C k carryout terminal, to be connected via three switches N1, N2 and P1 to the C k-1 logic signal, a logic "0" signal and a logic "1" signal.
- switches N1, N2 and P1 By closing any one of the switches to the exclusion of the others a C k-1 , logic "1" or logic "0" carry value can be produced at the C k carry terminal 11.
- Switches N1 and N2 are closed when a logic "1" is applied to their respective control electrodes.
- Switch P1 is closed when a logic "0" is applied to its control electrode.
- the control electrode of switch N1 is responsive to the output state of XOR 12.
- a logic NAND gate having first and second input terminals connected for applying digits A k and B k , controls the control electrode of switch P1.
- a logic NOR gate having first and second input terminals connected for applying A k and B k , controls the control electrode of switch N2.
- FIG. 2 illustrates an improvement over the FIG. 1 circuit with regard to circuit simplicity and speed. Elements of the FIG. 2 circuit designated with like numerals or elements in the FIG. 1 circuit are similar and operate in similar fashion.
- the FIG. 2 circuit generates a Carry signal C k which is complementary to the carry signal C k generated by the FIG. 1 circuit for like values of A k and B k .
- This imposes the constraint that the second half ADDER 18 be an exclusive NOR (XNOR) gate.
- XNOR exclusive NOR
- N-type transistor N1 operates as a series switch responsive to the output of XOR12 switch as in FIG. 1 to pass the carry signal C k-1 when the input digits A k and B k are either 01 or 10.
- the serially connected P-type transistors P11 and P10 responsive to the digit input values B k and A k respectively, located between the positive supply terminal V D and the carry out terminal 110, operate as a second switch for applying a logic "1" to terminal 110 on the condition that B k and A k are both logical "0's".
- the reason for the inversion of the carry out signal between the FIG. 1 and FIG. 2 circuits is the interposition of the inverting control NAND gate 14 between the signal inputs A k and B k and the switch control electrode.
- the third switch N2 in FIG. 1 applied a logic "0" to the carry out terminal 11 on the condition that both A k and B k are logical "0's” due to the inverting response of NOR gate 16 interposed between the digit input terminals and the switch control electrode.
- the absence of the inverting decoding gates 14 and 16 in the FIG. 2 circuit result in the FIG. 2 circuit generating complementary "carry” signals with respect to the "carry” signals generated by the FIG. 1 circuit for similar digit input values A k and B k .
- N-type transistor N11 and P-type transistor P11 both having their control electrodes connected to input connection B k , being complementary type devices each conduct to the exclusion of the other. That is, if the value of B k is a logic "1", N11 will conduct while P11 will be cut off, and if B k is a logic "0", P11 will conduct while N11 is cut off.
- complementary transistors P10 and N12 both responsive to the value of input A k each conduct to the exclusion of the other.
- Table 2 illustrates the input and output states of the FIG. 2 circuit.
- the FIG. 2 circuit eliminates the need for the NAND gate 14 and NOR gate 16 of the FIG. 1 circuit. Nominally in CMOS technology each of the gates is constructed with four transistors. The FIG. 2 circuit therefore saves six transistors per ADDER stage or 48 transistors for an 8 bit ADDER. In addition, the capacitive loading on the digit input connection A k and B k will nominally be reduced thereby enhancing the speed of operation of the circuit.
- FIG. 3A is a single conductivity type transistor circuit analogous to the complementary transistor circuit of FIG. 2 wherein the transistor of the second (N22,N23) switches are of like conductivity type to the transistors of the third switch (N20,N21). Closure of the second and third switches is made mutually exclusive by the inclusion of the inverter circuits 28 and 29 to drive the control electrodes of transistors 23 and 22, respectively. Nominally the saving in transistors for the FIG. 3A configuration over a single conductivity transistor circuit analogous to the FIG. 1 circuit is less dramatic than the savings realized in the CMOS circuit of FIG. 2. However, if the NOR gate 30 and transistor N25 of FIG. 3B are substituted for the inverters 38,29 and the transistor N22,N23, respectively, in FIG. 3A a, nominal savings of four transistors per ADDER stage can be realized.
- transistors N23 and N22 provide a conduction path between V D and output terminal C k only when A k and B k are both logical zeroes.
- NOR gate 30 conditions transistor N25 to conduct between V D and C k only when A k and B k are both at logical zero levels.
- the circuits of FIGS. 1, 2 and 3 are designed to process positive logic signals i.e. a logic "1" being represented by a relatively positive input potential.
- the circuitry of FIG. 1 can be arranged to process negative logic signals by substituting an XNOR for XOR 12.
- the circuits of FIGS. 2 and 3 can be arranged to process negative logic signals by substituting XNOR 18 and XNOR 26 with respective XOR gates.
Landscapes
- Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Mathematical Analysis (AREA)
- Pure & Applied Mathematics (AREA)
- Computational Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- Computing Systems (AREA)
- Mathematical Optimization (AREA)
- Software Systems (AREA)
- Logic Circuits (AREA)
- Saccharide Compounds (AREA)
Abstract
Description
S.sub.k =C.sub.k-1 ⊕0.sub.k =C.sub.k-1 ⊕(A.sub.k ⊕B.sub.k) (1)
TABLE 1 ______________________________________ (C.sub.k, XOR10 νS A.sub.k, B.sub.k, C.sub.k-1) A.sub.k B.sub.k C.sub.k-1 XOR12 NAND14 NOR16 XOR10 C.sub.k ______________________________________ 0 0 0 0 1 1 0 0 0 0 1 0 1 1 1 0 0 1 0 1 1 0 1 0 0 1 1 1 1 0 0 1 1 0 0 1 1 0 1 0 1 0 1 1 1 0 0 1 1 1 0 0 0 0 0 1 1 1 1 0 0 0 1 1 ______________________________________
S.sub.k18 =(A.sub.k ⊕B.sub.k)⊕C.sub.k-1 (2)
TABLE 2 ______________________________________ (--C.sub.k, XNOR18 νs A.sub.k, B.sub.k, --C.sub.k-1) A.sub.k B.sub.k C.sub.k-1 C.sub.k-1 XOR12 XNOR18 --C.sub.k ______________________________________ 0 0 0 1 0 0 1 0 0 1 0 0 1 1 0 1 0 1 1 1 1 0 1 1 0 1 0 0 1 0 0 1 1 1 1 1 0 1 0 1 0 0 1 1 0 1 0 0 0 1 1 1 0 0 1 0 ______________________________________
Claims (1)
Priority Applications (11)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/429,328 US4523292A (en) | 1982-09-30 | 1982-09-30 | Complementary FET ripple carry binary adder circuit |
CA000436594A CA1191961A (en) | 1982-09-30 | 1983-09-13 | Digital adder circuitry |
IT22927/83A IT1171086B (en) | 1982-09-30 | 1983-09-20 | CIRCUIT COMPLEX OF SUM, DIGITAL TYPE |
AU19397/83A AU568814B2 (en) | 1982-09-30 | 1983-09-23 | Digital adder circuitry |
ES525879A ES8405969A1 (en) | 1982-09-30 | 1983-09-23 | Complementary FET ripple carry binary adder circuit |
AT0344883A AT386292B (en) | 1982-09-30 | 1983-09-28 | BINAERAD ADDING LEVEL FOR GENERATING THE SUM OF TWO BINARY NUMBERS AND ONE BINARY TRANSFER SIGNAL |
KR1019830004565A KR840006088A (en) | 1982-09-30 | 1983-09-28 | Digital adder circuit |
FR8315550A FR2534045B1 (en) | 1982-09-30 | 1983-09-29 | DIGITAL ADDITION CIRCUIT |
JP58179436A JPS5981736A (en) | 1982-09-30 | 1983-09-29 | Carry signal generation circuit for digital adder |
GB08326059A GB2128781B (en) | 1982-09-30 | 1983-09-29 | Digital adder circuit |
DE19833335559 DE3335559A1 (en) | 1982-09-30 | 1983-09-30 | CIRCUIT ARRANGEMENT FOR GENERATING A TRANSMISSION SIGNAL |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/429,328 US4523292A (en) | 1982-09-30 | 1982-09-30 | Complementary FET ripple carry binary adder circuit |
Publications (1)
Publication Number | Publication Date |
---|---|
US4523292A true US4523292A (en) | 1985-06-11 |
Family
ID=23702778
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US06/429,328 Expired - Fee Related US4523292A (en) | 1982-09-30 | 1982-09-30 | Complementary FET ripple carry binary adder circuit |
Country Status (11)
Country | Link |
---|---|
US (1) | US4523292A (en) |
JP (1) | JPS5981736A (en) |
KR (1) | KR840006088A (en) |
AT (1) | AT386292B (en) |
AU (1) | AU568814B2 (en) |
CA (1) | CA1191961A (en) |
DE (1) | DE3335559A1 (en) |
ES (1) | ES8405969A1 (en) |
FR (1) | FR2534045B1 (en) |
GB (1) | GB2128781B (en) |
IT (1) | IT1171086B (en) |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4583192A (en) * | 1983-09-30 | 1986-04-15 | Motorola, Inc. | MOS full adder circuit |
DE3610875A1 (en) * | 1985-04-01 | 1986-12-11 | Raytheon Co., Lexington, Mass. | SUBTRAHERS IN COMPLEMENTARY METAL OXIDE SEMICONDUCTOR TECHNOLOGY |
US4685079A (en) * | 1984-12-14 | 1987-08-04 | Rca Corporation | Ripple-borrow binary subtraction circuit |
US4701877A (en) * | 1983-11-28 | 1987-10-20 | Kabushiki Kaisha Toshiba | Highspeed parallel adder with clocked switching circuits |
US4707800A (en) * | 1985-03-04 | 1987-11-17 | Raytheon Company | Adder/substractor for variable length numbers |
DE3630605A1 (en) * | 1986-09-09 | 1988-03-17 | Lueder Ernst Prof Dr Ing | CMOS semiconductor arrangement as EXOR-NOR circuit, particularly as chip for a CMOS-type full adder stage |
US4739503A (en) * | 1986-04-21 | 1988-04-19 | Rca Corporation | Carry/borrow propagate adder/subtractor |
US4807176A (en) * | 1985-07-12 | 1989-02-21 | Mitsubishi Denki Kabushiki Kaisha | Manchester type carry propagation circuit |
US4860242A (en) * | 1983-12-24 | 1989-08-22 | Kabushiki Kaisha Toshiba | Precharge-type carry chained adder circuit |
US4866658A (en) * | 1984-09-10 | 1989-09-12 | Raytheon Company | High speed full adder |
US4899305A (en) * | 1988-06-15 | 1990-02-06 | National Semiconductor Corp. | Manchester carry adder circuit |
US5047975A (en) * | 1987-11-16 | 1991-09-10 | Intel Corporation | Dual mode adder circuitry with overflow detection and substitution enabled for a particular mode |
US5239499A (en) * | 1989-12-04 | 1993-08-24 | Nec Corporation | Logical circuit that performs multiple logical operations in each stage processing unit |
DE4342639C1 (en) * | 1993-12-14 | 1995-04-27 | Siemens Ag | Full adding stage and use |
EP0772301A2 (en) * | 1995-11-03 | 1997-05-07 | Samsung Electronics Co., Ltd. | Circuit for stabilizing the output of a tri-state circuit |
US20030182346A1 (en) * | 1998-05-08 | 2003-09-25 | Broadcom Corporation | Method and apparatus for configuring arbitrary sized data paths comprising multiple context processing elements |
US20080177817A1 (en) * | 2006-12-21 | 2008-07-24 | Moore Charles H | Inversion of alternate instruction and/or data bits in a computer |
US20150095541A1 (en) * | 2013-09-27 | 2015-04-02 | International Business Machines Corporation | Method and system for enumerating digital circuits in a system-on-a-chip (soc) |
US20190354347A1 (en) * | 2018-05-17 | 2019-11-21 | Qualcomm Incorporated | Performance power optimized full adder |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6170636A (en) * | 1984-09-10 | 1986-04-11 | レイセオン カンパニ− | Total adder circuit |
US4704701A (en) * | 1984-11-01 | 1987-11-03 | Raytheon Company | Conditional carry adder for a multibit digital computer |
US4718034A (en) * | 1984-11-08 | 1988-01-05 | Data General Corporation | Carry-save propagate adder |
JPH07104774B2 (en) * | 1985-11-26 | 1995-11-13 | 株式会社東芝 | Synchronous arithmetic circuit |
JPS63140334A (en) * | 1986-12-02 | 1988-06-11 | Mitsubishi Electric Corp | Propagation circuit for carry signal |
JPS63145526A (en) * | 1986-12-09 | 1988-06-17 | Mitsubishi Electric Corp | Carry signal transmitting circuit |
IT1210751B (en) * | 1987-05-20 | 1989-09-20 | Cselt Centro Studi Lab Telecom | FAST SUMMATOR IN C MOS TECHNOLOGY |
JPH01180633A (en) * | 1988-01-12 | 1989-07-18 | Mitsubishi Electric Corp | Adder |
JPH0736151B2 (en) * | 1988-05-12 | 1995-04-19 | 三菱電機株式会社 | Full adder circuit |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3900742A (en) * | 1974-06-24 | 1975-08-19 | Us Navy | Threshold logic using complementary mos device |
US3949242A (en) * | 1974-05-09 | 1976-04-06 | Tokyo Shibaura Electric Co., Ltd. | Logical circuit for generating an output having three voltage levels |
US4152775A (en) * | 1977-07-20 | 1979-05-01 | Intel Corporation | Single line propagation adder and method for binary addition |
US4217502A (en) * | 1977-09-10 | 1980-08-12 | Tokyo Shibaura Denki Kabushiki Kaisha | Converter producing three output states |
US4255723A (en) * | 1977-05-26 | 1981-03-10 | Citizen Watch Co. Ltd. | Amplitude control inverter circuit for electronic device |
US4323982A (en) * | 1976-10-22 | 1982-04-06 | Siemens Aktiengesellschaft | Logic circuit arrangement in the integrated MOS-circuitry technique |
US4357675A (en) * | 1980-08-04 | 1982-11-02 | Bell Telephone Laboratories, Incorporated | Ripple-carry generating circuit with carry regeneration |
EP0077912A1 (en) * | 1981-10-27 | 1983-05-04 | International Business Machines Corporation | FET adder circuit |
US4417316A (en) * | 1981-07-14 | 1983-11-22 | Rockwell International Corporation | Digital binary increment circuit apparatus |
US4425623A (en) * | 1981-07-14 | 1984-01-10 | Rockwell International Corporation | Lookahead carry circuit apparatus |
US4439835A (en) * | 1981-07-14 | 1984-03-27 | Rockwell International Corporation | Apparatus for and method of generation of ripple carry signals in conjunction with logical adding circuitry |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4052604A (en) * | 1976-01-19 | 1977-10-04 | Hewlett-Packard Company | Binary adder |
JPS52152132A (en) * | 1976-06-14 | 1977-12-17 | Matsushita Electric Ind Co Ltd | Carry siganl generator circuit |
-
1982
- 1982-09-30 US US06/429,328 patent/US4523292A/en not_active Expired - Fee Related
-
1983
- 1983-09-13 CA CA000436594A patent/CA1191961A/en not_active Expired
- 1983-09-20 IT IT22927/83A patent/IT1171086B/en active
- 1983-09-23 AU AU19397/83A patent/AU568814B2/en not_active Ceased
- 1983-09-23 ES ES525879A patent/ES8405969A1/en not_active Expired
- 1983-09-28 AT AT0344883A patent/AT386292B/en not_active IP Right Cessation
- 1983-09-28 KR KR1019830004565A patent/KR840006088A/en not_active Application Discontinuation
- 1983-09-29 GB GB08326059A patent/GB2128781B/en not_active Expired
- 1983-09-29 FR FR8315550A patent/FR2534045B1/en not_active Expired
- 1983-09-29 JP JP58179436A patent/JPS5981736A/en active Pending
- 1983-09-30 DE DE19833335559 patent/DE3335559A1/en not_active Withdrawn
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3949242A (en) * | 1974-05-09 | 1976-04-06 | Tokyo Shibaura Electric Co., Ltd. | Logical circuit for generating an output having three voltage levels |
US3900742A (en) * | 1974-06-24 | 1975-08-19 | Us Navy | Threshold logic using complementary mos device |
US4323982A (en) * | 1976-10-22 | 1982-04-06 | Siemens Aktiengesellschaft | Logic circuit arrangement in the integrated MOS-circuitry technique |
US4255723A (en) * | 1977-05-26 | 1981-03-10 | Citizen Watch Co. Ltd. | Amplitude control inverter circuit for electronic device |
US4152775A (en) * | 1977-07-20 | 1979-05-01 | Intel Corporation | Single line propagation adder and method for binary addition |
US4217502A (en) * | 1977-09-10 | 1980-08-12 | Tokyo Shibaura Denki Kabushiki Kaisha | Converter producing three output states |
US4357675A (en) * | 1980-08-04 | 1982-11-02 | Bell Telephone Laboratories, Incorporated | Ripple-carry generating circuit with carry regeneration |
US4417316A (en) * | 1981-07-14 | 1983-11-22 | Rockwell International Corporation | Digital binary increment circuit apparatus |
US4425623A (en) * | 1981-07-14 | 1984-01-10 | Rockwell International Corporation | Lookahead carry circuit apparatus |
US4439835A (en) * | 1981-07-14 | 1984-03-27 | Rockwell International Corporation | Apparatus for and method of generation of ripple carry signals in conjunction with logical adding circuitry |
EP0077912A1 (en) * | 1981-10-27 | 1983-05-04 | International Business Machines Corporation | FET adder circuit |
US4471454A (en) * | 1981-10-27 | 1984-09-11 | Ibm Corporation | Fast, efficient, small adder |
Non-Patent Citations (4)
Title |
---|
T. Kilburn et al., "Parallel Addition in Digital Computers: A New Fast Carry Circuit," IEE Proc., vol. 106, Pt. B, pp. 464-466, 1959. |
T. Kilburn et al., "Parallel Arithmetic Unit Using Saturated-Transistor Fast-Carry Circuit," IEE Proc., Pt. B, vol. 107, Nov. 1960, pp. 573-584. |
T. Kilburn et al., Parallel Addition in Digital Computers: A New Fast Carry Circuit, IEE Proc., vol. 106, Pt. B, pp. 464 466, 1959. * |
T. Kilburn et al., Parallel Arithmetic Unit Using Saturated Transistor Fast Carry Circuit, IEE Proc., Pt. B, vol. 107, Nov. 1960, pp. 573 584. * |
Cited By (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4583192A (en) * | 1983-09-30 | 1986-04-15 | Motorola, Inc. | MOS full adder circuit |
US4701877A (en) * | 1983-11-28 | 1987-10-20 | Kabushiki Kaisha Toshiba | Highspeed parallel adder with clocked switching circuits |
US4860242A (en) * | 1983-12-24 | 1989-08-22 | Kabushiki Kaisha Toshiba | Precharge-type carry chained adder circuit |
US4866658A (en) * | 1984-09-10 | 1989-09-12 | Raytheon Company | High speed full adder |
US4685079A (en) * | 1984-12-14 | 1987-08-04 | Rca Corporation | Ripple-borrow binary subtraction circuit |
US4707800A (en) * | 1985-03-04 | 1987-11-17 | Raytheon Company | Adder/substractor for variable length numbers |
DE3610875A1 (en) * | 1985-04-01 | 1986-12-11 | Raytheon Co., Lexington, Mass. | SUBTRAHERS IN COMPLEMENTARY METAL OXIDE SEMICONDUCTOR TECHNOLOGY |
US4807176A (en) * | 1985-07-12 | 1989-02-21 | Mitsubishi Denki Kabushiki Kaisha | Manchester type carry propagation circuit |
US4739503A (en) * | 1986-04-21 | 1988-04-19 | Rca Corporation | Carry/borrow propagate adder/subtractor |
DE3630605A1 (en) * | 1986-09-09 | 1988-03-17 | Lueder Ernst Prof Dr Ing | CMOS semiconductor arrangement as EXOR-NOR circuit, particularly as chip for a CMOS-type full adder stage |
US5047975A (en) * | 1987-11-16 | 1991-09-10 | Intel Corporation | Dual mode adder circuitry with overflow detection and substitution enabled for a particular mode |
US4899305A (en) * | 1988-06-15 | 1990-02-06 | National Semiconductor Corp. | Manchester carry adder circuit |
US5239499A (en) * | 1989-12-04 | 1993-08-24 | Nec Corporation | Logical circuit that performs multiple logical operations in each stage processing unit |
DE4342639C1 (en) * | 1993-12-14 | 1995-04-27 | Siemens Ag | Full adding stage and use |
EP0772301A2 (en) * | 1995-11-03 | 1997-05-07 | Samsung Electronics Co., Ltd. | Circuit for stabilizing the output of a tri-state circuit |
US20030182346A1 (en) * | 1998-05-08 | 2003-09-25 | Broadcom Corporation | Method and apparatus for configuring arbitrary sized data paths comprising multiple context processing elements |
US7464251B2 (en) * | 1998-05-08 | 2008-12-09 | Broadcom Corporation | Method and apparatus for configuring arbitrary sized data paths comprising multiple context processing elements |
US20080177817A1 (en) * | 2006-12-21 | 2008-07-24 | Moore Charles H | Inversion of alternate instruction and/or data bits in a computer |
US9672185B2 (en) * | 2013-09-27 | 2017-06-06 | International Business Machines Corporation | Method and system for enumerating digital circuits in a system-on-a-chip (SOC) |
US20150095541A1 (en) * | 2013-09-27 | 2015-04-02 | International Business Machines Corporation | Method and system for enumerating digital circuits in a system-on-a-chip (soc) |
US10394752B2 (en) * | 2013-09-27 | 2019-08-27 | International Business Machines Corporation | Method and system for enumerating digital circuits in a system-on-a-chip (SOC) |
US10423570B2 (en) | 2013-09-27 | 2019-09-24 | International Business Machines Corporation | Method and system for enumerating digital circuits in a system-on-a-chip (SOC) |
US10628375B2 (en) * | 2013-09-27 | 2020-04-21 | International Business Machines Corporation | Method and system for enumerating digital circuits in a system-on-a-chip (SOC) |
US10628376B2 (en) * | 2013-09-27 | 2020-04-21 | International Business Machines Corporation | Method and system for enumerating digital circuits in a system-on-a-chip (SOC) |
US20190354347A1 (en) * | 2018-05-17 | 2019-11-21 | Qualcomm Incorporated | Performance power optimized full adder |
US10613829B2 (en) * | 2018-05-17 | 2020-04-07 | Qualcomm Incorporated | Performance power optimized full adder |
Also Published As
Publication number | Publication date |
---|---|
ES525879A0 (en) | 1984-06-16 |
IT1171086B (en) | 1987-06-10 |
AU1939783A (en) | 1984-04-05 |
GB8326059D0 (en) | 1983-11-02 |
KR840006088A (en) | 1984-11-21 |
DE3335559A1 (en) | 1984-04-05 |
AU568814B2 (en) | 1988-01-14 |
AT386292B (en) | 1988-07-25 |
FR2534045B1 (en) | 1987-10-23 |
IT8322927A0 (en) | 1983-09-20 |
ATA344883A (en) | 1987-12-15 |
FR2534045A1 (en) | 1984-04-06 |
GB2128781A (en) | 1984-05-02 |
JPS5981736A (en) | 1984-05-11 |
GB2128781B (en) | 1986-06-25 |
IT8322927A1 (en) | 1985-03-20 |
CA1191961A (en) | 1985-08-13 |
ES8405969A1 (en) | 1984-06-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4523292A (en) | Complementary FET ripple carry binary adder circuit | |
US5151875A (en) | MOS array multiplier cell | |
US4710649A (en) | Transmission-gate structured logic circuits | |
US3728532A (en) | Carry skip-ahead network | |
US4709226A (en) | Circuitry for complementing binary numbers | |
US4761760A (en) | Digital adder-subtracter with tentative result correction circuit | |
US6259276B1 (en) | Semiconductor integrated circuit | |
US4323982A (en) | Logic circuit arrangement in the integrated MOS-circuitry technique | |
US3932734A (en) | Binary parallel adder employing high speed gating circuitry | |
US4685079A (en) | Ripple-borrow binary subtraction circuit | |
JPH0552529B2 (en) | ||
US4749886A (en) | Reduced parallel EXCLUSIVE or and EXCLUSIVE NOR gate | |
US3602705A (en) | Binary full adder circuit | |
US4559609A (en) | Full adder using transmission gates | |
US4709346A (en) | CMOS subtractor | |
US4422157A (en) | Binary MOS switched-carry parallel adder | |
US6066978A (en) | Partial product generating circuit | |
US4885716A (en) | High speed carry chain | |
US3075093A (en) | Exclusive or circuit using nor logic | |
EP0224841B1 (en) | Logic arithmetic circuit | |
US4739503A (en) | Carry/borrow propagate adder/subtractor | |
US3454751A (en) | Binary adder circuit using denial logic | |
US4999804A (en) | Full adder with short signal propagation path | |
US3588483A (en) | Variable digital processor including a register for shifting and rotating bits in either direction | |
JPS61110236A (en) | Multi-bit digital adder |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: RCA CORPORATION, A CORP. OF DE. Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:ARMER, JOHN;REEL/FRAME:004053/0436 Effective date: 19820928 Owner name: RCA CORPORATION Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ARMER, JOHN;REEL/FRAME:004053/0436 Effective date: 19820928 |
|
AS | Assignment |
Owner name: RCA LICENSING CORPORATION, TWO INDEPENDENCE WAY, P Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:RCA CORPORATION, A CORP. OF DE;REEL/FRAME:004993/0131 Effective date: 19871208 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
LAPS | Lapse for failure to pay maintenance fees | ||
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 19930613 |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |