US3876869A - Timing or counting system - Google Patents
Timing or counting system Download PDFInfo
- Publication number
- US3876869A US3876869A US411230A US41123073A US3876869A US 3876869 A US3876869 A US 3876869A US 411230 A US411230 A US 411230A US 41123073 A US41123073 A US 41123073A US 3876869 A US3876869 A US 3876869A
- Authority
- US
- United States
- Prior art keywords
- decimal
- coupled
- counting
- binary
- modulus
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K23/00—Pulse counters comprising counting chains; Frequency dividers comprising counting chains
- H03K23/64—Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two
- H03K23/66—Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two with a variable counting base, e.g. by presetting or by adding or suppressing pulses
Definitions
- ABSTRACT A timing or counting system of the purely electronic type which may be used with 50 or 60 Hz-voltages. As a timer, it is regulated by the cycles of the line. It can also time from 10 milliseconds to 1 /2 hours. Manually settable digital switches are associated with the present circuit to enable selection of a predetermined decimal count or timing interval. The input line frequency (60 cycles) is doubled, then divided by a number of frequency dividing circuits. A clock pulse generator feeds clock pulses via Schmidt triggers and logic circuits to a read-only memory which controls the operation of the dividers. A special decoding circuit operates to convert to a decimal form the output of one of the dividers associated with the decimal switch for the least significant place.
- the invention relates to counters or timers of the purely electronic type. As a timer, it relates to those monitored by the cycles of the supply line alternating current.
- Electro mechanical timers and counters have limited ranges and/or resolution. This is also true of electronic timers which incorporate a resistance-capacitance circuit as the primary timing circuit. Therefore, to cover a wide range these former systems required the use of many different timers and dials, which is not only inconvenient for the user but entails more expensive production investment on the part of the manufacturer. Furthermore, as a result of the inter-relation of the var ious mechanical parts the life expectancy of electro mechanical timers left something to be desired. It was also necessary with electro mechanical timers to change the driving motors if the timers were to be operated on 50 Hz as opposed to 60 Hz.
- the objects of the present invention therefore include the provision of a purely electronic timer or counter whose life expectancy is determined primarily by' the life of the output relay with which it is customarily used. Also, a simple plug-in change converts its operation from 50 Hz to 60 Hz, and-vice versa. Its resolution is considerably better than electro mechanical types because essentially every cycle of the line voltage is counted inythe timing mode.
- the present invention also does not require expensive, fast-operating circuits to drive the counters in it, as is the case with other timers or counters employing MOS.
- the present invention also provides a much greater range capability than previously was available.
- a timing (or counting) circuit which is manually settable to a predetermined digital timing (or counting) setting.
- Means are provided for dividing the frequency of the line to produce counting pulses supplied to the various decades feeding the decimal digital setting switches.
- This means includes means for dividing a multiple of the line frequency and decoding the quotient so as to provide signals corresponding to the ten possible settings of the digital switch associated with the least significant place.
- FIGS. 1 and 2 are schematic and partially block diagrams of the timing or counting systems according to the present invention.
- a plurality of manuallysettable digital switches 55 is shown in still another broken-line rectangle D, which are connected to an MOS integrated circuit 30.
- the power supply A furnishes filtered DC to all of the other components.
- the reset pulse generator B readies the circuits on the MOS 30 for the beginning of a cycle of operation.
- the clock pulse generator C supplies clock pulses to the circuits on the integrated circuit 30 at a rate determined by the frequency of the AC line.
- the manually-settable decimal digital switches 55 are set by the operator of the timing (or counting) circuit according to a predetermined time lapse, interval or count.
- Plug-socket assembly PL 1 When set, they determine the time-lapse cycle interval or counting operation of the integrated circuit 30 to which they are connected. l/C 30 divides the clock pulses and counts them until the setting of the digital switches is matched, whereupon the cycle is completed. Plug-socket assembly PL 1 enables the operator to choose timing either by minutes or by seconds. Plug-socket assembly PL 2 permits the operator to set the timer for operation from the standard -cycle line or a SO-cycle line.
- switch SW1 When switch SW1 is closed, line voltage is supplied to input terminals 1 and 2 at 50 cycles or 60 cycles as the case may be. If it is 60 cycles, the assembly PL2 is set as shown; if 50 cycles, the plug is moved to the 50 cycle socket.
- the power supply A When power is supplied by throwing the switch SW1, the power supply A is turned on but requires a finite time to reach its steady-state condition. As the voltage builds up across Cl, transistor O1 is rendered conductive and voltage is applied to terminal 21 through resistors R3 and R4. The Zener diode CR3 prior to achievement of the steady state condition is not conductive, there is no voltage across R11, and consequently transistor O2 is off.
- the voltage applied via R3 and R4 to terminal 21 of I/C 30 is a logic 1 and is transmitted via buffer amplifier 42 to-ROM terminal c.
- the ROM is structured so that the pulse which emerges from terminalfis a logic 0 and is applied through inverting amplifier 49 as a logic I to set all of the counters on l/C 30 to zero.
- the clock generator C is connected via input terminals 53 and 54 to the regular 60 Hertz AC line. It includes a full-wave rectifier bridge CR2 which supplies a Hz wave to the base of transistor Q3 when the circuit is operated as a timer. This turns the transistor on and off at a 120 Hertz rate.
- the collector of O3 is connected through R5 to the regulated 27 V. at the emitter of Q1 and therefore the collector of Q3 swings between 27V. (logic l and approximately zero volts at a 120 Hz. rate. This 120 Hz. clamped voltage wave is applied to the input terminal 19 of 1/C 30 which is connected to an inverting Schmidt trigger circuit 39 that inverts the input signal.
- the 120 Hz rectangular pulses are applied to one input of NOR circuit 46 as well as to one input of AND circuit 45.
- the input to one terminal of AND circuit 45 is a l, the output will be a replica of the input to its other terminal.
- the NOR circuit 46 will have a logic output that is applied to one input of NOR gate 47. To the other input of the same gate there will be applied the output signal from AND gate 45 so that the output of NOR gate 47 will be an inversion of the output of gate 45.
- the output wave of gate 47 is applied to one input of NOR gate 48 together with a signal from the e terminal of the ROM 50. If this signal is a 0, the 120 cycle clock pulse train is passed by gate 48 onto the input of frequency divider 33. If the signal at the output terminal e is a l there is no output from NOR gate 48 and counting is thereby disabled.
- assembly PL3 When the circuit is used to count, assembly PL3 may be alternatively connected so that the plug is grounded, i.e., a 0", rather than plugged into 27 volts (1). In this hook-up, Os will be applied via terminal 18 to gates 45 and 46 so that the pulses to be counted will have their polarity reversed.
- the divider 33 is conditioned to divide by 60 only when there is a l at terminal 17 and a 1 at ROM terminal f.
- a l at terminal 17 is passed via buffer amplifier 31 to the divider 33 when the plug of plug- I
- the output of the divider 33 is applied to one input of the dual-mode divider 35.
- This divider is capable of dividing, depending'upon its input control signal, either by 10 or by 12.
- the counter 35 will divide by 12 since there is applied to its other input a via buffer amplifier 32 from the 27 volt line connected to the emitter of Q1.
- the same 1 is also applied to one input of the decoder 34.
- the divider 35 since it has divided the pulses per minute by 12, will produce and apply to divider 36 10 pulses per minute. Divider 36 will therefore produce and apply to divider 37 one pulse per minute. Divider 37 will therefore produce and apply to divider 38 one pulse per each 10 minutes. The divider 38 has no carry output.
- dividers 36, 37 and 38 each produce four-bit binary outputs that are connected through buffer amplifiers 52 to contacts of the manually settable decimal digital switches.
- Divider 38 is connected to contacts which when manually set by manipulation of the digit wheels represent l0s.
- Dividers 37 and 36 are connected to switches 55 that are operated by digit wheels representing, respectively, ones and tens.
- the maximum range from the counter will be 99.99 minutes when the plug-socket PL-l is connected as shown. 1f it'were connected so that the plug was in the seconds socket, there would be a 0 at terminal 17 which would, when applied to the divider 33, disable the division by 60. Therefore, instead of two pulses out of the divider 33 per second there would be 120 pulses out per second. However, since the other dividers 35, 36, 37, and 38 would function the same, the maximum count would then be 99.99 seconds.
- the digital switches respectively close or open a set of four contacts for each decimal numeral visible to the operator.
- the divider 35 is not directly connected to four switches representing binary digital places corresponding to hundredths. Rather, the divider 35 is connected through a decoder 34 and four buffer amplifiers to one set of contacts.
- the Output B column of the above table is applicable only to operation when the divider 35 is operative in the divide by twelve mode corresponding to operation of the timer on 60 cycles and the setting of the plugsocket PL-Z as shown.
- the Output F column is applicable for 50 cycle operation or for use of the circuit in the counting mode.
- Each of the buffer amplifers 52 has a low resistance to ground, which act as means for comparing the outputs of the counters (or decoder 34) with the settings of the switches 55, for a logic and a high resistance for a logic 1. For example, if the timer is set to time out at one second operating at 60 cycles per second, all of the switches 55 will be open except switch 55 i. The plug of assembly PL-l will be put into the seconds socket so that terminal 17 will be grounded and therefore a 0 will appear at it. If the plug in PL2 is in the 60 cycles position, terminal 26 will be at 27 volts (a logic 1 so that the buffer amplifier 32 applies a 1 to decoder 34 and divider 35.
- the NOR circuit 48 permits the 120 Hertz signal to be applied to the divider 33 and counting may begin.
- the 1 appearing at the terminal f is inverted to 0 by the inverting buffer amplifier 49 so that when applied to the dividers 33, 35, 36, 37 and 38 they are not reset.
- the l at terminal g is inverted by buffer amplifier 51 so that a 0 is applied to transistor Q4 and renders it non-conductive so that output relay coil RL-2 is not energized. Since the terminal 17 is at 0, the divider 33 is enabled to begin counting by ones the Hz wave at the output of NOR circuit 48.
- relay coil RL2 is actuated and the timing cycle, is terminated. Simultaneously, the timing operation is disabled by the application of a 1 from terminal e to one input of NOR gate 48 which thereupon blocks passage of the 120 Hz signalthrough it. However, the reset is not activated because the 1 on terminal f is inverted by inverting amplifier 49 to a 0. Opening switch SW1 deenergizes the relay completing the cycle.
- the clock pulse generator C is disconnected and, instead, the pulses to be counted are applied to terminal 19 of I/C 30. If the setting of plug-socket assembly PL 3 is as shown in FIG. 1, the signal applied to be counted at the input to divider 33 will be reversed in polarity as compared with its appearance at terminal 19. If the plug of that assem bly is connected to ground, the signal at the input to divider 33 will have the same polarity as it did at terminal 19.
- the assembly PL 2 When the circuit is operated as a timer with a 50 Hz line voltage, the assembly PL 2 is set with the plug grounded. This causes a 0 to appear at terminal 26 and this disables the decoder 34. That 0 will also cause divider 35 to operate in the divide by ten mode on the 100 Hz signal applied to terminal 19.
- the terminal 23 may be grounded instead of being connected to 27 volts. If this is done, the relay coil RL 2 will be energized during the desired interval, but not before and after.
- the decimal binary switches 55 may be, for example, of the type shown in US. Pat. No. 3,497,138 of Fisher or could be modifications of the wheels shown in US. Pat. No. 3,100,299 issued to Congdon. Another suitable type of switch is shown in the co-pending application of Donald H. Ross, Ser. No. 251,922, filed May 10, 1972, which is assigned to the same assignee as this invention, and now abandoned.
- a timing or counting system comprising:
- a plurality of sets of switching means coupled to a voltage source and being settable to a plurality of conditions in which they produce abinary signal corresponding to selected decimal numbers
- conversion means coupled to said non-decimal I modulus counter and to the one of said sets of switching means associated with the counting of the least significant figure of a selected decimal number, said conversion means converting the output binary count of said non-decimal modulus counter to a binary number count having a decimal modulus, the others of said sets of switching means being coupled to the series of binary counting means which are associated with the more significant figures of said selected decimal number.
- said (b) means includes a means for dividing the frequency of the signal by 12 and wherein said (0) means includes a divider by 60 and a predetermined number of dividers by 10, all of said dividers being serially connected.
- a timing or counting system operable from an AC voltage source comprising:
- a plurality of sets of switching means coupled to another voltage source and being settable to a plurality of conditions in which they produce binary signals corresponding to selected decimal numbers
- conversion means coupled to said non-decimal modulus counter and to the one of said sets of switching means associated with the counting of the least significant figure of a selected decimal number, said conversion means converting the output binary count of said non-decimal modulus counter to a binary number count having a decimal modulus, the others of said ((1) means being coupled to the counters associated with the more significant figures of said selected number.
Landscapes
- Measurement Of Unknown Time Intervals (AREA)
- Measurement Of Predetermined Time Intervals (AREA)
- Analogue/Digital Conversion (AREA)
Abstract
Description
Claims (4)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US411230A US3876869A (en) | 1972-04-28 | 1973-10-31 | Timing or counting system |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US24863272A | 1972-04-28 | 1972-04-28 | |
US411230A US3876869A (en) | 1972-04-28 | 1973-10-31 | Timing or counting system |
Publications (1)
Publication Number | Publication Date |
---|---|
US3876869A true US3876869A (en) | 1975-04-08 |
Family
ID=26939473
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US411230A Expired - Lifetime US3876869A (en) | 1972-04-28 | 1973-10-31 | Timing or counting system |
Country Status (1)
Country | Link |
---|---|
US (1) | US3876869A (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4001561A (en) * | 1975-09-04 | 1977-01-04 | Quaintance William J | Device for measuring and indicating reading speed |
US4027470A (en) * | 1975-04-04 | 1977-06-07 | Friedman Eliot I | Digital timer circuit |
US4041281A (en) * | 1975-05-23 | 1977-08-09 | Iria Institut De Recherche D'informatique Et D'automatique | Apparatus for the analysis of the operation of a system using binary signals |
US4048478A (en) * | 1974-06-18 | 1977-09-13 | Kabushiki Kaisha Daini Seikosha | Marking apparatus with electronic counters |
FR2417800A1 (en) * | 1978-02-17 | 1979-09-14 | Baxter Travenol Lab | CONTROL UNIT FOR A FLUID FLOW ADJUSTMENT DEVICE |
US4204197A (en) * | 1977-08-15 | 1980-05-20 | Reliance Electric Company | Digital scale |
US4965817A (en) * | 1987-02-02 | 1990-10-23 | Borg Instruments Gmbh | Device for the measurement of an event |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3662330A (en) * | 1971-01-18 | 1972-05-09 | Tamar Electronics Ind Inc | Fail-safe vehicle detector system |
US3684870A (en) * | 1970-09-03 | 1972-08-15 | Veeder Industries Inc | Percentage counter |
US3762152A (en) * | 1971-12-08 | 1973-10-02 | Bunker Ramo | Reset system for digital electronic timepiece |
-
1973
- 1973-10-31 US US411230A patent/US3876869A/en not_active Expired - Lifetime
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3684870A (en) * | 1970-09-03 | 1972-08-15 | Veeder Industries Inc | Percentage counter |
US3662330A (en) * | 1971-01-18 | 1972-05-09 | Tamar Electronics Ind Inc | Fail-safe vehicle detector system |
US3762152A (en) * | 1971-12-08 | 1973-10-02 | Bunker Ramo | Reset system for digital electronic timepiece |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4048478A (en) * | 1974-06-18 | 1977-09-13 | Kabushiki Kaisha Daini Seikosha | Marking apparatus with electronic counters |
US4027470A (en) * | 1975-04-04 | 1977-06-07 | Friedman Eliot I | Digital timer circuit |
US4041281A (en) * | 1975-05-23 | 1977-08-09 | Iria Institut De Recherche D'informatique Et D'automatique | Apparatus for the analysis of the operation of a system using binary signals |
US4001561A (en) * | 1975-09-04 | 1977-01-04 | Quaintance William J | Device for measuring and indicating reading speed |
US4204197A (en) * | 1977-08-15 | 1980-05-20 | Reliance Electric Company | Digital scale |
FR2417800A1 (en) * | 1978-02-17 | 1979-09-14 | Baxter Travenol Lab | CONTROL UNIT FOR A FLUID FLOW ADJUSTMENT DEVICE |
US4205238A (en) * | 1978-02-17 | 1980-05-27 | Baxter Travenol Laboratories, Inc. | Digital electronic apparatus and casette sized for intravenous fluid-flow limiting equipment |
US4965817A (en) * | 1987-02-02 | 1990-10-23 | Borg Instruments Gmbh | Device for the measurement of an event |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4016474A (en) | Circuit for controlling the charging current supplied to a plurality of battery loads in accordance with a predetermined program | |
US3697879A (en) | On-off pulse time control | |
US4439688A (en) | Electrical control apparatus | |
US3876869A (en) | Timing or counting system | |
GB1309194A (en) | Logic system building block | |
GB784541A (en) | Improvements in or relating to magnetic switching circuits | |
US3855452A (en) | Kiln heating control system | |
GB1413044A (en) | Counter provided with complementary field effect transistor inverters | |
GB1460068A (en) | Zero crossover circuit | |
JPS634151B2 (en) | ||
US3075698A (en) | Costing and timing device | |
US3610966A (en) | Variable timing, control and indicating circuit | |
US3581115A (en) | Pulse generator for providing a plurality of pulses in determined phase positions | |
US4110968A (en) | Control for a step motor for the measurement of time | |
US3909620A (en) | Time controlled switching system with override control of manual operation | |
GB1449633A (en) | Solid-state circuits for and method of simulating relay logic | |
US3575619A (en) | Dual input electronic timing circuit with resistor tap switching circuit | |
SU1370743A1 (en) | Current pulse shaper | |
US2892934A (en) | Frequency divider | |
SU434598A1 (en) | SOFTWARE | |
US3159773A (en) | Bi-stable relay circuit | |
SU408463A1 (en) | VARIABLE DECIMAL IMPULSE COUNTER | |
SU1499454A1 (en) | Device for protection against contact chatter | |
GB1126542A (en) | Logical circuit | |
SU472375A1 (en) | Tape recorder |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: AMERICAN MANUFACTURING COMPANY, INC., Free format text: CHANGE OF NAME;ASSIGNOR:CONTORQUE CORPORATION;REEL/FRAME:004837/0428 Effective date: 19840606 Owner name: AMERICAN MANUFACTURING COMPANY, INC.,STATELESS Free format text: CHANGE OF NAME;ASSIGNOR:CONTORQUE CORPORATION;REEL/FRAME:004837/0428 Effective date: 19840606 |
|
AS | Assignment |
Owner name: AUTOMATIC TIMING & CONTROLS COMPANY, INC. Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:AMERICAN MANUFACTURING COMPANY, INC., A CORP. OF PA.;REEL/FRAME:004874/0957 Effective date: 19880308 |
|
AS | Assignment |
Owner name: SYCON CORPORATION, OHIO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:AUTOMATIC TIMING & CONTROLS COMPANY, INC., A CORP. OF OH;REEL/FRAME:006008/0813 Effective date: 19920204 |