US3852802A - Integrated circuit hall effect device and method - Google Patents
Integrated circuit hall effect device and method Download PDFInfo
- Publication number
- US3852802A US3852802A US00405066A US40506673A US3852802A US 3852802 A US3852802 A US 3852802A US 00405066 A US00405066 A US 00405066A US 40506673 A US40506673 A US 40506673A US 3852802 A US3852802 A US 3852802A
- Authority
- US
- United States
- Prior art keywords
- hall effect
- epitaxial layer
- layer
- semiconductor body
- effect device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 230000005355 Hall effect Effects 0.000 title claims abstract description 43
- 238000000034 method Methods 0.000 title abstract description 14
- 239000004065 semiconductor Substances 0.000 claims abstract description 53
- 239000000463 material Substances 0.000 claims description 25
- 239000013078 crystal Substances 0.000 claims description 4
- 239000011810 insulating material Substances 0.000 abstract description 5
- 238000007796 conventional method Methods 0.000 abstract description 2
- 238000009792 diffusion process Methods 0.000 description 9
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 8
- 238000005530 etching Methods 0.000 description 8
- 238000002955 isolation Methods 0.000 description 8
- 238000000151 deposition Methods 0.000 description 5
- 230000008021 deposition Effects 0.000 description 5
- 235000012239 silicon dioxide Nutrition 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- 239000004020 conductor Substances 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000010276 construction Methods 0.000 description 2
- 239000012535 impurity Substances 0.000 description 2
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 2
- 238000001465 metallisation Methods 0.000 description 2
- 230000003321 amplification Effects 0.000 description 1
- 239000013590 bulk material Substances 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 230000007935 neutral effect Effects 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76297—Dielectric isolation using EPIC techniques, i.e. epitaxial passivated integrated circuit
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B61/00—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N59/00—Integrated devices, or assemblies of multiple devices, comprising at least one galvanomagnetic or Hall-effect element covered by groups H10N50/00 - H10N52/00
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/05—Etch and refill
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/051—Etching
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/085—Isolated-integrated
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/102—Mask alignment
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/145—Shaped junctions
Definitions
- ABSTRACT An integrated circuit including a Hall effect semiconductor device and a method for making the device.
- a semiconductor body is carried by a support structure and insulating material forms a plurality of isolated islands in the semiconductor body.
- some isolated islands of the semiconductor body have a relatively thick epitaxial layer thereon with transistors or other circuit elements formed therein according to conventional techniques.
- At least one of the isolated islands has a relatively thin epitaxial layer thereon with a diffused region of conductivity type opposite that of the epitaxial layer formed in the epitaxial layer.
- the relatively thin epitaxial layer has means forming a pair of current terminals at opposite ends of one lateral dimension thereof and means forming a pair of Hall voltage terminals at opposite ends of the other lateral dimension thereof.
- This invention pertains to integrated circuits and more particularly pertains to integrated circuits which include a Hall effect device.
- the Hall effect is the development of a transverse electric potential gradient or voltage in a currentcarrying conductor when it is placed in a magnetic field such that the direction of the magnetic field is perpendicular to the direction of current flow.
- This Hall voltage V is given by the equation (l) where I, is the current in direction Z, X,,. is the thickness of the current-carrying conductor and R is a proportionality factor known as the Hall coefficient.
- the Hall coefficient R and hence the Hall voltage is inversely proportional to the density of free carriers in the current-carrying conductor. Hall effect devices are thus useful, for example, in determining the magnitude of a magnetic field provided that the carrier density is known.
- Hall effect device In order to obtain a relatively high Hall voltage, a-material must be utilized for the Hall effect device which has a relatively small carrier density. Since the carrier density in semiconductors is several orders of magnitude less than the density of lattice atoms, semiconductor Hall effect devices are capable of displaying a relatively large Hall voltage.
- Hall mobility Another factor associated with semiconductor Hall effect devices is a property which is defined as the Hall mobility.
- the Hall mobility which should not be con fused with the normally quoted carrier mobility, is proportional to the Hall coefficient and semiconductor conductivity. Similar to the carrier mobility, the'Hall.
- mobility in a semiconductor film is significantly less than in bulk material. This is partially due to the influence of the semiconductor surface where mobility is reduced below that in the bulk. It is also due to dislocation scattering, neutral scattering, and the space charge around edge dislocations.
- Prior art Hall effect devices have been discrete devices. Such discrete devices by virtue of the limitations of manufacturing techniques had to be relatively thick, say on the order of 50 to 100 microns or even thicker. Such relatively thick devices meant that the available Hall voltage developed was quite low so that it had to be amplified for most purposes. Further, since the materials used were so thick, the materials had to have a high carrier mobility in order to compensate for the voltage loss as a result of the thicker material. This meant such Hall effect devices had to be made from materials such as indium antimonide, for example.
- indium antimonide can only be used at relatively low temperatures.
- a single crystal semiconductor body is carried by a support structure and isolation means is provided forming a plurality of isolated islands in the semiconductor body.
- a Hall effect device is formed in at least one of the isolated. islands and includes a first region of given conductivity type and an adjacent second region of predetermined thickness and of opposite conductivity type.
- a third region of the given conductivity type is formed in the second region and extends therein to a predetermined thickness less than the predetermined thickness of the second region.
- Means are provided forming a pair of current terminal connections and a pair of Hall voltage terminal connections to the second region.
- FIGS. la through 1e are cross sectional views of various steps of constructing an integrated circuit in accordance eith this invention with FIG. 1e showing a cross sectional view of a Hall effect device and a transistor.
- FIG. 2 is a cross sectional view of another embodiment of the invention in which a Hall effect device is formed in the semiconductor body and a transistor is formed in an epitaxial layer extending over part of the semiconductor body.
- FIG. 3 is a top plan view of the Hall effect device of either FIG. 1e or FIG. 2 showing where electrical connections are made to the Hall effect device.
- FIG. 4 is a top plan view similar to FIG. 3 but showing the Hall effect device with an insulating layer thereon and illustrating placement of metallization for connecting the current and Hall voltage terminals.
- FIG. la shows a body of semiconductor material 11 which can be. single crystal silicon for example.
- the body of semiconductor material 11 is doped throughout with an impurity and may be, for example, P-type semiconductor material having an upper surface 11a and a lower surface llb.
- a portion of the semiconductor body 11 is selectively etched to form a structure such as shown in FIG. lb resulting in a stepped upper surface for the semiconductor or body 11 with a new top surface portion 1 lb spaced some distance beneath the level of the top surface lla.
- the selective etching is carried out for a sufficient length of time such that the surface He is spaced 10 microns below the surface 11a.
- the etching can be carried out using a suitable photolithographic mask and etching solution in a manner well known to those skilled in the art.
- an epitaxial layer 12 is grown on the stepped semiconductor body top surface.
- This epitaxial layer 12 may be grown to a thickness of microns, for example, and may comprise N-type conductivity silicon.
- Deposition of the epitaxial layer 12 is followed by deposition of a relatively thick insulating layer 13, which may be silicon dioxide for example, followed by deposition of a polycrystalline semiconductor layer 14.
- insulating layer 13 is to prevent outdiffusion of impurities from the epitaxial layer 12 into the polycrystalline layer 14 during the high temperature deposition of this layer 14.
- anisotropic etching and dielectric isolation are accomplished from the bottom surface 11b of the semiconductor body 11.
- anisotropic etching etches'semiconductor material at preferential rates along certain crystal planes to result in the V- shaped troughs 16.
- a layer of insulating material 17, such as silicon dioxide, for example, is then deposited over the bottom surface 1 lb of the semiconductor body 11 and extending into the troughs 16.
- a support body of material 18 which may be polycrystalline silicon for example, is grown on top of the insulating layer 17 and extending into the trough 16.
- anisotropic etching and dielectric isolation scheme described above is merely one embodiment of a method in accordance with this invention and is not essential.
- P-N junction isolation, other methods and structures of dielectric isolation, or other techniques known to those skilled in the integrated circuitart for separating devices in an integrated circuit may be utilized in conjunction with this invention.
- the next step is removal of material from the structure shown in FIG. 1d from the top side thereof. That is, the polycrystalline structure 14, the insulating layer 13 and a portion of the epitaxial layer is removed, such as by lapping for example. All of the polycrystalline semiconductor material 14 and the insulating layer 13 is removed and the epitaxial layer 12 is lapped to the point where it has a thickness on the order of 2 microns, for example, at its thinnest part. Since the selective etching of the semiconductor body 12 etches the portion of the semiconductor body 12 down about 10 microns, then the thicknessof the epitaxial layer at its thicker portion is approximately 12 microns.
- FIG. 1e illustrates formation of a Hall effect device in the isolated island 19 and formation of other circuitry, a transistor for example, in the isolated island 20.
- the lapping step has left an epitaxial layer 21 in the isolated island 19 having a thickness on the order of two microns and an epitaxial layer 22 in the isolated island 20 having a thickness on the order of 12 microns.
- a selective P-type diffusion for example, is made into the thin epitaxial layer 21 in isolated island 19 to form a P- region 23.
- This leaves a very narrow buried N-type region in the thin epitaxial layer 21 which, together with the N-type regions 21a extending to the top surface, form a Hall effect device.
- the device should be laterally as short as possible in order to have a low resistance and allow operation at a high current level at a given supply voltage.
- the selective P-type diffusion for forming the region 23, can also be utilized, if necessary, to form a transistor base 24 in the thick epitaxial layer 22. This can be followed by N-type diffusions to form the transistor emitter 26 along with the contact region 27 to the thick collector region formed by the thick epitaxial layer 22.
- a Hall effect device can be formed in an integrated circuit with other circuitry, transistors for example, and the Hall effect device will have a .very narrow width (less than 2 microns for example) whereas at the same time a thick epitaxial layer is available as is required by other circuitry for forming a transistor collector for example.
- the Hall effect device by reason of the P-region 23, is formed in bulk semiconductor material which, as previously discussed, leads to a higher Hall mobility and consequently higher Hall voltage than if the Hall effect device extends to the surface of semiconductor material.
- the construction shown in FIG. 16 leads to relatively high Hall voltages so that little, if any, amplification is required ot these voltages in order to have useful Hall voltage magnitudes.
- FIG. 2 there is shown an alternate construction of an integrated circuit in accordance with this invention.
- the structure of FIG. 2 is formed in much the same way as the structure of FIG. 12. That is, the structure of FIG. 2 is formed in the same manner and proceeds to the same steps through the structure of FIG. 1d. Lapping or removal of material is then carried out but the lapping or removal of material is allowed to proceed until all of the epitaxial layer 12 overlying the region of the semiconductor body 11 where the Hall effect device is to be formed is removed. Thus there results an isolated island 28 which has no epitaxial layer and an isolated island 29 which has an epitaxial layer 31 having a thickness on the order of IO microns.
- a Hall effect device is formed in the isolated island 28 and a transistor is formed in the isolated island 29.
- the transistor is formed by a P-diffusionto form a base region 32 followed by N-type diffusion to'form an emitter region 33 along with a contact region 34 for the collector region comprising the epitaxial layer 31.
- the Hall effect device is formed in the isolated island 23 by two diffusions instead of one.
- the first diffusion is an N-type diffusion, for example, which forms an N-type region 36 which may extend downwardly for a depth on the order of 2 microns for exam-. ple.
- a selective P-type diffusion is made to form of the N-type region 36a extend upwardly to the surface for forming terminal means for making connection to the Hall effect device.
- a structure as shown in FIG. 2 is an integrated circuit including a Hall effect device in one isolated island thereof which is of very narrow width and is formed in bulk semiconductor material.
- other circuitry is formed in the integrated circuit which may include, for example, a transistor with there being provided a relatively thick epitaxial layer in the region where the transistor is formed to serve as a collector region and having sufficient thickness to permit adequate base and emitter diffusions for forming the transistor.
- FIG. 3 is a top plan view of the Hall effect device formed in the isolated island 28 and shows the manner in which the portions 360 of the N-type region 36 extend to the surface forming terminals for allowing connection to the Hall effect device.
- a pair of the portions 36a at opposite ends of one lateral dimension of the N- region 36 form a pairof current terminals and another pair of regions 36a at opposite ends of the other lateral dimension of the N-type region 36 form a pair of Hall effect voltage terminal means.
- the P-type region 37 extends beyond the boundaries of the N-type region 36 at all portions thereof except the portions 360 which extends to the surface. This prevents unwanted surface currents in the N-type material 36 which would lead to drastic reductions in the available Hall effectvoltage developed.
- Fig. 4 is a top plan view similar to FIG. 3 but showing the structure of FIG. 3 after a layer of insulating material 38, which may be silicon dioxide for example, has been deposited over the entire surface of the structure shown in FIG. 3. Then according to techniques well known in the art windows are opened up in the silicon dioxide for making contact to the areas 36a of the N- type material 36 with appropriate metallization 39 then being deposited for making external electrical contact to the terminal means 36a.
- insulating material 38 which may be silicon dioxide for example
- a Hall effect device is formed in at least one of the islands and other circuitry which may be a transistor for example is formed in at least one other of the islands.
- the semiconductor islands are isolated from each other by dielectric isolation.
- a Hall effect device is formed which has a very narrow width, which leads to high Hall voltages. Further, the Hall effect device extends through bulk semiconductor material rather than at a semiconductor surface so that a high Hall mobility is achieved. While specific embodiments of the invention have been described, it will be obvious to those skilled in the art that various modifications and alternations may be made to the structures and methods disclosed herein without departing from the true spirit and scope of the invention.
- the Hall effect device and transistor or other circuitry may be formed in regions of a semiconductor body which are isolated by P-N junction isolation or which are merely separated from each other by sufficient spacing in the semiconductor body to assure isolation.
- An integrated circuit comprising: a single crystal semiconductor body of one conductivity type, a layer of semiconductive material of the opposite conductivity type carried on one face of said semiconductor body said layer having a planar outer surface and a stepped inner boundary contiguous to said semiconductor body to provide both a relatively thick layer and a relatively thin layer; means for-electrically isolating at least a portion of said thin layer from at least a portion of said thick layer; a Hall effect device formed in said thin layer portion; and a transistor formed in said thick layer portion.
- a circuit as in claim 3 where said'transistor includes a first region inset into said thick layer portion of opposite conductivity type to such portion and a second region inset into said first region of the same conductivity type.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Hall/Mr Elements (AREA)
- Element Separation (AREA)
Abstract
An integrated circuit including a Hall effect semiconductor device and a method for making the device. A semiconductor body is carried by a support structure and insulating material forms a plurality of isolated islands in the semiconductor body. In accordance with one embodiment some isolated islands of the semiconductor body have a relatively thick epitaxial layer thereon with transistors or other circuit elements formed therein according to conventional techniques. At least one of the isolated islands has a relatively thin epitaxial layer thereon with a diffused region of conductivity type opposite that of the epitaxial layer formed in the epitaxial layer. The relatively thin epitaxial layer has means forming a pair of current terminals at opposite ends of one lateral dimension thereof and means forming a pair of Hall voltage terminals at opposite ends of the other lateral dimension thereof.
Description
United States Patent [191 Wolf et al. I
[ INTEGRATED CIRCUIT HALL EFFECT DEVICE AND METHOD [75] Inventors: Helmut F. Wolf, San MateoyDavid Kleitman, Los Altos Hill, both of Calif. [73] Assignee: Signetics Corporation, Sunnyvale,
Calif. 22' Filed: Oct.10,l973
[21] App]. No.: 405,066
v Related U.S. Application Data [63] Continuation of Ser. No. 249,248, May 1, 1972,
8/1970 Bosch 317/235 H Dec. 3, 1974 7/1971 Maupin et a1 317/235 H [57] ABSTRACT An integrated circuit including a Hall effect semiconductor device and a method for making the device. A semiconductor body is carried by a support structure and insulating material forms a plurality of isolated islands in the semiconductor body. In accordance with one embodiment some isolated islands of the semiconductor body have a relatively thick epitaxial layer thereon with transistors or other circuit elements formed therein according to conventional techniques. At least one of the isolated islands has a relatively thin epitaxial layer thereon with a diffused region of conductivity type opposite that of the epitaxial layer formed in the epitaxial layer. The relatively thin epitaxial layer has means forming a pair of current terminals at opposite ends of one lateral dimension thereof and means forming a pair of Hall voltage terminals at opposite ends of the other lateral dimension thereof.
5 Claims, 8 Drawing Figures PAIENTELUEB 31914 sum 2 or 2 This is a continuation, of application Ser. No. 249,248 filed May 1, I972 now abandoned.
BACKGROUND OF THE INVENTION This invention pertains to integrated circuits and more particularly pertains to integrated circuits which include a Hall effect device.
The Hall effect is the development of a transverse electric potential gradient or voltage in a currentcarrying conductor when it is placed in a magnetic field such that the direction of the magnetic field is perpendicular to the direction of current flow. This Hall voltage V is given by the equation (l) where I, is the current in direction Z, X,,. is the thickness of the current-carrying conductor and R is a proportionality factor known as the Hall coefficient. The Hall coefficient R and hence the Hall voltage is inversely proportional to the density of free carriers in the current-carrying conductor. Hall effect devices are thus useful, for example, in determining the magnitude of a magnetic field provided that the carrier density is known.
In order to obtain a relatively high Hall voltage, a-material must be utilized for the Hall effect device which has a relatively small carrier density. Since the carrier density in semiconductors is several orders of magnitude less than the density of lattice atoms, semiconductor Hall effect devices are capable of displaying a relatively large Hall voltage.
Another factor associated with semiconductor Hall effect devices is a property which is defined as the Hall mobility. The Hall mobility, which should not be con fused with the normally quoted carrier mobility, is proportional to the Hall coefficient and semiconductor conductivity. Similar to the carrier mobility, the'Hall.
mobility in a semiconductor film is significantly less than in bulk material. This is partially due to the influence of the semiconductor surface where mobility is reduced below that in the bulk. It is also due to dislocation scattering, neutral scattering, and the space charge around edge dislocations.
Prior art Hall effect devices have been discrete devices. Such discrete devices by virtue of the limitations of manufacturing techniques had to be relatively thick, say on the order of 50 to 100 microns or even thicker. Such relatively thick devices meant that the available Hall voltage developed was quite low so that it had to be amplified for most purposes. Further, since the materials used were so thick, the materials had to have a high carrier mobility in order to compensate for the voltage loss as a result of the thicker material. This meant such Hall effect devices had to be made from materials such as indium antimonide, for example.
Such materials have had additional disadvantages. For instance, indium antimonide can only be used at relatively low temperatures.
OBJECTS AND SUMMARY OF THE INVENTION Accordingly, it is an object of this invention to provide an improved semiconductor Hall effect device and 5 method for making the same-which is not subject to thte above-enumerated disadvantages.
It is another object of this invention to provide an integrated circuit incorporating a Hall effect device of small thickness.
It is another object of this invention to provide an integrated circuit and method for making the same which includes a Hall effect device of small thickness formed in'bulk semiconductor material.
Briefly, in accordance with one embodiment of the invention a single crystal semiconductor body is carried by a support structure and isolation means is provided forming a plurality of isolated islands in the semiconductor body. A Hall effect device is formed in at least one of the isolated. islands and includes a first region of given conductivity type and an adjacent second region of predetermined thickness and of opposite conductivity type. A third region of the given conductivity type is formed in the second region and extends therein to a predetermined thickness less than the predetermined thickness of the second region. Means are provided forming a pair of current terminal connections and a pair of Hall voltage terminal connections to the second region.
BRIEF DESCRIPTION OF THE DRAWINGS FIGS. la through 1e are cross sectional views of various steps of constructing an integrated circuit in accordance eith this invention with FIG. 1e showing a cross sectional view of a Hall effect device and a transistor.
FIG. 2 is a cross sectional view of another embodiment of the invention in which a Hall effect device is formed in the semiconductor body and a transistor is formed in an epitaxial layer extending over part of the semiconductor body.
FIG. 3 is a top plan view of the Hall effect device of either FIG. 1e or FIG. 2 showing where electrical connections are made to the Hall effect device.
FIG. 4 is a top plan view similar to FIG. 3 but showing the Hall effect device with an insulating layer thereon and illustrating placement of metallization for connecting the current and Hall voltage terminals.
DESCRIPTION OF THE PREFERRED EMBODIMENTS Turning now to a consideration of the drawings, the series of FIGS. 1a through 1e illustrate various steps and structures of the present invention. FIG. la shows a body of semiconductor material 11 which can be. single crystal silicon for example. The body of semiconductor material 11 is doped throughout with an impurity and may be, for example, P-type semiconductor material having an upper surface 11a and a lower surface llb. In accordance with the invention, a portion of the semiconductor body 11 is selectively etched to form a structure such as shown in FIG. lb resulting in a stepped upper surface for the semiconductor or body 11 with a new top surface portion 1 lb spaced some distance beneath the level of the top surface lla. As an example of typical dimensions the selective etching is carried out for a sufficient length of time such that the surface He is spaced 10 microns below the surface 11a. The etching can be carried out using a suitable photolithographic mask and etching solution in a manner well known to those skilled in the art.
Referring now to FIG. 10, after the selective etching of the semiconductor body 11, an epitaxial layer 12 is grown on the stepped semiconductor body top surface. This epitaxial layer 12 may be grown to a thickness of microns, for example, and may comprise N-type conductivity silicon. Deposition of the epitaxial layer 12 is followed by deposition of a relatively thick insulating layer 13, which may be silicon dioxide for example, followed by deposition of a polycrystalline semiconductor layer 14. One of the reasons for requiring an insulating layer 13 is to prevent outdiffusion of impurities from the epitaxial layer 12 into the polycrystalline layer 14 during the high temperature deposition of this layer 14.
Next, as illustrated in FIG. 1d and in accordance with techniques known in the art, anisotropic etching and dielectric isolation are accomplished from the bottom surface 11b of the semiconductor body 11. For example, as known to those skilled in the art, anisotropic etching etches'semiconductor material at preferential rates along certain crystal planes to result in the V- shaped troughs 16. A layer of insulating material 17, such as silicon dioxide, for example, is then deposited over the bottom surface 1 lb of the semiconductor body 11 and extending into the troughs 16. After deposition of this insulating layer 17 a support body of material 18 which may be polycrystalline silicon for example, is grown on top of the insulating layer 17 and extending into the trough 16. The anisotropic etching and dielectric isolation scheme described above is merely one embodiment of a method in accordance with this invention and is not essential. P-N junction isolation, other methods and structures of dielectric isolation, or other techniques known to those skilled in the integrated circuitart for separating devices in an integrated circuit may be utilized in conjunction with this invention.
The next step is removal of material from the structure shown in FIG. 1d from the top side thereof. That is, the polycrystalline structure 14, the insulating layer 13 and a portion of the epitaxial layer is removed, such as by lapping for example. All of the polycrystalline semiconductor material 14 and the insulating layer 13 is removed and the epitaxial layer 12 is lapped to the point where it has a thickness on the order of 2 microns, for example, at its thinnest part. Since the selective etching of the semiconductor body 12 etches the portion of the semiconductor body 12 down about 10 microns, then the thicknessof the epitaxial layer at its thicker portion is approximately 12 microns. This lapping or removal of material in this particular embodiment also extends past the bottom portions of the troughs 16 so that the semiconductor body 11 with the epitaxial layer 12 thereon is separated into a plurality of isolated islands (two of which 19 and 20 are shown in FIG. 1e). These islands are isolated from each other and from the support body 18 by the layer of insulating material 17.
FIG. 1e illustrates formation of a Hall effect device in the isolated island 19 and formation of other circuitry, a transistor for example, in the isolated island 20. As mentioned above, it will be appreciated that the lapping step has left an epitaxial layer 21 in the isolated island 19 having a thickness on the order of two microns and an epitaxial layer 22 in the isolated island 20 having a thickness on the order of 12 microns. Next, a selective P-type diffusion, for example, is made into the thin epitaxial layer 21 in isolated island 19 to form a P- region 23. This leaves a very narrow buried N-type region in the thin epitaxial layer 21 which, together with the N-type regions 21a extending to the top surface, form a Hall effect device. The device should be laterally as short as possible in order to have a low resistance and allow operation at a high current level at a given supply voltage.
The selective P-type diffusion for forming the region 23, can also be utilized, if necessary, to form a transistor base 24 in the thick epitaxial layer 22. This can be followed by N-type diffusions to form the transistor emitter 26 along with the contact region 27 to the thick collector region formed by the thick epitaxial layer 22.
After completion of all these operations a structure results having a cross section such as shown in FIG. le. The advantages of the technique described above are that a Hall effect device can be formed in an integrated circuit with other circuitry, transistors for example, and the Hall effect device will have a .very narrow width (less than 2 microns for example) whereas at the same time a thick epitaxial layer is available as is required by other circuitry for forming a transistor collector for example. Further, the Hall effect device, by reason of the P-region 23, is formed in bulk semiconductor material which, as previously discussed, leads to a higher Hall mobility and consequently higher Hall voltage than if the Hall effect device extends to the surface of semiconductor material. The construction shown in FIG. 16 leads to relatively high Hall voltages so that little, if any, amplification is required ot these voltages in order to have useful Hall voltage magnitudes.
Turning now to FIG. 2, there is shown an alternate construction of an integrated circuit in accordance with this invention. The structure of FIG. 2 is formed in much the same way as the structure of FIG. 12. That is, the structure of FIG. 2 is formed in the same manner and proceeds to the same steps through the structure of FIG. 1d. Lapping or removal of material is then carried out but the lapping or removal of material is allowed to proceed until all of the epitaxial layer 12 overlying the region of the semiconductor body 11 where the Hall effect device is to be formed is removed. Thus there results an isolated island 28 which has no epitaxial layer and an isolated island 29 which has an epitaxial layer 31 having a thickness on the order of IO microns. In accordance with the invention, a Hall effect device is formed in the isolated island 28 and a transistor is formed in the isolated island 29. The transistor is formed by a P-diffusionto form a base region 32 followed by N-type diffusion to'form an emitter region 33 along with a contact region 34 for the collector region comprising the epitaxial layer 31. In the structure shown in FIG. 2 the Hall effect device is formed in the isolated island 23 by two diffusions instead of one. The first diffusion is an N-type diffusion, for example, which forms an N-type region 36 which may extend downwardly for a depth on the order of 2 microns for exam-. ple. Then a selective P-type diffusion is made to form of the N-type region 36a extend upwardly to the surface for forming terminal means for making connection to the Hall effect device. Thus a structure as shown in FIG. 2 is an integrated circuit including a Hall effect device in one isolated island thereof which is of very narrow width and is formed in bulk semiconductor material. Further, other circuitry is formed in the integrated circuit which may include, for example, a transistor with there being provided a relatively thick epitaxial layer in the region where the transistor is formed to serve as a collector region and having sufficient thickness to permit adequate base and emitter diffusions for forming the transistor.
FIG. 3 is a top plan view of the Hall effect device formed in the isolated island 28 and shows the manner in which the portions 360 of the N-type region 36 extend to the surface forming terminals for allowing connection to the Hall effect device. A pair of the portions 36a at opposite ends of one lateral dimension of the N- region 36 form a pairof current terminals and another pair of regions 36a at opposite ends of the other lateral dimension of the N-type region 36 form a pair of Hall effect voltage terminal means. As shown in FIG. 3, preferably the P-type region 37 extends beyond the boundaries of the N-type region 36 at all portions thereof except the portions 360 which extends to the surface. This prevents unwanted surface currents in the N-type material 36 which would lead to drastic reductions in the available Hall effectvoltage developed.
Fig. 4 is a top plan view similar to FIG. 3 but showing the structure of FIG. 3 after a layer of insulating material 38, which may be silicon dioxide for example, has been deposited over the entire surface of the structure shown in FIG. 3. Then according to techniques well known in the art windows are opened up in the silicon dioxide for making contact to the areas 36a of the N- type material 36 with appropriate metallization 39 then being deposited for making external electrical contact to the terminal means 36a.
Thus what has been described in an integrated circuit having a plurality of semiconductor islands in which a Hall effect device is formed in at least one of the islands and other circuitry which may be a transistor for example is formed in at least one other of the islands. In accordance with onespecific embodiment of theinvention, the semiconductor islands are isolated from each other by dielectric isolation. In accordance with the invention, a Hall effect device is formed which has a very narrow width, which leads to high Hall voltages. Further, the Hall effect device extends through bulk semiconductor material rather than at a semiconductor surface so that a high Hall mobility is achieved. While specific embodiments of the invention have been described, it will be obvious to those skilled in the art that various modifications and alternations may be made to the structures and methods disclosed herein without departing from the true spirit and scope of the invention. Thus, for example, instead of utilizing dielectrically isolated islands, the Hall effect device and transistor or other circuitry may be formed in regions of a semiconductor body which are isolated by P-N junction isolation or which are merely separated from each other by sufficient spacing in the semiconductor body to assure isolation.
We claim:
1. An integrated circuit comprising: a single crystal semiconductor body of one conductivity type, a layer of semiconductive material of the opposite conductivity type carried on one face of said semiconductor body said layer having a planar outer surface and a stepped inner boundary contiguous to said semiconductor body to provide both a relatively thick layer and a relatively thin layer; means for-electrically isolating at least a portion of said thin layer from at least a portion of said thick layer; a Hall effect device formed in said thin layer portion; and a transistor formed in said thick layer portion.
2. A circuit as in claim 1 where said thin layer is 2 microns and said thick layer is 12 microns.
3. A circuit as in claim 1 where said Hall effect device includes a region inset into said thinlayer portion of opposite conductivity type to said thin layer portion.
4. A circuit as in claim 3 where said'transistor includes a first region inset into said thick layer portion of opposite conductivity type to such portion and a second region inset into said first region of the same conductivity type.
5. A circuit as in claim 1 where said layer carried on said semiconductor body is epitaxial.
Claims (5)
1. An integrated circuit comprising: a single crystal semiconductor body of one conductivity type, a layer of semiconductive material of the opposite conductivity type carried on one face of said semiconductor body said layer having a planar outer surface and a stepped inner boundary contiguous to said semiconductor body to provide both a relatively thick layer and a relatively thin layer; means for electrically isolating at least a portion of said thin layer from at least a portion of said thick layer; a Hall effect device formed in said thin layer portion; and a transistor formed in said thick layer portion.
2. A circuit as in claim 1 where said thin layer is 2 microns and said thick layer is 12 microns.
3. A circuit as in claim 1 where said Hall effect device includes a region inset into said thin layer portion of opposite conductivity type to said thin layer portion.
4. A circuit as in claim 3 where said transistor includes a first region inset into said thick layer portion of opposite conductivity type to such portion and a second region inset into said first region of the same conductivity type.
5. A circuit as in claim 1 where said layer carried on said semiconductor body is epitaxial.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US00405066A US3852802A (en) | 1972-05-01 | 1973-10-10 | Integrated circuit hall effect device and method |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US24924872A | 1972-05-01 | 1972-05-01 | |
US00405066A US3852802A (en) | 1972-05-01 | 1973-10-10 | Integrated circuit hall effect device and method |
Publications (1)
Publication Number | Publication Date |
---|---|
US3852802A true US3852802A (en) | 1974-12-03 |
Family
ID=26939924
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US00405066A Expired - Lifetime US3852802A (en) | 1972-05-01 | 1973-10-10 | Integrated circuit hall effect device and method |
Country Status (1)
Country | Link |
---|---|
US (1) | US3852802A (en) |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4123772A (en) * | 1973-06-18 | 1978-10-31 | U.S. Philips Corporation | Multisegment Hall element for offset voltage compensation |
US4253107A (en) * | 1978-10-06 | 1981-02-24 | Sprague Electric Company | Integrated circuit with ion implanted hall-cell |
US4553318A (en) * | 1983-05-02 | 1985-11-19 | Rca Corporation | Method of making integrated PNP and NPN bipolar transistors and junction field effect transistor |
US4598462A (en) * | 1983-04-07 | 1986-07-08 | Rca Corporation | Method for making semiconductor device with integral fuse |
US4660065A (en) * | 1983-06-10 | 1987-04-21 | Texas Instruments Incorporated | Hall effect device with surface potential shielding layer |
US4673964A (en) * | 1985-05-22 | 1987-06-16 | Lgz Landis | Buried Hall element |
US5107312A (en) * | 1989-09-11 | 1992-04-21 | Harris Corporation | Method of isolating a top gate of a MESFET and the resulting device |
DE19857275A1 (en) * | 1998-12-11 | 2000-06-15 | Johannes V Kluge | Integrated split-current Hall effect magnetic flux density sensor, e.g. for automobile and automation applications, has magnetic field sensitive elements and contacts produced by one or two photolithographic masking steps |
US6570380B2 (en) * | 2000-04-07 | 2003-05-27 | Yazaki Corporation | Non-linear hall IC |
US6580139B1 (en) | 2000-07-20 | 2003-06-17 | Emcore Corporation | Monolithically integrated sensing device and method of manufacture |
US20110147865A1 (en) * | 2009-12-18 | 2011-06-23 | Polar Semiconductor, Inc. | Integrated hybrid hall effect transducer |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3305790A (en) * | 1962-12-21 | 1967-02-21 | Gen Precision Inc | Combination hall-effect device and transistors |
US3404321A (en) * | 1963-01-29 | 1968-10-01 | Nippon Electric Co | Transistor body enclosing a submerged integrated resistor |
US3522494A (en) * | 1967-09-08 | 1970-08-04 | Philips Corp | Hall element |
US3596114A (en) * | 1969-11-25 | 1971-07-27 | Honeywell Inc | Hall effect contactless switch with prebiased schmitt trigger |
-
1973
- 1973-10-10 US US00405066A patent/US3852802A/en not_active Expired - Lifetime
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3305790A (en) * | 1962-12-21 | 1967-02-21 | Gen Precision Inc | Combination hall-effect device and transistors |
US3404321A (en) * | 1963-01-29 | 1968-10-01 | Nippon Electric Co | Transistor body enclosing a submerged integrated resistor |
US3522494A (en) * | 1967-09-08 | 1970-08-04 | Philips Corp | Hall element |
US3596114A (en) * | 1969-11-25 | 1971-07-27 | Honeywell Inc | Hall effect contactless switch with prebiased schmitt trigger |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4123772A (en) * | 1973-06-18 | 1978-10-31 | U.S. Philips Corporation | Multisegment Hall element for offset voltage compensation |
US4253107A (en) * | 1978-10-06 | 1981-02-24 | Sprague Electric Company | Integrated circuit with ion implanted hall-cell |
US4598462A (en) * | 1983-04-07 | 1986-07-08 | Rca Corporation | Method for making semiconductor device with integral fuse |
US4553318A (en) * | 1983-05-02 | 1985-11-19 | Rca Corporation | Method of making integrated PNP and NPN bipolar transistors and junction field effect transistor |
US4660065A (en) * | 1983-06-10 | 1987-04-21 | Texas Instruments Incorporated | Hall effect device with surface potential shielding layer |
US4673964A (en) * | 1985-05-22 | 1987-06-16 | Lgz Landis | Buried Hall element |
US5107312A (en) * | 1989-09-11 | 1992-04-21 | Harris Corporation | Method of isolating a top gate of a MESFET and the resulting device |
DE19857275A1 (en) * | 1998-12-11 | 2000-06-15 | Johannes V Kluge | Integrated split-current Hall effect magnetic flux density sensor, e.g. for automobile and automation applications, has magnetic field sensitive elements and contacts produced by one or two photolithographic masking steps |
US6570380B2 (en) * | 2000-04-07 | 2003-05-27 | Yazaki Corporation | Non-linear hall IC |
US6580139B1 (en) | 2000-07-20 | 2003-06-17 | Emcore Corporation | Monolithically integrated sensing device and method of manufacture |
US6579741B2 (en) | 2000-07-20 | 2003-06-17 | Emcore Corporation | Monolithically integrated sensing device and method of manufacture |
US20110147865A1 (en) * | 2009-12-18 | 2011-06-23 | Polar Semiconductor, Inc. | Integrated hybrid hall effect transducer |
US8736003B2 (en) | 2009-12-18 | 2014-05-27 | Allegro Microsystems, Llc | Integrated hybrid hall effect transducer |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US3845495A (en) | High voltage, high frequency double diffused metal oxide semiconductor device | |
US3826699A (en) | Method for manufacturing a semiconductor integrated circuit isolated through dielectric material | |
US3029366A (en) | Multiple semiconductor assembly | |
US3411051A (en) | Transistor with an isolated region having a p-n junction extending from the isolation wall to a surface | |
US3961355A (en) | Semiconductor device having electrically insulating barriers for surface leakage sensitive devices and method of forming | |
US3852802A (en) | Integrated circuit hall effect device and method | |
US3722079A (en) | Process for forming buried layers to reduce collector resistance in top contact transistors | |
US3871007A (en) | Semiconductor integrated circuit | |
US4254428A (en) | Self-aligned Schottky diode structure and method of fabrication | |
US4051506A (en) | Complementary semiconductor device | |
US4323913A (en) | Integrated semiconductor circuit arrangement | |
US3598664A (en) | High frequency transistor and process for fabricating same | |
JPS6229904B2 (en) | ||
US4742021A (en) | Subsurface zener diode and method of making | |
US4829344A (en) | Electronic semiconductor device for protecting integrated circuits against electrostatic discharges | |
US5466963A (en) | Trench resistor architecture | |
US3683491A (en) | Method for fabricating pinched resistor semiconductor structure | |
US3472710A (en) | Method of forming a field effect transistor | |
US3818583A (en) | Method for fabricating semiconductor structure having complementary devices | |
US3994010A (en) | Hall effect elements | |
US3895390A (en) | Metal oxide semiconductor structure and method using ion implantation | |
US4641172A (en) | Buried PN junction isolation regions for high power semiconductor devices | |
US3879745A (en) | Semiconductor device | |
US3566219A (en) | Pinched resistor semiconductor structure | |
US4692784A (en) | Dielectric insulation type semiconductor integrated circuit having low withstand voltage devices and high withstand voltage devices |