US3789411A - Radiolocation system - Google Patents
Radiolocation system Download PDFInfo
- Publication number
- US3789411A US3789411A US00716704A US3789411DA US3789411A US 3789411 A US3789411 A US 3789411A US 00716704 A US00716704 A US 00716704A US 3789411D A US3789411D A US 3789411DA US 3789411 A US3789411 A US 3789411A
- Authority
- US
- United States
- Prior art keywords
- frequency
- output
- signal
- angle
- register
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01S—RADIO DIRECTION-FINDING; RADIO NAVIGATION; DETERMINING DISTANCE OR VELOCITY BY USE OF RADIO WAVES; LOCATING OR PRESENCE-DETECTING BY USE OF THE REFLECTION OR RERADIATION OF RADIO WAVES; ANALOGOUS ARRANGEMENTS USING OTHER WAVES
- G01S5/00—Position-fixing by co-ordinating two or more direction or position line determinations; Position-fixing by co-ordinating two or more distance determinations
- G01S5/0009—Transmission of position information to remote stations
Definitions
- RECEIVER 16 "MN I 13 15 smrmu l 1 e -H [C EVALVAT'ION RECElVER oumonrm usmoRx Nsrwonx COUPLER T1 23 y 21 z 1 14 y-ar mznom SCANNER CONTRDU.
- a central station omnidirectionally monitors a band of frequencies and, upon detecting a radio signal within such band, transmits information of its frequency to a plurality of peripheral stations which thereupon radiogoniometrically ascertain the angle of incidence of the signal having this frequency and relay the magnitude of this angle to the central station.
- Our present invention relates to a radiolocation system having means for radiogoniometrically ascertaining the angle of incidence, usually within a horizontal plane, of radio signals from extraneous sources.
- an emitter of radio waves can be pinpointed with the aid of two or more spaced-apart receiving stations having crossed directive antennas, e.g., of the Adcock type, to determine the sine and cosine of the azimuth angle in terms of a selected reference direction (e.g. north-south).
- a main or central station having means for scanning a frequency band to be monitored and, upon detecting an emission from a source to be located, transmitting the frequency of that source to the associated secondary or peripheral receiving stations which thereupon ascertain the respective azimuth angles and relay that information to the main station for computation of the point of intersection of the several directions of incidence.
- One of these secondary stations may also be located at the main station itself.
- the general object of our present invention is to provide a radiolocation system of this character having means for rapidly exchanging the frequency and azimuth information between the main and secondary stations so as to enable a detection of outlying radio sources emitting only for short periods.
- Another object is to provide means at such secondary station for increasing the accuracy of the angular information delivered to the main station, with substantial elimination of errors due to divergences of circuit parameters.
- a further object of our invention is to provide means in such system for automatically selecting, from among a number of extraneous transmitters operating within the monitored band, only those sources which were not previously pinpointed or which may have significantly altered their bearings since the last ascertainment of their position.
- a radiolocation system designed to realize the aforestated objects and capable of operating fully automatically with unmanned equipment, comprises an'omnidirectional radio receiver at the main station which is also provided with means for periodically scanning the frequency band of the receiver output and, upon detecting an incoming signal from an outlying source anywhere within this band, transmitting information on the frequency of this signal (i.e.
- each secondary station thus operates on only one incoming radio signal at a time, its equipment can be relatively simple and, in a preferred embodiment, includes only the logic necessary for the instant evaluation of the radiogoniometric measurements taken,
- the electric quantities representing the two trigonometric functions sine and cosine" are transmit ted to an evaluation network over a pair of inter changeable channels which are switched during two measurements taken in immediate succession so as to minimize reading errors due to differences in the transmission characteristics of the two channels, the results of these two consecutive measurements being thereafter averaged to yield a single azimuthal value to be transmitted to the main station.
- 'Another feature of this invention resides in the provision ofa coder which, with the aid of a comparison circuit connected to the outputs of two negativefeedback amplifiers, translates two voltages respectively proportional to sina and cosa (where a is the desired azimuth angle) into the binary equivalent a a 7 within the range from Q to 11/2.
- features of our invention relate to the selective reading of a memory at the main station, designed to pick up only those radio signals for evaluation which originate within a frequency channel not occupied during an immediately preceding scanning cycle so as to avoid an overloading of the equipment by repetitive tracing of transmitters already located, and to the overlapped processing of information read out from the memory to permit the transmission of information between the main and secondary stations at a relatively slow rate, with transmission from and to the main station preferably lasting substantially as long as the location of an indicated radiation source by the secondary stations; particularly this latter feature makes it possible to use tranmission lines of limited bandwidth, such as telephone lines, for inter-station communication.
- FIG. 1 is a block diagram of an entire radiolocation system embodying the present invention
- FIG. 2 is a block diagram of a secondary station forming part of the system of FIG. 1;
- FIG. 3 is a more detailed diagram of certain components of the equipment shown in FIG. 2;
- FIG. 4 is a time chart relating to the operation of the station shown in FIG. 2;
- FIG. 5 is a more detailed diagram of another component shown in FIG. 2'.
- FIG. 6 is a graph used for explaining the operation of the arrangement shown in FIG.
- FIG. 7 is a view generally similar to FIG. 2, illustrating the main station of the system of FIG. 1;
- FIG. 8 is a timing diagram relating to the overall operation of the system.
- FIG. 9 is another graph useful for an understanding of the operation of the assembly of FIG. 5;
- FIG. 10 is a circuit diagram showing details of an element of FIG. 5;
- FIG. '11 illustrates a detail of an element forming part of the central station shown in FIG. 7.
- FIG. 1 shows a radiolocation system having a main or central station SC and a plurality or peripheral or secondary stations SR,, SR SR,,,. These stations are interconnected by two-way transmission lines T,, T T,,,,,, such as telephone lines, extending between the main station SC and each of the associated secondary stations.
- This station comprises a receiver 11 provided with a directional antenna array 10 of one or more pairs of crossed Adcock aerials.
- Receiver 11 works into a goniometric network 13 responsive to a controller 14 which in turn receives timing signals and frequency information from the main station SC via the associated transmission line T, and a coupler 16 containing modulating and demodulating equipment.
- the output of network 13 is supplied to coupler 16 by way of an evaluation network 15.
- the main station SC has a receiver 20 equipped with an omnidirectional antenna or antenna array 20' and working into a scanner 21.
- This scanner is controlled by a timer 22 which, in addition to furnishing synchronization signals to the secondary stations SR, SR,,,, controls a memory stage 23 as well as a utilization stage 25 having an output E for the control of a panoramic display or some other load designed to handle the information produced.
- a coupler 24 is the counterpart of coupler l6 and serves to route the incoming and outgoing messages from and to the associated transmission lines.
- Receiver 1 1 is here shown to comprise two antenna arrays 10 and 10" of wide and narrow base, respectivcly, for receiving radio signals in the lower and the higher frequency ranges of a spectrum extending be-' tween, say, 1 and 30 megacycles.
- a switching stage 33 operable by a tuning stage 52 in controller 14, selectively applies the output of either antenna array to a co-ordinate separator 32 which delivers the highfrequency oscillations from the selected array to the goniometric network 13 by way of feeder lines 34, 35 and 36.
- Line 34 carries the output of an Adcock antenna effective in the north-south direction so that the amplitude of this oscillation is proportional to cosa where a (see FIG.
- Line 35 is the angle included between the direction S of the incoming radio signal and the N-S reference line; similarly, line 35 carries the conjugate output of an east-west antenna having an amplitude proportional to sina. These antennas may be suitably shielded so as to be receptive only to signals from one half of the horizon, the other half being surveyed in each case by an oppositely oriented companion antenna as is well known in the art.
- Line 36 carries an oscillation of the same frequency which is the vector sum of the two conjugate oscillations on lines 34 and and whose amplitude is therefore independent of the angle of incidence.
- Lines 34 and 35 form the input terminals of a pair of interchangeable channels 37 37 bracketed by two electronic crossover switches 40 and 41; these switches are under the control of a sequencer 57 in network 15 which responds to pulses from a local timer 56 controlled from the central timer 22 via synchronizing pulses traversing the coupler 16.
- the first channel 37 includes a preselector 38, followed by a final selector 39,; corresponding selectors of the second channel 37 have been designated 38, and 39
- a third channel 37 independent of switches 40 and 41, also has two such cascaded selectors 38,, and 39 Tuner 52 controls all the preselectors and all the final selectors in parallel.
- the preselectors may sift from the overall spectrum a frequency range 1 Mc wide, e.g., between 1 and 2 Mc; this range, in turn, is then broken up by the final selectors into 1,000 bands of l Kc each,
- the tuner 52 may include means for generating a first set of heterodyning frequencies, spaced 1 Mc apart, for the preselectors and a second set of heterodyning frequencies, spaced 1 Kc apart, for the final selectors;
- FIG. 2 shows for this purpose a stabilized local oscillator co-operating with a beat-frequency generator 51 to produce the desired heterodyning frequencies as selected by the tuner 52 under the control of a decoder 55 in network 15.
- This decoder advantageously, converts the binary frequency identification from coupler 16 into a decimal value convenient for the control of an adjustable generator with 1,000 output frequencies.
- the i-f oscillations from channels 37,, 37 37,, yield, upon detection in network 13, a pair of voltages U,, U respectively proportional to cosa and sina, as well as quadrant-identifying signals O which are developed in a phase demodulator 58 for transmission to a coder 59' in network 15.
- the coder supplies the value of the measured angle a, in binary form, to a computer 59 whose output is fed to coupler 16 under the control of timer 56.
- each of these channels includes, in addition to a first mixer 38, and a second mixer 39, representing the preselector and the final selector thereof, a filter 80, with a pass band of 1 Kc and an amplifier 81 for the output of this filter.
- a filter 80 representing the preselector and the final selector thereof
- Corresponding elements in channels 37, and 37, have been similarly identified with subscripts 2" and 0, respectively.
- Channel 37, also includes an automatic gain control 82 for its final amplifier 81
- the output lines of these three channels have been designated 101,, 101 and 101 respectively.
- Line 101 is split into two branches 102, and 103,, respectively terminating at a squarer 104, and an isolating amplifier 115,; corresponding branches of line 101 lead to a squarer 104, and an isolating amplifier 115,.
- Squarers 104, and 104 convert the i-f oscillations from their respective channels into rectangular pulse trains which also control, via respective amplifiers 116, and 116,, the operation of a pair of ring demodulators 106, and 106, receiving the outputs of amplifiers 115, and 115,.
- Demodulators 106 convert the i-f oscillations from their respective channels into rectangular pulse trains which also control, via respective amplifiers 116, and 116, the operation of a pair of ring demodulators 106, and 106, receiving the outputs of amplifiers 115, and 115,.
- Demodulators 106 convert the i-f oscillations from their respective channels into rectangular pulse trains which also control, via respective amplifiers 116, and 116, the
- Crossover switch 40 has a pair of direct paths a, respectively connecting lines 34 and 35 with channels 37, and 37 and a pair of alternate paths b crossconnecting these lines and channels.
- Analogous paths between lines 105,, 105 and leads 107,, 107 through crossover switch 41 have been designated a and b.
- the latter switch further includes alternate connections a and 11" between the outputs of demodulators 106,, 106 and the conductors 114,, 114 carrying the voltages representative of the trigonometric functions cosa and sina.
- Letters a, a, a" and b, b and b" have also been used to designate the timing pulses which operate these switches to establish the respective paths.
- FIG. 4 shows a chart in which the occurrence of switching pulses a, b, etc., has been plotted, along the abscissa, for a location cycle extending over a time of milliseconds as measured along the ordinate.
- pulse a is generated to last for a period of 8 ms; 2 milliseconds after the termination of pulse a, pulse b comes into existence for a similar period.
- Pulses a, a" and b','b” occur during the second halves of pulses a and b, respectively.
- resetting pulses d are generated together with clearing pulses c which serve to discharge any residual votages from the ring demodulators 106, and 106 these pulses c and d may have a duration of 0.1 ms or 100 us. All these pulses are produced by the sequencer 57 of network 15, shown in FIG. 2'.
- Pulse a thereupon allows unit 108, to set either of the two associated flip-flops 112, and 113, in accordance with the phase relationship between the output of squarer 104, and the reference wave on lead 101,,, flipflop 112, responding to a positive phase relationship whereas flip-flop 113, is set in the presence of a negative phase relationship.
- phase comparator 108 with reference to the output of squarer 104 may set either of the associated flip-flops 112 and 113
- an energization of leads 110,, 111,, 110 and 111 indicates, respectively, positive cosine, negative cosine, positive sine and negative sine.
- the coder 59' determines the quadrant in which the signal direction S (FIG. 9) is located.
- Voltages on leads 110, and 110 indicate the first quadrant (NW); voltages on leads 111, and 110 identify the second quadrant (SW); voltages on leads 111, and 111 define the third quadrant (SE); and, finally, voltages on leads 110, and 111 signify the fourth quardant (NE).
- NW first quadrant
- SW second quadrant
- SE third quadrant
- NE fourth quardant
- pulse a generates the voltages U, and U from the outputs of demodulators 106, and 106 connected to leads 114, and 114 respectively.
- the voltages U, and U will vary but slightly, as a result of minor differences in the transmission characteristics of the two switchable channels, in the two halves of the cycle; if, however, the angle 0: lies in the vicinity of D, 7r/2,'n' 31r/2, the signal Q may shift from one quadrant to an adjoining quadrant in the presence of differences in transit time between these channels.
- FIG. 5 shows the construction of the coder 59' receiving the output U,, U Q of demodulator 58.
- This coder comprises a logic matrix 203 for converting the signal Q into a pair of bits, of numerical weight 11' and 1r/2, stored in a 2-stage shift register 202.
- Leads 114, and 114 terminate at respective input stages 214, 220 ofa pair of identical 2-stage amplifiers 210, 211 whose output stages have been designated 216 and 222; feedback loops 232, 233 degeneratively couple the outputs of stages 216 and 222, represented by respective voltages U, and U,,,, to the inputs of stages 214 and 220 which convert the effective input voltages U, U, and U U into a pair of intermediate voltages V,, V applied to two calculating networks 215, 221 respectively interposed between the two stages of each amplifier.
- Networks 215 and 221 are linear resistance pads, as conventionally used in digital/analog converters, adapted to multiply their input voltages V, and V by respective factors in the form of voltages of magnitude e and Z applied to their secondary inputs 226, 227 which are two outputs of a 7-stage binary shift register 225.
- the output voltages U, and U of amplifier 210 and 211 are fed via respective conductors 218 and 224 to input terminals 234, 235 of a comparator 219 which produces an error signal, proportional to the difference between these two voltages, at its output 236.
- This error signal is fed into a logic network 228 converting it into a 7-bit word to load the register 225 or to modify its contents.
- the seven bits temporarily stored in register 225 define an angle, 6, within the range 0-n-l2 representing the multiplier delivered via output 226 to network 215;
- each of leads 226 and 227 represents a group of seven lines for transmitting the seven bits stored in register 225, or their complements, to respective terminals of the resistance matrices constituting the networks 215 and 221.
- Each of these seven bits has a numerical weight given by the expression 2hr" where k is an integer ranging from 2 through 8; thus, the most-significant bit stored in register 225 represents an angle of 1r/4, or
- the proper value'of G can be determined from the requirement that In the case of a e 'rr/6, for example, substitution of the specific values in equation (ll) yields More exact computation furnishes an optimum value of 0.3534; with this value, the error is an approximately sinusoidal function of e having a period 1r/4 and a peak amplitude on the order of 2 minutes of arc.
- stages 214, 220 Since the gain of amplifier stages 214, 220 is fractional, these stages can be considered as representing merely step-down voltage transformers for direct current; stages 216 and 222 can be omitted if the networks 215 and 221 produce the correct output voltages.
- the substantial disappearance of the error signal on lead 236 causes the logic network 228 to emit an endof-coding signal on a conductor 213 to stimulate the timer 56, FIG. 2, to generate control pulses for the discharge of the registers 202, 225 into the computer 59 and for the processing of the azimuthal information in that computer; the leads carrying these pulses have been omitted in the drawing, with certain exceptions specified hereinafter.
- Computer 59 includes a shift register 204, adapted to receive the nine bits from the combined registers 202, 225, and a full serial adder 205.
- the latter serves for the summing of an augend, i.e., the value of a (with inclusion of the two highest-order bits containing the quadrant information) determined during the first half of a 20-ms location cycle (see FIG. 4), and an addend, i.e., the magnitude [3 measured in the same manner during the second half of that cycle.
- the adder After performing the nine shifts required for this summing operation, the adder carries out one further shift to the right, i.e., toward the less-significant digits, to yield the arithmetic mean of the sum, generally with a dropping of the last bit.
- Atimer pulse on a lead 208 opens an AND gate 241 in the output of the latter register so that the nine digits of this azimuthal code can be serially transferred through an OR gate 242 to register 204 where they remain until the coding of B has come to an end.
- a timer pulse on a lead 209 unblocks two further AND gates 243, 244 in the output of register 225 and an AND gate 245 in the output of register 204; this delivers the augend a from register 204 and the addend B from registers 202, 225 to adder 205 and allows the sum 6 to be transmitted via OR gate 242 to register 204 where the tenth shift occurs and which is subsequently discharged, again under timer control, over a lead 207 also indicated. in FIG. 2.
- FIG. shows the adder 205 as comprising two conventional half-adders 205, 205"; the associated augend and addend registers 204 and 220 225 have alsobeen illustrated, with omission of the AND gates 244, 245 seen in FIG. 5. At a particular stage of its operation, these registers deliver respective bits 01,, and B, representing the n"'-lowest digital position.
- the first seven bits, 01, through a, and B, through 1 are processed in the normal manner, with half-adder 205 de-' livering its output a,fi,,+a,,p, over a lead 251 to halfadder 205" while the carry a fi appears is delivered through on OR gate 265, together with the carry 7,, developed by half-adder 205" in an AND gate 266 to a lead 252 which includes a delay element 253 for preserving this carry, if any, for the next adding step as an output y,,
- the sum 6, appears on an output lead 254 of an OR gate 267" supplied by two AND gates 268",
- Lead 251 includes an AND gate 255 which is kept open during these first seven summing steps by control pulses P, P applied to it through an OR gate 256. At step No. 8, however, AND gate 255 remains blocked so that the sum 01 5 5 3 cannot be formed; this results in the reduction of the total by 1r/2. and therefore of the arithmetic mean by 1r/4, if the angles a and B lie in adjoining quadrants.
- a similar delay element 261 connects lead 257 to an AND gate 262 to deliver to it the bit 04 gate 262 further receives the undelayed in verted bit 5,, directly from lead 259.
- AND gates 258 and 262 work through an OR gate 263 into another AND gate 264 which is always blocked except during the ninth summing step when it receives a control pulse P on its other input; the output of gate 264, which can thus be defined by the notation 3 01,, a,,,,, is also applied through OR gate 256 to AND gate 255 so as to open the latter during this ninth step if angle a lies in either the second or the third quadrant.
- summing proceeds normally at this stage even if the two angles lie on opposite sides of the N-S line; otherwise, i.e., if a is in one of the other two quadrants, the value 1r is dropped from the total so that the arithmetic mean is further reduced by 1r/2.
- Angle B is defined by bits [3, vr/256, B 0, B 1r/64, B 11/32, B 1r/16, B 17/8. B, WM, 8,, 1r/2, B 0.
- the receiver 20 thereof comprises, besid'esits omnidirectional antenna or antennas 20' which should have the same overall reception characteristics as the Adcock aerials of the secondary stations, a coupler 64 feeding a number of transmission lines 65 which lead to the assembly 21, 23 and to as many parallel assemblies of like character as are necessary to handle the entire frequency spectrum of, say, 30 Me to be monitored.
- the timing stage 22 may be common to all these assemblies.
- Scanner 21 comprises a preselector 61, tuned to the desired megacycle band, and a final selector 62 in cascade therewith, the latter being controlled by a tuner 67' with the aid of a stabilized local oscillator 66 and a beat-frequency generator 67- in essentially the manner described for the units 13, 14 in FIG. 2.
- Tuner 67' operating under the control of a sequencer 69 in memory stage 23, may also periodically reset the preselector 61.
- Selector 62 works into a signal detector 63 which responds to incoming radiation within any of the 1000 l-Kc frequency channels within the band under consideration.
- Sequencer 69 responsive to clock pulses from a timing circuit 70 paced by the oscillator 66, is assumed to allot a time of 2 seconds to a 1,000-channel scanning cycle, corresponding to 2 ms for the exploration of a single channel; this corresponds to a clockpulse cadence of 500 bauds.
- a reader 74 repetitively samples the memory 72 and also serves to cancel theinformation stored therein, under the control-of a resetting-pulse generator 73, at certain intervals and under conditions specified below.
- Reader 74 when energized, actuates a corresponding stage of an address register 75 which, under the control of clock circuit 70, is then connected through a routing network 75 to a buffer register 76 while also delivering to coupler 24 a message identifying the frequency channel containing the signal which triggered the reader 74. After the secondary stations served by coupler 24 have responded to this message in the manner described above, the location of the signal source is entered in buffer register 76 for transmission to the output channel E conjointly with the frequency information previously stored in that register.
- the memory 72 has as many pairs of binary storage elements, here 1,000, as there are frequency channels to be explored during each scanning cycle.
- One such pair of storage elements has been illustrated, by way of example, in FIG. 11 as two ferrite cores 90A, 908, designed to receive two bits A, B conveying the state of activity of its channel.
- a writing lead 91 is energized by switch 71 upon the detection of a radio signal in the associated frequency channel so .as to store a bit B therein; when the reader 74 next addresses this memory stage, it transmits a pair of switching pulses over two wires 92A, 92B (collectively designated 92) to the two elements 90A, 903 to read out the bit B which thereupon is promptly reinscribed, via a lead 93, upon the element 90A as a bit A. On the following sampling or reading cycle, therefore, this bit A is retrieved over the lead 92A without further reinscription.
- the reader 74 includes logic circuitry which .responds to only one of the four possible combinationof switching states of cores 90A and 90B, namely-the situation in which core 908 is set while core 90A is reset, thus indicating that a new radio signal was picked up in a previously unoccupied frequency channel. Whenever this occurs, the advance of the reading scan is. halted for a period long enough to enable the registra; tion of the channel information on the buffer register 76, and the concurrent transmission of that information to the associated secondary stations, in response to an output pulse D on a lead 94. In the typical. example under consideration, this interruption of the sampling cycle may last for a unit interval of 12 ms, equaling six clock cycles. Thus the average rate of advance of reader 74 will differ from that of scanning switch 7! and will vary with the number of new signals encountered during each sweep. v
- Resetting unit 73 periodically transmits to reader 74, via a lead 95,.a cancellation pulse C which is .processed by the logic of the reader simultaneously with the channel-identifying bits A, B received over lead 92 but which is not inscribed on the cores of FIG. 11.
- This cancellation pulse inhibits the reinscription of a bit B on core A (as a new bit A) under certain conditions. i.e., when the latter core already was found set by a previous bit A.
- the cadence of these cancellation pulses C is a small fraction of the scanning rate of 500 bauds, 1/64 'tiiiisiii't rate so that up to about 16 memory stages can be cleared per second, the entire memory being thus resettable in a little over two minutes.
- any memory stage assigned to a channel occupied for an extended period is cleared to enable the retrieval of a new signal during the next reading cycle, with reevaluation of bearing information from the secondary stations to ascertain a possible change in the position of the corresponding source.
- Bits Cancellation read out pulse response reinscription (lead 92) (lead (lead 94) (lead 93) K B c 5 I A F c i) I A B 6 ti A A B C D A K B (C) D A
- the parentheses in the second column indicate that the presence or absence of a cancellation pulse on lead 95 is inconsequential.
- the register 75 When the register 75 is seized by a pulse D on lead 94, it transmits the address (i.e. the frequency position within the band under exploration) of the monitored channel in binary form, as a-series of bits, to all the associated secondary stations during a subcycle equal to approximately half the length of a 20-ms unit interval; the retransmission of the corresponding hearing data to the main station occurs during a subcycle of similar duration.
- the address i.e. the frequency position within the band under exploration
- FIG. 8 illustrates the full sequency of operations of our systems over a plurality of partly overlapping working cycles each extending over two unit intervals, or 40 ms, beginning with a clock pulse CP at a time 0 (bottom graph).
- the address register 75 (seized a short time before by a pulse D from reader 74) delivers the data of a first selected channel W to all the peripheral stations and to an available stage of buffer register 76.
- this transmission is terminated and register 75 is released; at substantially the same time, the advance of reader 74 is restarted to sample the next stage of memory 72.
- this stage carries a new signal from its assigned channel X, the outpulsing of the corresponding data starts at ms, thus about midway within the location subcycle performed at the secondary stations; this location subcycle, already described in detail with reference to FIG. 4, lasts from 12 to 22 ms, its end coinciding with the termination of the first transmission subcycle for channel X and with the beginning of the second transmission subcycle for the previously selected channel W.
- the reader 74 upon resuming its hunt, skips seven stages of memory 72 but detects the presence of a signal from yet another channel Y at the eighth stage, ie at time 48 ms.
- the buffer register 76 requires but a small number of stages which are alternately made available, by the routing circuit 75, to receive the messages from address register 75 as indicated in the second-lowest graph of FIG. 8; the incoming bearing information from all the associated secondary stations is registered in the same stage as the corresponding address information, to be read out concurrently therewith or in immediate succession as part of the final output E (FIGS. 1 and 7).
- the switching of buffer register 76 occurs only upon the coincidence of a clock pulse C? with a seizure of address register 75.
- the various command pulses required for the stepping of the several shift registers and related operations at all the stations are derived from the same source as the clock pulses CP, i.e., the main oscillator 66 which may also serve as the local oscillator 50 of a secondary station merged with station SC.
- a radiolocation system comprising:
- a main station provided with omnidirectional antenna means for receiving radio signals from outlying sources over a predetermined frequency band;
- circuit means connected to the output of said directive antennas for deriving therefrom a set of electric variables representing correlated trigonometric functions of the angle of incidence of such signals with reference to a predetermined zero direction;
- memory means at said main station for temporarily storing information relating to the frequency of an incoming radio signal received by said omnidirectional antenna means
- first coupling means at said main station for delivering said information from said reading means via said transmission means to all said secondary sta tions simultaneously;
- tuning means at each secondary station responsive to said information for selectively limiting the output of said circuit means to a measure of the angle of incidence of a radio signal having the frequency indicated by said information;
- evaluation means at each secondary station for determining the magnitude of said angle of incidence from the electric variables in the output of said circuit means
- utilization means at said main station for evaluating the magnitudes of angles of incidence simultaneously received from said secondary stations.
- said electric variables include a first variable proportional to the cosine and a second variable proportional to the sine of said angle of incidence, said evaluation means being provided with separate channels for said first and second variables.
- first and second variables are the amplitudes of a first and second intermediate-frequency wave derived from the incident signal
- the electric variables in the output of said circuit means further including a third intermediate-frequency wave synthesized from said first and second waves, each of said channels including phasecomparison means for deriving a quadrant-indentifying signal from the phase relationship between said third wave and said first and second waves.
- said evaluation means comprises a coder for converting said amplitudes into a sequence of lower-order bits representing the magnitude of said angle of incidence within a single quadrant and for deriving from said quadrantidentifying signal a combination of higher-order bits for uniquely identifying said angle over a full circle.
- said logic comprises adder means and circuitry responsive to variations between said highest-order bits on said first and second measurements, indicative of a change of quadrants, for selectively suppressing the output of said adder means in the summing of said higher-order bits.
- said evaluation means includes a pair of demodulators for said first and second intermediate-frequency waves to produce voltages proportional to said amplitudes, said coder including first and second amplifier means connected to receive said voltages from said demodulators, register means for temporarily storing a set of lower-order bits under the control of the outputs of said first and second amplifier means, and comparison means inserted between said register means and said first and second amplifier means for modifying the contents of said register means in response to an error signal derived from the difference between the outputs of said first and second amplifier means.
- each of said amplifier means is provided with a negative-feedback loop extending from an output to an input thereof, further comprising a calculating network in said loop for multiplying an intermediate voltage from the amplifier output by a factor derived from said reguster means and for feeding the product to said comparison means.
- register means is provided with first output means for delivering a first multiplication factor to the calculating network of said first amplifier means and with second output means for delivering a second multiplication factor to the calculating network of said second amplifier means, said first and second factprs being mutually complementary values of positive angles.
- each of said amplifier means has a gain of substantially 0.35.
- said memory means comprises a multiplicity of pairs of binary storage elements respectively assigned to different frequency channels within said band, stepping means for periodically addressing said pairs of storage elements at a constant rate in synchronism with the operation of said scanning means for the inscription of signal information therein and ata different rate for sampling by said reading means, said stepping means being operative to inscribe the signal information of any frequency channel in one storage element of a corresponding pair during a given scanning cycle and for shifting the information to the other storage element of the pair during an immediately following scanning cycle preparatorily to possible inscription of like signal information in said one storage element, and logic circuitry for energizing said reading means only in response to a combination of states of the storage elements of any pair indicating the occurrence ofa radio signal in a frequency channel not occupied during an immediately preceding scanning cycle.
- said memory means further includes resetting means for periodically canceling the signal information inscribed in any pair having both storage elements set by signal information received in consecutive scanning cycles.
- a system as defined in claim 12 wherein said main station is provided with an address register scannable by said reading means for delivering to said transmission means a frequency code representing a selected frequency channel upon the energization of said reading means in response to signal information inscribed in an element of the pair assigned to such frequency channel.
- said stepping means is operative to halt the sampling of said memory means by said reading means for a fraction of a scanning cycle upon energization of said reading means, further comprising a buffer register connected to receive said frequency code from said address register for temporary storage and to receive from said transmission means the magnitude of said angle of incidence as determined by each secondary station.
- said stepping means comprises a source of timing pulses defining a succession of unit intervals each less than an operating cycle measured from the energization of said reading means to the reception of the corresponding magnitude by said buffer register, said fraction of a scanning cycle being substantially equal to a unit interval whereby sampling of said memory means by said reading means can be restarted for overlapping processing of signal information from different frequency channels.
- said operating cycle consists of two transmission subcycles each substantially equal to half a unit interval and a location subcycle substantially equal to one unit interval.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Radar, Positioning & Navigation (AREA)
- Remote Sensing (AREA)
- Mobile Radio Communication Systems (AREA)
- Channel Selection Circuits, Automatic Tuning Circuits (AREA)
- Position Fixing By Use Of Radio Waves (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR100193A FR1605252A (de) | 1967-03-24 | 1967-03-24 |
Publications (1)
Publication Number | Publication Date |
---|---|
US3789411A true US3789411A (en) | 1974-01-29 |
Family
ID=8627569
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US00716704A Expired - Lifetime US3789411A (en) | 1967-03-24 | 1968-03-25 | Radiolocation system |
Country Status (4)
Country | Link |
---|---|
US (1) | US3789411A (de) |
DE (1) | DE1766020B1 (de) |
FR (1) | FR1605252A (de) |
GB (1) | GB1333031A (de) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0252807A1 (de) * | 1986-07-10 | 1988-01-13 | Office National d'Etudes et de Recherches Aérospatiales (O.N.E.R.A.) | Einrichtung zur Detektion und räumlichen Ortung durch interferometrische Messung von Blitzentladungen in Echtzeit und auf weite Entfernung |
US9606213B2 (en) | 2013-08-08 | 2017-03-28 | Elbit Systems Bmd And Land Ew—Elisra Ltd | System and method for directionally classifying radio signals |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2702601A1 (de) * | 1977-01-22 | 1978-07-27 | Licentia Gmbh | Fernuebertragung und -auswertung von peilspannungen |
DE3639444A1 (de) * | 1986-11-21 | 1988-05-05 | Klaus Dr Pfaff | Schnelle signalerfassungs-, peil- und ortungseinrichtung |
DE3839610A1 (de) * | 1988-11-24 | 1990-05-31 | Telefunken Systemtechnik | Funkaufklaerungssystem |
GB2259822B (en) * | 1991-07-23 | 1995-08-30 | Terrafix Ltd | D F Method |
GB2337171A (en) * | 1998-05-06 | 1999-11-10 | Motorola Ltd | Direction finder |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US2471412A (en) * | 1945-10-10 | 1949-05-31 | Standard Telephones Cables Ltd | Frequency controlled direction finder |
US3181160A (en) * | 1961-05-22 | 1965-04-27 | Thomson Houston Comp Francaise | Monopulse radio-detection receivers |
-
1967
- 1967-03-24 FR FR100193A patent/FR1605252A/fr not_active Expired
-
1968
- 1968-03-22 DE DE19681766020 patent/DE1766020B1/de active Pending
- 1968-03-22 GB GB1408068A patent/GB1333031A/en not_active Expired
- 1968-03-25 US US00716704A patent/US3789411A/en not_active Expired - Lifetime
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US2471412A (en) * | 1945-10-10 | 1949-05-31 | Standard Telephones Cables Ltd | Frequency controlled direction finder |
US3181160A (en) * | 1961-05-22 | 1965-04-27 | Thomson Houston Comp Francaise | Monopulse radio-detection receivers |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0252807A1 (de) * | 1986-07-10 | 1988-01-13 | Office National d'Etudes et de Recherches Aérospatiales (O.N.E.R.A.) | Einrichtung zur Detektion und räumlichen Ortung durch interferometrische Messung von Blitzentladungen in Echtzeit und auf weite Entfernung |
FR2601460A1 (fr) * | 1986-07-10 | 1988-01-15 | Onera (Off Nat Aerospatiale) | Installation pour la detection et la localisation spatiale par mesure interferometrique, en temps reel et a grande distance, des decharges de foudre |
US9606213B2 (en) | 2013-08-08 | 2017-03-28 | Elbit Systems Bmd And Land Ew—Elisra Ltd | System and method for directionally classifying radio signals |
Also Published As
Publication number | Publication date |
---|---|
DE1766020B1 (de) | 1974-02-07 |
FR1605252A (de) | 1973-11-02 |
GB1333031A (en) | 1973-10-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US3714573A (en) | Spread-spectrum position monitoring system | |
EP0303371B1 (de) | Navigations- und Verfolgungssystem | |
RU2263328C1 (ru) | Способ и устройство определения координат источника радиоизлучения | |
US3731311A (en) | Polyphase encoding-decoding system | |
US3789411A (en) | Radiolocation system | |
GB951908A (en) | Position determination system | |
US4240079A (en) | System for locating mobile objects in distress | |
US3789408A (en) | Synchronous system | |
US4528567A (en) | Radio signal receiving system | |
US3263231A (en) | Quantized hyperbolic navigation and communication system | |
US3300780A (en) | Electronic surveying system | |
GB1601683A (en) | Frequency measuring circuit in a passive radar receiver | |
US3226644A (en) | Tropospheric scatter communication system having high diversity gain | |
US3213453A (en) | Digital direction finder utilizing binary array | |
US3349400A (en) | Digital bearing measuring system | |
US3377590A (en) | Radar ranging apparatus for a communication system | |
US3936763A (en) | Null input OMEGA tracking filter system | |
US3327219A (en) | Detector circuits for directly strobing radio frequency signals | |
AU1790199A (en) | Device for receiving signals from satellite radio-navigation systems | |
US5214674A (en) | Method and apparatus for carrier synchronization acquisition in a digital burst mode communication system | |
US3813672A (en) | Automatically controlled digital vhf direction finder | |
RU2652529C1 (ru) | Способ и устройство фазирования и равносигнально-разностного автосопровождения неэквидистантной цифровой антенной решётки приёма широкополосных сигналов | |
US3879727A (en) | Digital data handling system | |
GB1321450A (en) | System for demodulating an amplitude-modulated telegraphic wave or waves | |
DK163700B (da) | Fremgangsmaade og apparat til maaling af styrken af et hoejfrekvent signal, der paavirkes af rayleigh fading. |