US3716428A - Method of etching a metal which can be passivated - Google Patents

Method of etching a metal which can be passivated Download PDF

Info

Publication number
US3716428A
US3716428A US00113924A US3716428DA US3716428A US 3716428 A US3716428 A US 3716428A US 00113924 A US00113924 A US 00113924A US 3716428D A US3716428D A US 3716428DA US 3716428 A US3716428 A US 3716428A
Authority
US
United States
Prior art keywords
metal
etching
protective layer
platinum
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US00113924A
Inventor
C Amouroux
G Peres
P Valette
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Alcatel Lucent SAS
Original Assignee
Compagnie Generale dElectricite SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Compagnie Generale dElectricite SA filed Critical Compagnie Generale dElectricite SA
Application granted granted Critical
Publication of US3716428A publication Critical patent/US3716428A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23FNON-MECHANICAL REMOVAL OF METALLIC MATERIAL FROM SURFACE; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL; MULTI-STEP PROCESSES FOR SURFACE TREATMENT OF METALLIC MATERIAL INVOLVING AT LEAST ONE PROCESS PROVIDED FOR IN CLASS C23 AND AT LEAST ONE PROCESS COVERED BY SUBCLASS C21D OR C22F OR CLASS C25
    • C23F1/00Etching metallic material by chemical means
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23FNON-MECHANICAL REMOVAL OF METALLIC MATERIAL FROM SURFACE; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL; MULTI-STEP PROCESSES FOR SURFACE TREATMENT OF METALLIC MATERIAL INVOLVING AT LEAST ONE PROCESS PROVIDED FOR IN CLASS C23 AND AT LEAST ONE PROCESS COVERED BY SUBCLASS C21D OR C22F OR CLASS C25
    • C23F1/00Etching metallic material by chemical means
    • C23F1/02Local etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/482Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body
    • H01L23/485Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body consisting of layered constructions comprising conductive layers and insulating layers, e.g. planar contacts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present invention concerns the etching of a metal which can be passivated by an acid bath.
  • the acid bath is capable of etching the metal throughout its thickness, but that this etching is effective only under certain conditions relating to the previl ous treatment of the surface of the metal. This surface mustnot, for example, have been in contact with an oxidizing medium.
  • the metal is said to be passivated when no etching takes place. This passivating can be avoided by various methods, for example, by keeping the metal, from the moment it is produced until it is etched, constantly in a high vacuum or in a strictly controlled atmosphere. These processes are obviously cumbersome and expensive.
  • the problem is set more particularly, when the acid bath is to act selectively, that is, when it must simultaneously etch the metal in question and not etch another material incorporated in the same part as the metal.
  • the acid bath is to act selectively, that is, when it must simultaneously etch the metal in question and not etch another material incorporated in the same part as the metal.
  • An aim of the present invention is therefore to provide a simple method enabling the passivation of a metal which is to be etched by an acid bath to be avoided.
  • FIGS. 1 through 10 are side elevational views of a silicon plate after the successive stages of a process for producing power points on these plates, in accordance with the method of the present invention.
  • FIGS. 1-10 show a small silicon plate after the successive stages of a process for producing power points on these plates.
  • the power points taken from the silicon plate must have a resistive character, that is, they must have no rectifier effect. Moreover, their resistance must be as low as possible. Lastly, they must be very reliable, that is, more particularly, the successive layers must have high mutual adhering power, and must not undergo chemical changes during the course of time.
  • the process which will be described concerns the production of contacts on transistors for ultra-high frequencies on which the dimensions of the emitters are particularly small.
  • the extent of the area on which the emitter contact may be produced is therefore particularly small and the contour of the metal layers ensuring that contact must be defined very accurately.
  • the contacts are produced, of course, after the transistor itself, that is, after the areas having a suitable type of conductivity have been produced within the plate.
  • the silicon plate 1 is coatedwith a layer 2 of silicon oxide (FIG. 1).
  • a window 20 is opened up in the oxide layer above the area on which the contact is to be made.
  • the method used to accomplish this is wellknown a layer of photosensitive resin is deposited on the oxide layer. This layer is treated or exposed through a suitable mask, so as to make it resistant outside the window to be opened up.
  • the oxide layer is etched by a suitable bath, only the part of the layer corresponding to the window then being removed, because the rest of that layer is protected by the resin. The remaining resin is then removed and the configuration shown in FIG. 1 is obtained.
  • the process which has just been described is called photolithography.
  • the surface of the silicide in the window is deoxidized by quickly passing diluted hydrofluoric acid over it, this being followed by ten minutes of rinsing in deionized water and drying in nitrogen. Then a layer of 3 of 500 angstroms of platinum is deposited by cathode sputtering on all the surface of the plate. Thus, the configuration shown in FIG. 2 is obtained.
  • the plate is then heated to 500 during approximately 15 minutes so as to form the silicide 4 in the window.
  • Platinum silicide is used to give a low contact resistance.
  • the platinum which has not combined to form silicide is then etched by an acid solution consisting of aqua regia, that is, by a mixture of nitric acid and hydrochloric acid. Etching, which is relatively fast in itself is very long to start up, subsequent to the passivating of the surface of the platinum. It must be carried out as soon as the metal is removed from the enclosure under vacuum in which the cathode sputtering has been effected, and it is desirable to finish it in an ultrasound bath to facilitate the removal of the platinum from the edges of the window.
  • the plate is then covered successively by cathode sputtering of a SOO-angstrom layer 5 of titanium and a lOOO-angstrom layer 13 of platinum (FIG. 4).
  • the function of the titanium layers is to ensure adherence of the subsequent layers on the silicon oxide. Indeed, it will be seen that these layers overlap from the previously opened window.
  • the function of the platinum is to prevent the diffusion of the gold, in a layer which is to be deposited subsequently, towards the silicon, whose electrical properties it would modify. Its function is also to prevent the diffusion of the titanium towards that layer of gold.
  • the thickness of that layer of platinum must be sufficient, but on the other hand, it must subsist only on a well-defined area of the finished transistor. It must therefore be etched by photolithography, that is, in the presence of a protective layer consisting of resin. Its thickness must therefore be sufficiently small.
  • the configuration after the depositing of the titanium and of the platinum is shown in FIG. 4.
  • the layer of platinum is then limited by photolithography.
  • a layer 6 of resin (FIG. 5) is deposited on a well-defined contact area comprising the window previously formed.
  • the same operations as previously are carried out: non-selective depositing of photosensitive resin, insolation through a mask, rinsing.
  • the configuration then obtained is shown in FIG. 5.
  • Etching the platinum with aqua regia could then be considered, so as to let it remain only in the contact area protected by the resin, which would lead to the configuration shown in FIG. 7.
  • the passivating of the platinum would cause this etching to take too long too long for the resistance of the layer of resin. The latter would be at least partially etched and the result obtained would be inaccurate.
  • the layer of platinum and the protective layer consisting of resin are coated with a layer 7 of silver deposited by cathode sputtering.
  • the configuration shown in FIG. 6 is thus obtained.
  • the silver is then etched in approximately ten seconds in diluted nitric acid, and the platinum is etched immediately after, in approximately six minutes by the aqua regia. It can be thought that the surface of the platinum has been depassivated by the silver. When there is no layer of silver, the time during which the etching takes place should have been greater than ten minutes, that is, excessive.
  • the configuration obtained is shown in FIG. 7.
  • a layer 16 of resin is then deposited in a spatially selective way on the titanium round the contact area coated with platinum.
  • the configuration thus obtained is shown in FIG. 8.
  • gold 8 is deposited on the layer of platinum by electrolysis in the following conditions:
  • the temperature of the bath is 60 C.
  • the plate is prepared, after having been mounted on its support, by a ten minute bath in a 10 solution of sulphuric acid, then by 10 minutes rinsing in deionized water. Electrolysis then takes place for 10 minutes with a current density ranging from 8 to 10 mA/cm In these conditions, a thickness of gold in the order of 2 microns is obtained.
  • the configuration at the end of the electrolysis is shown in FIG. 9.
  • the layer of resin is then removed.
  • the layer of titanium on the outside of the contact area is then etched by means of a solution consisting half of sulphuric acid and half of hydrogen peroxide.
  • the contact production is then completed by soldering a gold wire on the layer of gold which has thus just been deposited,
  • the present invention concerns the etching of the platinum after the second depositing of platinum and before the depositing of gold.
  • This process enables contact widths of a few microns to be obtained.
  • the present invention is in no way limited to the improvement of this process. More generally, it can be applied to great advantage in each case of a very selective etchingof metal which can be passivated, more particularly when the area in which the metal is etched is to be established with great accuracy. This is done preferably by a photolithography process, the present invention not being connected with the intervention of light.
  • the protective layers used in such a process can have only a limited resistance. It is therefore desirable that the etching should be very selective.
  • the metal which can be passivated and is to be etched can be a metal other thanplatinum.
  • This metal can be, for example, palladium.
  • the auxiliary metal used for depassivating can be other than silver. It can, for example, be copper. The essential point is that the auxiliary metal must be more oxidizable than the metal which can be passivated, thatis, its redox potential must be lower.
  • a method for the selective metallizing of an electronic semiconductor device by a first metal which can be passivated wherein the first metal is deposited non-selectively on the device, a protective layer is deposited selectively on the first metal, and the first metal is etched by an acid solution which the protective layer resists
  • the improvement comprising the steps of depositing on the protective layer and thefunprotected areas of the first metal, an auxiliary metal that is more oxidizable than the first metal after the selective depositing of the protective layer and before the etching of said first metal so as to depassivate said first metal, and acid etching said auxiliary metal with an acid which the protective layer resists immediately prior to the acid etching of the first metal so as to completely remove said auxiliary metal.

Landscapes

  • Chemical & Material Sciences (AREA)
  • Engineering & Computer Science (AREA)
  • Mechanical Engineering (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Organic Chemistry (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • General Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Metallurgy (AREA)
  • Manufacturing & Machinery (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Weting (AREA)
  • ing And Chemical Polishing (AREA)

Abstract

A process for etching a first metal which can be passivated, wherein a layer of a second metal which is more oxidizable than the first metal is deposited on the first metal, and the first metal and second metal layer are thereafter immersed in an acid solution.

Description

United States Patent 91 Amouroux et al.
Feb. 13, 1973 METHOD OF ETCHING A METAL WHICH CAN BE PASSIVATEID Inventors: Claude Amouroux, Paris; Gerard Peres, Villepreux; Pierre Valette, Lonjumeau, all of France Assignee: Compagnie Generale Electricite,
Paris, France Filed: Feb. 9, 1971 Appl. No.: 113,924
Foreign Application Priority Data References Cited UNITED STATES PATENTS 10/1971 l/l97l Pn'tchard, Jr. et al. ..156/18 X Fennimore et al ..1 17/212 X Balde ...156/11 X Lepselter ..317/235 Cunningham et al.... 17/212 X Cerniglia et al. ..156/1 1 X Primary ExaminerAlfred L. Leavitt Assistant Examinerl(ermeth P. Glynn AttorneySughrue, Rothwell, Mion, Zinn & Macpeak ABSTRACT A process for etching a first metal which can be passivated, wherein a layer of a second metal which is more oxidizable than the first metal is deposited on the first metal, and the first metal and second metal layer are thereafter immersed in an acid solution.
5 Claims, 10 Drawing Figures PATENTEDFEBIIJISYS FIG.6
FIG. 7
F T 1H2 4 METHOD OF ETCHING A METAL WHICH CAN BE PASSIVATED BACKGROUND OF THE INVENTION The present invention concerns the etching of a metal which can be passivated by an acid bath. This means that the acid bath is capable of etching the metal throughout its thickness, but that this etching is effective only under certain conditions relating to the previl ous treatment of the surface of the metal. This surface mustnot, for example, have been in contact with an oxidizing medium. The metal is said to be passivated when no etching takes place. This passivating can be avoided by various methods, for example, by keeping the metal, from the moment it is produced until it is etched, constantly in a high vacuum or in a strictly controlled atmosphere. These processes are obviously cumbersome and expensive.
The problem is set more particularly, when the acid bath is to act selectively, that is, when it must simultaneously etch the metal in question and not etch another material incorporated in the same part as the metal. When manufacturing transistors by the planar technique, for example, certain areas of a semi-conductor are coated, by a known method, with the object of making non-rectifying contacts with thin layers whose shapes and dimensions must be accurately established. Some of these layers consist of metals which are hard to etch. Now, the contour of these layers is established by the following operations:
1. Depositing a layer extending beyond its final contour;
2. Depositing a photosensitive resin;
3. lnsolation of this resin through a mask so as to make it more resistant on the area which is subsequently to be occupied by the metal, and only on that area. This isolating process is therefore called selective, but this selectivity, which is different from the chemical selectivity previously mentioned, will here be called spatial selectivity;
4. Removing the resin which has not been made resistant', and
5. Etching the metal by an acid bath to which the remaining resin is capable of resisting.
It is quite obvious that the success of such an operational sequence is dependent on the selectivity of the acid bath etching (chemical selectivity). If the metal shows a passivation phenomenon, it is therefore difficult to remedy it by modifying the operating conditions, for example by an increase in temperature or of the duration of the corrosion. The resin would not resist this.
SUMMARY OF THE INVENTION An aim of the present invention is therefore to provide a simple method enabling the passivation of a metal which is to be etched by an acid bath to be avoided.
Another aim is to improve the processes for manu- BRIEF DESCRIPTION OF THE DRAWING FIGS. 1 through 10 are side elevational views of a silicon plate after the successive stages of a process for producing power points on these plates, in accordance with the method of the present invention.
DESCRIPTION OF THE PREFERRED ENIBODIMENT An example of the implementing of the invention will be described herebelow, by way of a non-limiting example, with reference to FIGS. 1-10 which show a small silicon plate after the successive stages of a process for producing power points on these plates. The power points taken from the silicon plate must have a resistive character, that is, they must have no rectifier effect. Moreover, their resistance must be as low as possible. Lastly, they must be very reliable, that is, more particularly, the successive layers must have high mutual adhering power, and must not undergo chemical changes during the course of time. The process which will be described concerns the production of contacts on transistors for ultra-high frequencies on which the dimensions of the emitters are particularly small. The extent of the area on which the emitter contact may be produced is therefore particularly small and the contour of the metal layers ensuring that contact must be defined very accurately. The contacts are produced, of course, after the transistor itself, that is, after the areas having a suitable type of conductivity have been produced within the plate.
At the beginning of the contact production process, the silicon plate 1 is coatedwith a layer 2 of silicon oxide (FIG. 1). A window 20 is opened up in the oxide layer above the area on which the contact is to be made. The method used to accomplish this is wellknown a layer of photosensitive resin is deposited on the oxide layer. This layer is treated or exposed through a suitable mask, so as to make it resistant outside the window to be opened up. The oxide layer is etched by a suitable bath, only the part of the layer corresponding to the window then being removed, because the rest of that layer is protected by the resin. The remaining resin is then removed and the configuration shown in FIG. 1 is obtained. The process which has just been described is called photolithography.
An alloy of silicon and platinum is then produced in this window, this alloy being called here silicide, though its composition is not exactly known by the inventors.
To do this, firstly, the surface of the silicide in the window is deoxidized by quickly passing diluted hydrofluoric acid over it, this being followed by ten minutes of rinsing in deionized water and drying in nitrogen. Then a layer of 3 of 500 angstroms of platinum is deposited by cathode sputtering on all the surface of the plate. Thus, the configuration shown in FIG. 2 is obtained.
The plate is then heated to 500 during approximately 15 minutes so as to form the silicide 4 in the window. Platinum silicide is used to give a low contact resistance. The platinum which has not combined to form silicide is then etched by an acid solution consisting of aqua regia, that is, by a mixture of nitric acid and hydrochloric acid. Etching, which is relatively fast in itself is very long to start up, subsequent to the passivating of the surface of the platinum. It must be carried out as soon as the metal is removed from the enclosure under vacuum in which the cathode sputtering has been effected, and it is desirable to finish it in an ultrasound bath to facilitate the removal of the platinum from the edges of the window. This passivating, which causes a prolonging of the time during which etching takes place, is not a great hindrance, for it is not necessary for this etching to be very selective, the materials provided, other than the platinum, which cannot be etched very much by aqua regia. The configuration then obtained is shown in FIG. 3.
The plate is then covered successively by cathode sputtering of a SOO-angstrom layer 5 of titanium and a lOOO-angstrom layer 13 of platinum (FIG. 4). The function of the titanium layers is to ensure adherence of the subsequent layers on the silicon oxide. Indeed, it will be seen that these layers overlap from the previously opened window. The function of the platinum is to prevent the diffusion of the gold, in a layer which is to be deposited subsequently, towards the silicon, whose electrical properties it would modify. Its function is also to prevent the diffusion of the titanium towards that layer of gold. In order that it may carry out these functions, the thickness of that layer of platinum must be sufficient, but on the other hand, it must subsist only on a well-defined area of the finished transistor. It must therefore be etched by photolithography, that is, in the presence of a protective layer consisting of resin. Its thickness must therefore be sufficiently small. The configuration after the depositing of the titanium and of the platinum is shown in FIG. 4.
The layer of platinum is then limited by photolithography. Firstly, a layer 6 of resin (FIG. 5) is deposited on a well-defined contact area comprising the window previously formed. To do this, the same operations as previously are carried out: non-selective depositing of photosensitive resin, insolation through a mask, rinsing. The configuration then obtained is shown in FIG. 5. Etching the platinum with aqua regia could then be considered, so as to let it remain only in the contact area protected by the resin, which would lead to the configuration shown in FIG. 7. Unfortunately, the passivating of the platinum would cause this etching to take too long too long for the resistance of the layer of resin. The latter would be at least partially etched and the result obtained would be inaccurate. That is why, in compliance with the present invention, first, the layer of platinum and the protective layer consisting of resin are coated with a layer 7 of silver deposited by cathode sputtering. The configuration shown in FIG. 6 is thus obtained. The silver is then etched in approximately ten seconds in diluted nitric acid, and the platinum is etched immediately after, in approximately six minutes by the aqua regia. It can be thought that the surface of the platinum has been depassivated by the silver. When there is no layer of silver, the time during which the etching takes place should have been greater than ten minutes, that is, excessive. The configuration obtained is shown in FIG. 7.
A layer 16 of resin is then deposited in a spatially selective way on the titanium round the contact area coated with platinum. The configuration thus obtained is shown in FIG. 8. Then gold 8 is deposited on the layer of platinum by electrolysis in the following conditions:
The temperature of the bath is 60 C. The plate is prepared, after having been mounted on its support, by a ten minute bath in a 10 solution of sulphuric acid, then by 10 minutes rinsing in deionized water. Electrolysis then takes place for 10 minutes with a current density ranging from 8 to 10 mA/cm In these conditions, a thickness of gold in the order of 2 microns is obtained. The configuration at the end of the electrolysis is shown in FIG. 9.
The layer of resin is then removed. The layer of titanium on the outside of the contact area is then etched by means of a solution consisting half of sulphuric acid and half of hydrogen peroxide. The contact production is then completed by soldering a gold wire on the layer of gold which has thus just been deposited,
this soldering being effected by thermocompression.
In the process which has just been described, the present invention concerns the etching of the platinum after the second depositing of platinum and before the depositing of gold. This process enables contact widths of a few microns to be obtained. However, the present invention is in no way limited to the improvement of this process. More generally, it can be applied to great advantage in each case of a very selective etchingof metal which can be passivated, more particularly when the area in which the metal is etched is to be established with great accuracy. This is done preferably by a photolithography process, the present invention not being connected with the intervention of light. Now, the protective layers used in such a process can have only a limited resistance. It is therefore desirable that the etching should be very selective.
It can evidently be useful to lithograph a metal which can be passivated, with other aims than the production of electric contacts on a semi-conductor.
It is moreover, very evident that the metal which can be passivated and is to be etched, can be a metal other thanplatinum. This metal can be, for example, palladium. Likewise, the auxiliary metal used for depassivating can be other than silver. It can, for example, be copper. The essential point is that the auxiliary metal must be more oxidizable than the metal which can be passivated, thatis, its redox potential must be lower.
More generally, although the elements which have just been described have been considered an advantage in a particular technical situation, other elements ensuring the same functions can be used without going beyond the scope of the present invention.
We claim:
1. In a method for lithographing a metal which can be passivated, wherein a protective layer is deposited on a first metal, and the first metal is etched by an acid solution which the protective layer resists, the improvement comprising:
depositing over the protective layer and the unprotected area of the first metal a layer of an auxiliary metal which is more oxidizable than the first so as to depassivate said first metal, and
etching said auxiliary metal with an acid, which the protective layer resists, immediately prior to the acid etching of the first metal so as to completely remove said auxiliary metal.
2. The method according to claim 1, wherein the first metal is platinum and the auxiliary metal is silver.
3. In a method for the selective metallizing of an electronic semiconductor device by a first metal which can be passivated, wherein the first metal is deposited non-selectively on the device, a protective layer is deposited selectively on the first metal, and the first metal is etched by an acid solution which the protective layer resists, the improvement comprising the steps of depositing on the protective layer and thefunprotected areas of the first metal, an auxiliary metal that is more oxidizable than the first metal after the selective depositing of the protective layer and before the etching of said first metal so as to depassivate said first metal, and acid etching said auxiliary metal with an acid which the protective layer resists immediately prior to the acid etching of the first metal so as to completely remove said auxiliary metal.
4. The method according to claim 3, wherein the auxiliary metal is silver.
5. In a method for producing non-rectifying electrical contacts on an electronic silicon component, comprising the steps of:
forming a window in a silicon oxide layer coating the silicon;
producing a silicon-platinum alloy in said window;
depositing titanium on an area comprising that window;
depositing platinum on said area;
selectively depositing a protective layer on a contact area inside said area and comprising said window;
etching said platinum deposit, said etching being prevented on said contact area by the protective layer;
removing the protective layer;
depositing gold on said contact area;
soldering a gold wire on the gold deposit; and
removing the titanium deposit outside said contact area subsequent to the etching of the platinum deposit;
the improvement comprising the step of:
depositing silver on the unprotected areas of the platinum deposit and the protective layer after the depositing of the protective layer and before etching of the platinum so as to depassivate said platinum, and
acid etching said silver with an acid which the protective layer resists immediately prior to said platinum etching step so as to completely remove said silver.

Claims (4)

1. In a method for lithographing a metal which can be passivated, wherein a protective layer is deposited on a first metal, and the first metal is etched by an acid solution which the protective layer resists, the improvement comprising: depositing over the protective layer and the unprotected area of the first metal a layer of an auxiliary metal which is more oxidizable than the first so as to depassivate said first metal, and etching said auxiliary metal with an acid, which the protective layer resists, immediately prior to the acid etching of the first metal so as to completely remove said auxiliary metal.
2. The method according to claim 1, wherein the first metal is platinum and the auxiliary metal is silver.
3. In a method for the selective metallizing of an electronic semiconductor device by a first metal which can be passivated, wherein the first metal is deposited non-selectively on the device, a protective layer is deposited selectively on the first metal, and the first metal is etched by an acid solution which the protective layer resists, the improvement comprising the steps of depositing on the protective layer and the unprotected areas of the first metal, an auxiliary metal that is more oxidizable than the first metal after the selective depositing of the protective layer and before the etching of said first metal so as to depassivate said first metal, and acid etching said auxiliary metal with an acid which the protective layer resists immediately prior to the acid etching of the first metal so as to completely remove said auxiliary metal.
4. The method according to claim 3, wherein the auxiliary metal is silver.
US00113924A 1970-02-09 1971-02-09 Method of etching a metal which can be passivated Expired - Lifetime US3716428A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
FR7004491A FR2077718A1 (en) 1970-02-09 1970-02-09

Publications (1)

Publication Number Publication Date
US3716428A true US3716428A (en) 1973-02-13

Family

ID=9050292

Family Applications (1)

Application Number Title Priority Date Filing Date
US00113924A Expired - Lifetime US3716428A (en) 1970-02-09 1971-02-09 Method of etching a metal which can be passivated

Country Status (6)

Country Link
US (1) US3716428A (en)
BE (1) BE762218A (en)
CH (1) CH516005A (en)
DE (1) DE2104804A1 (en)
FR (1) FR2077718A1 (en)
NL (1) NL7101664A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4361599A (en) * 1981-03-23 1982-11-30 National Semiconductor Corporation Method of forming plasma etched semiconductor contacts
US20020121912A1 (en) * 2000-07-28 2002-09-05 Andre Belmont Method for making a card with multiple contact tips for testing microsphere integrated circuits, and testing device using said card

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3287612A (en) * 1963-12-17 1966-11-22 Bell Telephone Labor Inc Semiconductor contacts and protective coatings for planar devices
US3489656A (en) * 1964-11-09 1970-01-13 Western Electric Co Method of producing an integrated circuit containing multilayer tantalum compounds
US3540954A (en) * 1966-12-30 1970-11-17 Texas Instruments Inc Method for manufacturing multi-layer film circuits
US3556951A (en) * 1967-08-04 1971-01-19 Sylvania Electric Prod Method of forming leads on semiconductor devices
US3576722A (en) * 1969-03-26 1971-04-27 Bendix Corp Method for metalizing ceramics
US3616401A (en) * 1966-06-30 1971-10-26 Texas Instruments Inc Sputtered multilayer ohmic molygold contacts for semiconductor devices

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3287612A (en) * 1963-12-17 1966-11-22 Bell Telephone Labor Inc Semiconductor contacts and protective coatings for planar devices
US3489656A (en) * 1964-11-09 1970-01-13 Western Electric Co Method of producing an integrated circuit containing multilayer tantalum compounds
US3616401A (en) * 1966-06-30 1971-10-26 Texas Instruments Inc Sputtered multilayer ohmic molygold contacts for semiconductor devices
US3540954A (en) * 1966-12-30 1970-11-17 Texas Instruments Inc Method for manufacturing multi-layer film circuits
US3556951A (en) * 1967-08-04 1971-01-19 Sylvania Electric Prod Method of forming leads on semiconductor devices
US3576722A (en) * 1969-03-26 1971-04-27 Bendix Corp Method for metalizing ceramics

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4361599A (en) * 1981-03-23 1982-11-30 National Semiconductor Corporation Method of forming plasma etched semiconductor contacts
US20020121912A1 (en) * 2000-07-28 2002-09-05 Andre Belmont Method for making a card with multiple contact tips for testing microsphere integrated circuits, and testing device using said card
US6873145B2 (en) * 2000-07-28 2005-03-29 Mesatronic Method for making a card with multiple contact tips for testing microsphere integrated circuits, and testing device using said card

Also Published As

Publication number Publication date
DE2104804A1 (en) 1971-08-19
CH516005A (en) 1971-11-30
FR2077718A1 (en) 1971-11-05
NL7101664A (en) 1971-08-11
BE762218A (en) 1971-07-29

Similar Documents

Publication Publication Date Title
CA1061915A (en) Method of fabricating metal-semiconductor interfaces
US3567508A (en) Low temperature-high vacuum contact formation process
US3753774A (en) Method for making an intermetallic contact to a semiconductor device
US3837907A (en) Multiple-level metallization for integrated circuits
USRE27287E (en) Method op fabricating semiconductor contacts
GB1562877A (en) Manufacture of insulated gate field effect transistors
US3241931A (en) Semiconductor devices
US3827949A (en) Anodic oxide passivated planar aluminum metallurgy system and method of producing
US3507756A (en) Method of fabricating semiconductor device contact
US3586922A (en) Multiple-layer metal structure and processing
US3562040A (en) Method of uniformally and rapidly etching nichrome
US3274670A (en) Semiconductor contact
US3772102A (en) Method of transferring a desired pattern in silicon to a substrate layer
US3575745A (en) Integrated circuit fabrication
US3367806A (en) Method of etching a graded metallic film
US3716428A (en) Method of etching a metal which can be passivated
US3303071A (en) Fabrication of a semiconductive device with closely spaced electrodes
US3695955A (en) Method of manufacturing an electric device e.g. a semiconductor device
US3746944A (en) Contact members for silicon semiconductor devices
US3436285A (en) Coatings on germanium bodies
US3723178A (en) Process for producing contact metal layers consisting of chromium or molybdenum on semiconductor components
US3615874A (en) Method for producing passivated pn junctions by ion beam implantation
US3785937A (en) Thin film metallization process for microcircuits
US3558352A (en) Metallization process
US3421206A (en) Method of forming leads on semiconductor devices