US3586839A - Interpolative function generator having a pair of digital-to-analog converters connected in summing relation - Google Patents

Interpolative function generator having a pair of digital-to-analog converters connected in summing relation Download PDF

Info

Publication number
US3586839A
US3586839A US819181A US3586839DA US3586839A US 3586839 A US3586839 A US 3586839A US 819181 A US819181 A US 819181A US 3586839D A US3586839D A US 3586839DA US 3586839 A US3586839 A US 3586839A
Authority
US
United States
Prior art keywords
converter
sawtooth
output
input
branches
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US819181A
Inventor
Gilbert R Grado
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Application granted granted Critical
Publication of US3586839A publication Critical patent/US3586839A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06JHYBRID COMPUTING ARRANGEMENTS
    • G06J1/00Hybrid computing arrangements
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06GANALOGUE COMPUTERS
    • G06G7/00Devices in which the computing operation is performed by varying electric or magnetic quantities
    • G06G7/12Arrangements for performing computing operations, e.g. operational amplifiers
    • G06G7/30Arrangements for performing computing operations, e.g. operational amplifiers for interpolation or extrapolation

Definitions

  • Function generators are used in analog computers to generate an output voltage related to an input voltage by some arbitrary set of values not easily defined mathematically. For example, in the simulation of missile and airplane systems, there are aerodynamic functions determined by wind tunnel tests, and it is necessary to simulate these relationships in an analog computer; The data determined by the wind tunnel tests involve relationships such as coefficients of lift and drag as a function of angle of attack, Mach number (velocity), and air density. It is the purpose of the function generator to accept an analog input representative of one of the problem variables, and to generate an output voltage representative of the related problem parameter.
  • diode function generators for arbitrary function generation.
  • diode resistance networks are used to change slopes at selected breakpoints to duplicate the desired function, potentiometers being employed to store the breakpoint and slope data of each segment.
  • potentiometers being employed to store the breakpoint and slope data of each segment.
  • diodes to effect a breakpoint causes undesirable accuracy limitations due to temperature drift.
  • DAC's digital-to-analog converters
  • the generator broadly comprises a pair of digital to analog converters having outputs connected in the summing relation; and circuit means connected with the converters to drive the output of one converter back and forth between reference and function values and simultaneously to drive the output of the other converter back and forth between function and reference values, and further characterized in that the output of one converter increases while the output of the other converter decreases and vice versa.
  • each converter includes parallel branches in each of which switchable resistance is connected, the circuit means including a source to supply a first sawtooth input to the branches of the converter and a second sawtooth input to the branches of the other converter, the sawtooth inputs being opposite in phase, and digital means to controllably switch resistance in the branches of one converter when the sawtooth input to the branches of the other converter is approximately peaking, and to controllably switch resistance in the branches of the other converter when the sawtooth input to the branches of the one converter is approximately peaking.
  • FIG. I is a block diagram of analog circuitry incorporating the invention.
  • FIG. 2 is a block diagram showing a method of stored data selection corresponding to a line segment of the function to be generated, the data to be fed to the digital to analog converters;
  • FIG. 3 is a graph of sawtooth input voltages to the converters
  • FIG. 4 is a graph of a typical function to be generated
  • FIG. 5 is waveform diagram
  • FIG. 6 is a block diagram showing a method of storage in a punched card of data to be used in operating various digital to analog converters usable in the circuitry of the invention
  • FIG. 7 is a wiring diagram of a typical digital to analog converter usable in the circuitry of the invention.
  • FIG. 8 is a perspective exploded schematic view of data storage and reading apparatus
  • FIG. 9 is a diagram showing an isolation diode array for evem oddr or evem nddv or evem odd
  • FIG. 10 is a diagram showing an isolation diode array for AX DAC's.
  • a pair of digital to analog converters are shown at 20 and 21 as having outputs which are connected at summing point 22, in turn connected to the input of amplifier whose output is E
  • circuit means is connected with inputs to the converters to drive.
  • E an increasing and decreasing voltage, (as for example is seen in FIG. 3) which drives converter 20,
  • FIG. I One example of circuitry to generate the E, and E, driving voltages, in such manner as to contribute unusual advantages, is shown in FIG. I at the left of the converters 20 and 21.
  • Two identical input amplifiers 11 and 12 are provided, with inputs connected to a source 24 of input voltage X, as via identical resistors 25 and 26.
  • Also connected at 27 to input to amplifier 11 is a digital to analog converter 28 having reference inputs as shown and whose output is an X,,,,r,, stored value X,;
  • a digital to analog converter 30 having reference inputs as shown, and whose output is an X, stored value X,,.
  • the respective AX digital to analog converters 31 and 32 operating to scale the maximum outputs of the amplifiers (say for example l volts). Accordingly, the output of amplifier 11 is represented by the expression (X,-x)/AX, where AX is the absolute value of the difference between X, and X,, and the output of amplifier 12 is represented by the expression (X,,-X)/AX. In normal operating mode, the input voltage variable X should be between the two stored values X, and X,,. Comparators 33 and 34 connected with the outputs of the respective amplifiers indicate the polarity of the amplifier outputs. In this regard,
  • a circuit leg 35 connects the output of amplifier 11 with a summing point 36, and a circuit leg 37 connects the output of amplifier 12 with summing point 36.
  • Leg 35 includes two amplifiers l3 and 15 with associated resistors and diodes, connected as shown, and serving to generate the absolute value of the amplifier 11 output, i.e. ]x,.x/Ax ⁇ , FIG. a showing this absolute value.
  • the output of amplifier is the inverted input because amplifier 13 does not contribute any input to amplifier 15; for positive voltages at amplifier 11, amplifier 13 has the inverted signal at the anode of diode 38, and this signal is fed to amplifier 15 with a gain of two to give a net input of a negative signal.
  • the output of amplifier 15 is of course positive.
  • FIGS. 5(b), 5(e) and 5(/) illustrate the outputs of amplifiers 12, 14 and 16 in branch 37.
  • the inputs to amplifier g 16 are:
  • FIGS. 5(d) and 5 (f) the outputs of amplifiers 15 and 16 in the two branches are identical except that waveform 5(d) has switching transients at the point of amplifier ll switching (see FIG. 5(a)) and waveform 50) has switching transients caused by switching of amplifier 12 (see FIG. 5(b)).
  • a smooth (switching transient free) output of amplifier 17 is obtained by providing switching means to maintain the output of amplifier 15 connected to the input to amplifier 17 while amplifier 16 is undergoing a switch transient, and to maintain the output of amplifier 16 connected to the input of amplifier 17 while amplifier 15 is undergoing a switching transient.
  • switch 39 between amplifier l5 and summing point 36 is closed whenever the output of ampIifierI S is between0 and 0.6 IX,.-X/AX
  • switch 40 between amplifier l6 and point 36 is closed whenever the output of amplifier 16 is between 0.4 IX, -X/AX[ and 1.0 iX,X/AX
  • Amplifier 17 is connected as a unity-gain noninverter, commonly called a potentiometric amplifier having the following characteristics: high input impedance, low output impedance and unity gain.
  • Another amplifier 18 is connected between the output of amplifier 17 and the converter 20, and the outputs of both amplifiers 17 and 18 are used to supply voltages E, and 31 E, to the converter.
  • Amplifiers 19 and 20 are used to generate voltages E and E, driving the converter 21.
  • FIG. 7 illustrates one typical digital to analog converter usable in FIG. 1, as for example the converter 20 or the converter 21. It has E and E input voltage terminals 50 and 51, an output terminal 52, a branch 53 connecting terminals 50 and 52, and a series of parallel branches 54 connecting terminals 51 and 52. Each such branch includes a switch 55 and bit resistance R connected in series as shown, the resistors having differential weighting as shown.
  • the AX converters 31 and 32 use only the input 51, because AX is the absolute value of X,-X,,, and no sign bit is required.
  • FIG. 2 shows the logic outputs of the comparators 33 and 34 connected via gates 58 and 59, and leads 60 and 61 to drive an up/down counter 62.
  • the input signal X is always located between twoX stored data values; however, assuming X increases positively, it will eventually become more positive than both the stored values. At that point, the outputs of both amplifiers l1 and 12 will become negative, and both C and 6 will be true.
  • Gate 58 in FIG. 2 will become true if the counter is not at the last count and an UP" command is generated.
  • OR gate 63 will function to operate clock 64 to generate a clock signal to step the counter up one unit.
  • the binary contents of the counter are decoded at 65 into, typically, nineteen lines represented at 66.
  • the 19 lines are also connected to a series of OR gates at 67, so that a pair of lines is activated for each line from the decoder.
  • Set 66 of 19 lines is used to select data for the AX converters 31 and 32 corresponding to a line segment selected. The segment count is then used to select two adjacent data points for both the X and Y pairs of converters 28, 30, and 20, 21.
  • FIG. 6 illustrates how the data may be stored in a punched card 70.
  • 19 columns of the card are used to store the AX values, in zone 71.
  • 20 columns are used to store the X and X values in zone 72, and twenty columns are used to store the Y, and Y weighting values in zone 73.
  • zone 74 may be used to store the weighting values Z and Z of a second function.
  • the odd numbered columns and the horizontal rows on the card are selected to have typically, a binary scale of 0.050 volts up to a full scale value of 1102.4 volts:
  • the card reader 75 as represented by address lines 75a, 75b, 75c, 75d in FIG.
  • the second row for columns 1l9 is through isolation diodes 60 to the 51.2 bit (i.e. via activating switch 55 in a branch connected with resistor 512 R in FIG. 7) in the AX converter.
  • the bits in the other converters are similarly wired to the card.
  • the odd numbered columns between 21 and 40 are wired to the X converter 30, and the even numbered columns are wired to the X converter 31.
  • FIGS. 9 and 10 show arrays of such diodes and connection to most significant bit (M58) and least significant bit (LSB) lines.
  • M58 most significant bit
  • LSB least significant bit
  • the advantages of the generator are: dependence upon only two points of the function, thereby simplifying set up; no restriction on slopes, since X data points can be programmed as close together as desired; improved dynamic performance and accuracy; and noise free output, because one circuit is in use while the other is being updated. Further, control logic is straight forward. Thus, an UP command causes the counter to increment by one count, and new data in the X converter will cause one of the comparators to inhibit any further count. If the input is still more positive than the two stored values, the clock will continue to increment the counter until such time as the input is between two stored X values. The DOWN" command functions in the same manner, since C, and C will both be true if the input is more negative than the stored X valgzs. Gate 59in HO. 2, contains the first count inhibit term (1) so that the counter cannot count down once the counter has decremented to a count of one.
  • a function generator comprising a. a pair of digital to analog converters having outputs operatively connected in summed relation, and circuit means connected with the converters to drive the output of one converter back and forth between reference and function values and simultaneously to drive the output of the other converter back and forth between function and reference values, and further characterized in that the output of one converter increases while the output of the other converter decreases and vice versa,
  • each converter including parallel branches in each of which switchable resistance is connected, the circuit means including a source to supply a first sawtooth input to the branches of said one converter and a second sawtooth input to the branches of the other converter, said sawtooth inputs being opposite in phase, and digital means to controllably switch resistance in said branches of one converter when the sawtooth input to the branches of the other converter is approximately peaking, and to controllably switch resistance in said branches of the other converter when the sawtooth input to the branches of said one converter is approximately peaking.
  • legs containing out-of-phase switching transients, and said legs being connected to a unction via switches alternately operable to pass sawtooth input from one leg to said junction when the sawtooth inputs from the other leg is disconnected from the junction and is undergoing a switching transient, and to pass sawtooth input from the other leg to said junction when the sawtooth input from said one leg is disconnected from the junction and is undergoing a switching transient.
  • the combination of claim 2 including means to adjust the value of Y when X reaches X, and to adjust the value of Y when X reaches X 6.
  • said last named means includes comparator apparatus to sense excursions of X to the values X and X,,, a source of stored data values corresponding to function values and means responsive to the comparator output to effect selective active connection of converter resistances in converter biasing relation in correspondence with selected data values.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Software Systems (AREA)
  • Automation & Control Theory (AREA)
  • Evolutionary Computation (AREA)
  • Fuzzy Systems (AREA)
  • Analogue/Digital Conversion (AREA)

Abstract

The disclosure concerns a function generator as used in an analog computer and employing a pair of digital to analog converters having outputs connected in summing relation; and circuit means connected with the converters to drive the output of one converter back and forth between function and reference values, and further characterized in that the output of one converter increases while the output of the other converter decreases, and vice versa.

Description

United States Patent [72] Inventor Gilbert R. Grado [56] References Cited 17611 Orange Tm Lane, Tustin, Calil. n STATES PATENTS N 35: 1 3,264,457 8/1966 Seegmilleret al. 235115053 l2n P 1 3,320,409 5/1967 Carrowe .4 235/197 x {22] F1Ied Apr. 25,1969
P d J 22 3,345,505 10/1967 Schm1d 235/197 3,373,273 3/1968 Schubert 235/15053 x i 3,480,767 11/1969 Hower 235/l50.53 1 3,484,622 12/1969 Keiper, Jr. etal 235/197 X I [54] INTERPOLATIVE FUNCTION GENERATOR f' HAVE; A PAIR OF DIGITALTOANALOG Assistant Examiner-Joseph F. Rugg1ero commas comcma'msuumno RELATION 8 Cums 10mm: Figs ABSTRACT: The disclosure concerns a function generator as (52] 11.8. CI .....235/ 150.53, used in an analog computer and employing a pair of digital to 235/197, 340/347 analog converters having outputs connected in summing rela- [51] Int. Cl G06j 7/21), tion; and circuit means connected with the converters to drive G06j 1/00 the output of one converter back and forth between function [50] Fieldotsmreh 235/197, and reference values, and further characterized in that the 193,194,195,196,150.53,150.52,150.51, output of one converter increases while the output of the 7 150.5; 328/ 142; 340/347 0A other converter decreases, and vice versa.
31 53' e 1 1 h Xm A x Ax 7 X M NC a: x:] J .125. J a 271- "I" "1y" IIIYV38IVIVII 0:! C
l'l'l'l-lll x W" lea a J m 44 you w L 34 g 1'; D46 +41! wove AX pg: DEC "1" I E,- 9 E log 3 3k 10k It; Yawn F'WW( WM .M mm 5d :1 [,v, -x [Xex I 04 4x AX 2/4 3:0
2 Zen/7 INTERPOLATIVE FUNCTION GENERATOR HAVING A PAIR OF DIGITAL-TO-ANALOG CONVERTERS CONNECTED IN SUMMING RELATION BACKGROUND OF THE INVENTION This invention relates generally to analog computers, and more specifically to function generators in such equipment.
Function generators are used in analog computers to generate an output voltage related to an input voltage by some arbitrary set of values not easily defined mathematically. For example, in the simulation of missile and airplane systems, there are aerodynamic functions determined by wind tunnel tests, and it is necessary to simulate these relationships in an analog computer; The data determined by the wind tunnel tests involve relationships such as coefficients of lift and drag as a function of angle of attack, Mach number (velocity), and air density. It is the purpose of the function generator to accept an analog input representative of one of the problem variables, and to generate an output voltage representative of the related problem parameter.
Present day analog computers use diode function generators for arbitrary function generation. In this technique diode resistance networks are used to change slopes at selected breakpoints to duplicate the desired function, potentiometers being employed to store the breakpoint and slope data of each segment. One disadvantage of this technique is that each succeeding segment is cumulative (added on to the previous segments) and set up requires a sequence of adjustments. The use of diodes to effect a breakpoint causes undesirable accuracy limitations due to temperature drift. Recent developments have seen the use of digital-to-analog converters (DAC's) instead of otentiometers, the set up time being greatly reduced since it is possible to store the breakpoint and slope data in either a punched card or in a computer memory; however, the disadvantages of diode function generators remain.
A different approach using fixed locations for the input data points but having a noncumulative technique for the various segments is described in US. Pat. No. 3,2l7,l5l entitled Nonlinear Element for an Analog Computer by David R. Miller and Roger H. Rathburn. This device uses potentiometers for the storage of the data values. The logic selects two data points depending on the input variable, and then linear interpolation is performed between the two data values by a time division scheme. The disadvantages of this technique are that the breakpoints are fixed, and the frequency response is limited by the interpolation scheme employing the time division principle.
SUMMARY OF THE INVENTION It is a major object of the present invention to provide a function generator capable of overcoming the above referred to disadvantages, and further characterized by one or more of the following advantages: function generation is accomplished using only a series of data value pairs describing a particular function; there is no restriction on the spacing of breakpoints; accuracy and frequency response are considerably improved as compared with diode function generators; setup time is greatly simplified because the output is always a function of two stored values and other points have no contribution to the output; and it becomes possible to change the value of one point without affecting the rest of the function.
Basically, the generator broadly comprises a pair of digital to analog converters having outputs connected in the summing relation; and circuit means connected with the converters to drive the output of one converter back and forth between reference and function values and simultaneously to drive the output of the other converter back and forth between function and reference values, and further characterized in that the output of one converter increases while the output of the other converter decreases and vice versa. Typically, each converter includes parallel branches in each of which switchable resistance is connected, the circuit means including a source to supply a first sawtooth input to the branches of the converter and a second sawtooth input to the branches of the other converter, the sawtooth inputs being opposite in phase, and digital means to controllably switch resistance in the branches of one converter when the sawtooth input to the branches of the other converter is approximately peaking, and to controllably switch resistance in the branches of the other converter when the sawtooth input to the branches of the one converter is approximately peaking.
These and other objects and advantages of the invention, as well as the details of an illustrative embodiment, will be more fully understood from the following detailed description of the drawings, in which:
BRIEF DESCRIPTION OF THE DRAWINGS FIG. I is a block diagram of analog circuitry incorporating the invention;
FIG. 2 is a block diagram showing a method of stored data selection corresponding to a line segment of the function to be generated, the data to be fed to the digital to analog converters;
FIG. 3 is a graph of sawtooth input voltages to the converters;
FIG. 4 is a graph of a typical function to be generated;
FIG. 5 is waveform diagram;
FIG. 6 is a block diagram showing a method of storage in a punched card of data to be used in operating various digital to analog converters usable in the circuitry of the invention;
FIG. 7 is a wiring diagram of a typical digital to analog converter usable in the circuitry of the invention;
FIG. 8 is a perspective exploded schematic view of data storage and reading apparatus;
FIG. 9 is a diagram showing an isolation diode array for evem oddr or evem nddv or evem odd and FIG. 10 is a diagram showing an isolation diode array for AX DAC's.
DESCRIPTION OF THE PREFERRED EMBODIMENTS Referring to FIG. 1, a pair of digital to analog converters are shown at 20 and 21 as having outputs which are connected at summing point 22, in turn connected to the input of amplifier whose output is E In accordance with the invention, circuit means is connected with inputs to the converters to drive.
the output of one converter back and forth between reference and function values, and simultaneously to drive the output of the other converter back and forth between function and reference values. Also, the output of one converter increases while the output of the other decreases.
The relationships are made clear by reference to FIGS. 3 and 4. In the latter, data points are seen at (l)(7) on a function to be generated, and are connected by line segments which approximate the true value of the function between such points. The output of the Y converter 20 drops from function value (1) at x, to reference (say, zero) value at x while the output of the Y converter 21 increases from reference value at x, to function value (2) at x,. Next, the output of converter 20 increases from reference value at x, to function value (3) at x while the output of converter 21 decreases from function value (2) to reference value at x,, and so on. The curve thus generated has the value E which varies with time and which closely approximates the true function. An equation representing E, is as follows:
E0: odd I even 2 l where,
E an increasing and decreasing voltage, (as for example is seen in FIG. 3) which drives converter 20,
E, a decreasing and increasing voltage (as for example is seen in FIG. 3), which drives converter 21,
Y, the digital function weighting input to converter 20 which is periodically updated (as for example at x x Y the digital function weighting" input to converter 21, which is periodically updated (as for example at x,, x x
One example of circuitry to generate the E, and E, driving voltages, in such manner as to contribute unusual advantages, is shown in FIG. I at the left of the converters 20 and 21. Two identical input amplifiers 11 and 12 are provided, with inputs connected to a source 24 of input voltage X, as via identical resistors 25 and 26. Also connected at 27 to input to amplifier 11 is a digital to analog converter 28 having reference inputs as shown and whose output is an X,,,,r,, stored value X,; likewise, connected at 29 to input to amplifier 12 is a digital to analog converter 30 having reference inputs as shown, and whose output is an X, stored value X,,. Connected in feedback relation with the amplifiers 11 and 12 are the respective AX digital to analog converters 31 and 32 operating to scale the maximum outputs of the amplifiers (say for example l volts). Accordingly, the output of amplifier 11 is represented by the expression (X,-x)/AX, where AX is the absolute value of the difference between X, and X,,, and the output of amplifier 12 is represented by the expression (X,,-X)/AX. In normal operating mode, the input voltage variable X should be between the two stored values X, and X,,. Comparators 33 and 34 connected with the outputs of the respective amplifiers indicate the polarity of the amplifier outputs. In this regard,
C,istrueifX,, X (2) C,istrueifX, X (3) A circuit leg 35 connects the output of amplifier 11 with a summing point 36, and a circuit leg 37 connects the output of amplifier 12 with summing point 36. Leg 35 includes two amplifiers l3 and 15 with associated resistors and diodes, connected as shown, and serving to generate the absolute value of the amplifier 11 output, i.e. ]x,.x/Ax{, FIG. a showing this absolute value. For negative voltages at amplifier II, the output of amplifier is the inverted input because amplifier 13 does not contribute any input to amplifier 15; for positive voltages at amplifier 11, amplifier 13 has the inverted signal at the anode of diode 38, and this signal is fed to amplifier 15 with a gain of two to give a net input of a negative signal. The output of amplifier 15 is of course positive.
Similarly, FIGS. 5(b), 5(e) and 5(/) illustrate the outputs of amplifiers 12, 14 and 16 in branch 37. The inputs to amplifier g 16 are:
X ,,X AX 4 and the output of amplifier 16 is the inverse:
X X AX 5 As illustrated in FIGS. 5(d) and 5 (f) the outputs of amplifiers 15 and 16 in the two branches are identical except that waveform 5(d) has switching transients at the point of amplifier ll switching (see FIG. 5(a)) and waveform 50) has switching transients caused by switching of amplifier 12 (see FIG. 5(b)). A smooth (switching transient free) output of amplifier 17 is obtained by providing switching means to maintain the output of amplifier 15 connected to the input to amplifier 17 while amplifier 16 is undergoing a switch transient, and to maintain the output of amplifier 16 connected to the input of amplifier 17 while amplifier 15 is undergoing a switching transient. As an example, switch 39 between amplifier l5 and summing point 36 is closed whenever the output of ampIifierI S is between0 and 0.6 IX,.-X/AX|. and otherwise is open-,and switch 40 between amplifier l6 and point 36 is closed whenever the output of amplifier 16 is between 0.4 IX, -X/AX[ and 1.0 iX,X/AX|, and otherwise open. There is some overlap in the input to the switches 39 and 40 to prevent transients arising from their operators.
Amplifier 17 is connected as a unity-gain noninverter, commonly called a potentiometric amplifier having the following characteristics: high input impedance, low output impedance and unity gain. Another amplifier 18 is connected between the output of amplifier 17 and the converter 20, and the outputs of both amplifiers 17 and 18 are used to supply voltages E, and 31 E, to the converter. Amplifiers 19 and 20 are used to generate voltages E and E, driving the converter 21. Amplifier 19 receives inputs E, and -Ref. From FIG. 3, E,+E =Ref, so that amplifier 19 generates E,=RefE,.
Regarding equation l above, it can be rewritten as:
It will be observed from this equation that if X=E, E Y because X X =AX. Also, if X=X E =Y,, The 5,, E,E and-E values referred to above may also be used as driving input voltages to other digital to analog converters 40 and 41, as seen in FIG. 1, having digital weighting inputs" represented by the values Z and Z associated with another function to be generated.
FIG. 7 illustrates one typical digital to analog converter usable in FIG. 1, as for example the converter 20 or the converter 21. It has E and E input voltage terminals 50 and 51, an output terminal 52, a branch 53 connecting terminals 50 and 52, and a series of parallel branches 54 connecting terminals 51 and 52. Each such branch includes a switch 55 and bit resistance R connected in series as shown, the resistors having differential weighting as shown. The AX converters 31 and 32 use only the input 51, because AX is the absolute value of X,-X,,, and no sign bit is required.
FIG. 2 shows the logic outputs of the comparators 33 and 34 connected via gates 58 and 59, and leads 60 and 61 to drive an up/down counter 62. In normal operating mode, the input signal X is always located between twoX stored data values; however, assuming X increases positively, it will eventually become more positive than both the stored values. At that point, the outputs of both amplifiers l1 and 12 will become negative, and both C and 6 will be true. Gate 58 in FIG. 2 will become true if the counter is not at the last count and an UP" command is generated. OR gate 63 will function to operate clock 64 to generate a clock signal to step the counter up one unit.
The binary contents of the counter are decoded at 65 into, typically, nineteen lines represented at 66. The 19 lines are also connected to a series of OR gates at 67, so that a pair of lines is activated for each line from the decoder. Set 66 of 19 lines is used to select data for the AX converters 31 and 32 corresponding to a line segment selected. The segment count is then used to select two adjacent data points for both the X and Y pairs of converters 28, 30, and 20, 21.
FIG. 6 illustrates how the data may be stored in a punched card 70. 19 columns of the card are used to store the AX values, in zone 71. 20 columns are used to store the X and X values in zone 72, and twenty columns are used to store the Y, and Y weighting values in zone 73. In addition, zone 74 may be used to store the weighting values Z and Z of a second function. Referring to zone 72, the odd numbered columns and the horizontal rows on the card are selected to have typically, a binary scale of 0.050 volts up to a full scale value of 1102.4 volts: The card reader 75, as represented by address lines 75a, 75b, 75c, 75d in FIG. 6, is wired so that the 19 address lines at 66 drive the columns for the AX converters 31 and 32, and the bits in those converters are activated every time there is a hole punched in the card for that column. For example, as shown in FIG. 8, the second row for columns 1l9 is through isolation diodes 60 to the 51.2 bit (i.e. via activating switch 55 in a branch connected with resistor 512 R in FIG. 7) in the AX converter. The bits in the other converters are similarly wired to the card. In this regard, and referring to zone 72, the odd numbered columns between 21 and 40 are wired to the X converter 30, and the even numbered columns are wired to the X converter 31. Similar wiring is effected between zone 73 and and Y converters, and between zone 74 and the Z, and Z converters. The diodes 60 are used to isolate the data from other columns that are not selected, i.e. ensure that only data from the selected column is used to activate the converters. FIGS. 9 and 10 show arrays of such diodes and connection to most significant bit (M58) and least significant bit (LSB) lines. The FIG. 8 array is for X X or Y Y or Z Z DMS; while FIG. 9 is for the AX DACs.
It should be noted that as the line segment count increases by 1, two of the address lines in each set 7678 is selected. For example, consider an increase from line segment 1 (defined by data points (1) and (2)) to line segment 2 (defined by data points (2) and (3)) in FIG. 4. During this segment increase, data column 2 remains selected, and data column 3 is newly selected. In effect, the odd data converters (X Y Z are thereby updated, and at that time their contribution to the output is zero.
In summary, the advantages of the generator are: dependence upon only two points of the function, thereby simplifying set up; no restriction on slopes, since X data points can be programmed as close together as desired; improved dynamic performance and accuracy; and noise free output, because one circuit is in use while the other is being updated. Further, control logic is straight forward. Thus, an UP command causes the counter to increment by one count, and new data in the X converter will cause one of the comparators to inhibit any further count. If the input is still more positive than the two stored values, the clock will continue to increment the counter until such time as the input is between two stored X values. The DOWN" command functions in the same manner, since C, and C will both be true if the input is more negative than the stored X valgzs. Gate 59in HO. 2, contains the first count inhibit term (1) so that the counter cannot count down once the counter has decremented to a count of one.
i claim:
1. In a function generator, the combination comprising a. a pair of digital to analog converters having outputs operatively connected in summed relation, and circuit means connected with the converters to drive the output of one converter back and forth between reference and function values and simultaneously to drive the output of the other converter back and forth between function and reference values, and further characterized in that the output of one converter increases while the output of the other converter decreases and vice versa,
c. each converter including parallel branches in each of which switchable resistance is connected, the circuit means including a source to supply a first sawtooth input to the branches of said one converter and a second sawtooth input to the branches of the other converter, said sawtooth inputs being opposite in phase, and digital means to controllably switch resistance in said branches of one converter when the sawtooth input to the branches of the other converter is approximately peaking, and to controllably switch resistance in said branches of the other converter when the sawtooth input to the branches of said one converter is approximately peaking.
2. The combination of claim 1 wherein the summed output of the converters is approximately defined by the equation AX AX u udd you...
containing out-of-phase switching transients, and said legs being connected to a unction via switches alternately operable to pass sawtooth input from one leg to said junction when the sawtooth inputs from the other leg is disconnected from the junction and is undergoing a switching transient, and to pass sawtooth input from the other leg to said junction when the sawtooth input from said one leg is disconnected from the junction and is undergoing a switching transient.
4. The combination of claim 3 wherein the source includes amplifier and digital to analog converter elements operatively connected to said legs to produce a signal X X/AX in the first leg and a signal X,,AX/AX in the second leg, where X, a stored signal X, a stored signal different from X X input signal that varies between X, and X and 5. The combination of claim 2 including means to adjust the value of Y when X reaches X, and to adjust the value of Y when X reaches X 6. The combination of claim 5 wherein said last named means includes comparator apparatus to sense excursions of X to the values X and X,,, a source of stored data values corresponding to function values and means responsive to the comparator output to effect selective active connection of converter resistances in converter biasing relation in correspondence with selected data values.
7. The combination of claim 6 wherein said source of data values includes a punched card.
8. The combination of claim 4 wherein the summed output of the converters is approximately defined by the equation for E of claim 4.

Claims (8)

1. In a function generator, the combination comprising a. a pair of digital to analog converters having outputs operatively connected in summed relation, and b. circuit means connected with the converters to drive the output of one converter back and forth between reference and function values and simultaneously to drive the output of the other converter back and forth between function and reference values, and further characterized in that the output of one converter increases while the output of the other converter decreases and vice versa, c. each converter including parallel branches in each of which switchable resistance is connected, the circuit means including a source to supply a first sawtooth input to the branches of said one converter and a second sawtooth input to the branches of the other converter, said sawtooth inputs being opposite in phase, and digital means to controllably switch resistance in said branches of one converter when the sawtooth input to the branches of the other converter is approximately peaking, and to controllably switch resistance in said branches of the other converter when the sawtooth input to the branches of said one converter is approximately peaking.
2. The combination of claim 1 wherein the summed output of the converters is approximately defined by the equation where, (Xe-X) Delta X corresponds to the first sawtooth input, (Xo-X)/ Delta X corresponds to the second sawtooth input, Yodd corresponds to the equivalent resistance of said one converter to which said first sawtooth is applied Yeven corresponds to the equivalent resistance of the other converter to which said second sawtooth is applied.
3. The combination of claim 1 wherein said source includes first and second circuit legs to supply in-phase sawtooth inputs containing out-of-phase switching transients, and said legs being connected to a junction via switches alternately operable to pass sawtooth input from one leg to said junction when the sawtooth inputs from the other leg is disconnected from the junction and is undergoing a switching transient, and to pass sawtooth input from the other leg to said junction when the sawtooth input from said one leg is disconnected from the junction and is undergoing a switching transient.
4. The combination of claim 3 wherein the source includes amplifier and digital to analog converter elements operatively connected to said legs to produce a signal Xe-X/ Delta X in the first leg and a signal Xo- Delta X/ Delta X in the second leg, where Xo a stored signal Xe a stored signal different from Xo X input signal that varies between Xo and Xe, and Delta X Xe-Xo
5. The combination of claim 2 including means to adjust the value of Yodd when X reaches Xo and to adjust the value of Yeven when X reaches Xe.
6. The combination of claim 5 wherein said last named means includes comparator apparatus to sense excursions of X to the values Xo and Xe, a source of stored data values corresponding to function values aNd means responsive to the comparator output to effect selective active connection of converter resistances in converter biasing relation in correspondence with selected data values.
7. The combination of claim 6 wherein said source of data values includes a punched card.
8. The combination of claim 4 wherein the summed output of the converters is approximately defined by the equation for Eo of claim 4.
US819181A 1969-04-25 1969-04-25 Interpolative function generator having a pair of digital-to-analog converters connected in summing relation Expired - Lifetime US3586839A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US81918169A 1969-04-25 1969-04-25

Publications (1)

Publication Number Publication Date
US3586839A true US3586839A (en) 1971-06-22

Family

ID=25227417

Family Applications (1)

Application Number Title Priority Date Filing Date
US819181A Expired - Lifetime US3586839A (en) 1969-04-25 1969-04-25 Interpolative function generator having a pair of digital-to-analog converters connected in summing relation

Country Status (1)

Country Link
US (1) US3586839A (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3772563A (en) * 1972-11-09 1973-11-13 Vector General Vector generator utilizing an exponential analogue output signal
US3930896A (en) * 1973-05-18 1976-01-06 Tatsuta Densen Kabushiki Kaisha Method for producing metal film resistor by electroless plating
US4238831A (en) * 1978-09-01 1980-12-09 Westinghouse Air Brake Company Pulse interpolation method and apparatus
WO1991018365A1 (en) * 1990-05-16 1991-11-28 Hi-Med Instruments Limited Method and apparatus for generating an analogue signal from an encoded digital signal

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3772563A (en) * 1972-11-09 1973-11-13 Vector General Vector generator utilizing an exponential analogue output signal
US3930896A (en) * 1973-05-18 1976-01-06 Tatsuta Densen Kabushiki Kaisha Method for producing metal film resistor by electroless plating
US4238831A (en) * 1978-09-01 1980-12-09 Westinghouse Air Brake Company Pulse interpolation method and apparatus
WO1991018365A1 (en) * 1990-05-16 1991-11-28 Hi-Med Instruments Limited Method and apparatus for generating an analogue signal from an encoded digital signal

Similar Documents

Publication Publication Date Title
US3633017A (en) Digital waveform generator
US2775727A (en) Digital to analogue converter with digital feedback control
US11132176B2 (en) Non-volatile computing method in flash memory
US4020485A (en) Non-linear digital-to-analog converter for servo circuit
US3373273A (en) Analog function generator including means for multivariable interpolation
US3484589A (en) Digital-analog multiplier
US3727037A (en) Variable increment digital function generator
US3080555A (en) Function generator
US12046283B2 (en) Compute-in-memory array and module, and data computing method
US3586839A (en) Interpolative function generator having a pair of digital-to-analog converters connected in summing relation
US3243582A (en) Computation unit for analog computers
US3311910A (en) Electronic quantizer
US3183342A (en) Hybrid arithmetic unit
US3678258A (en) Digitally controlled electronic function generator utilizing a breakpoint interpolation technique
US3506810A (en) Digital controlled function generator including a plurality of diode segment generators connected in parallel
US3480767A (en) Digitally settable electronic function generator using two-sided interpolation functions
US3921163A (en) Alpha-numerical symbol display system
US3165729A (en) Crt display system having logic circuits controlled by weighted resistors in the deflection circuitry
US3217151A (en) Non-linear element for an analog computer
US2970306A (en) Digital to analogue decoder circuits
US3562743A (en) Non-linear decoder and a non-linear encoder employing the same
CA1114509A (en) Digital to analog resolver converter
US3729625A (en) Segmented straight line function generator
US3601586A (en) Thermal calculator
US3281832A (en) Digital to analog conversion apparatus