US20230253862A1 - Semiconductor device and motor driving system - Google Patents
Semiconductor device and motor driving system Download PDFInfo
- Publication number
- US20230253862A1 US20230253862A1 US18/005,275 US202118005275A US2023253862A1 US 20230253862 A1 US20230253862 A1 US 20230253862A1 US 202118005275 A US202118005275 A US 202118005275A US 2023253862 A1 US2023253862 A1 US 2023253862A1
- Authority
- US
- United States
- Prior art keywords
- leads
- lead
- semiconductor device
- sense
- sensing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 256
- 229910052751 metal Inorganic materials 0.000 claims abstract description 179
- 239000002184 metal Substances 0.000 claims abstract description 179
- 238000007789 sealing Methods 0.000 claims abstract description 33
- 230000008878 coupling Effects 0.000 claims description 29
- 238000010168 coupling process Methods 0.000 claims description 29
- 238000005859 coupling reaction Methods 0.000 claims description 29
- 239000011347 resin Substances 0.000 claims description 25
- 229920005989 resin Polymers 0.000 claims description 25
- 238000012360 testing method Methods 0.000 description 52
- 238000005516 engineering process Methods 0.000 description 21
- 238000000034 method Methods 0.000 description 19
- 238000010998 test method Methods 0.000 description 19
- 238000010586 diagram Methods 0.000 description 11
- 230000008569 process Effects 0.000 description 9
- 230000006870 function Effects 0.000 description 8
- 239000000463 material Substances 0.000 description 8
- 230000036413 temperature sense Effects 0.000 description 7
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 5
- 229910052802 copper Inorganic materials 0.000 description 5
- 239000010949 copper Substances 0.000 description 5
- 238000007689 inspection Methods 0.000 description 5
- 239000003990 capacitor Substances 0.000 description 4
- 230000005669 field effect Effects 0.000 description 4
- 238000004891 communication Methods 0.000 description 3
- 239000004020 conductor Substances 0.000 description 3
- 238000012937 correction Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 238000009499 grossing Methods 0.000 description 3
- 238000007373 indentation Methods 0.000 description 3
- SQMWSBKSHWARHU-SDBHATRESA-N n6-cyclopentyladenosine Chemical compound O[C@@H]1[C@H](O)[C@@H](CO)O[C@H]1N1C2=NC=NC(NC3CCCC3)=C2N=C1 SQMWSBKSHWARHU-SDBHATRESA-N 0.000 description 3
- 230000007935 neutral effect Effects 0.000 description 3
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- WABPQHHGFIMREM-UHFFFAOYSA-N lead(0) Chemical group [Pb] WABPQHHGFIMREM-UHFFFAOYSA-N 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 238000013139 quantization Methods 0.000 description 2
- 229910000679 solder Inorganic materials 0.000 description 2
- 229910000640 Fe alloy Inorganic materials 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 230000003321 amplification Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000010348 incorporation Methods 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000003698 laser cutting Methods 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 238000012544 monitoring process Methods 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 238000005086 pumping Methods 0.000 description 1
- 230000008929 regeneration Effects 0.000 description 1
- 238000011069 regeneration method Methods 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
- 239000000725 suspension Substances 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
- 229910052720 vanadium Inorganic materials 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R1/00—Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
- G01R1/20—Modifications of basic electric elements for use in electric measuring instruments; Structural combinations of such elements with such instruments
- G01R1/203—Resistors used for electric measuring, e.g. decade resistors standards, resistors for comparators, series resistors, shunts
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02K—DYNAMO-ELECTRIC MACHINES
- H02K11/00—Structural association of dynamo-electric machines with electric components or with devices for shielding, monitoring or protection
- H02K11/20—Structural association of dynamo-electric machines with electric components or with devices for shielding, monitoring or protection for measuring, monitoring, testing, protecting or switching
- H02K11/27—Devices for sensing current, or actuated thereby
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R19/00—Arrangements for measuring currents or voltages or for indicating presence or sign thereof
- G01R19/0092—Arrangements for measuring currents or voltages or for indicating presence or sign thereof measuring current only
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49517—Additional leads
- H01L23/4952—Additional leads the additional leads being a bump or a wire
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02P—CONTROL OR REGULATION OF ELECTRIC MOTORS, ELECTRIC GENERATORS OR DYNAMO-ELECTRIC CONVERTERS; CONTROLLING TRANSFORMERS, REACTORS OR CHOKE COILS
- H02P21/00—Arrangements or methods for the control of electric machines by vector control, e.g. by control of field orientation
- H02P21/22—Current control, e.g. using a current control loop
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02P—CONTROL OR REGULATION OF ELECTRIC MOTORS, ELECTRIC GENERATORS OR DYNAMO-ELECTRIC CONVERTERS; CONTROLLING TRANSFORMERS, REACTORS OR CHOKE COILS
- H02P27/00—Arrangements or methods for the control of AC motors characterised by the kind of supply voltage
- H02P27/04—Arrangements or methods for the control of AC motors characterised by the kind of supply voltage using variable-frequency supply voltage, e.g. inverter or converter supply voltage
- H02P27/06—Arrangements or methods for the control of AC motors characterised by the kind of supply voltage using variable-frequency supply voltage, e.g. inverter or converter supply voltage using dc to ac converters or inverters
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R35/00—Testing or calibrating of apparatus covered by the other groups of this subclass
- G01R35/005—Calibrating; Standards or reference devices, e.g. voltage or resistance standards, "golden" references
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
Definitions
- the present disclosure relates to semiconductor devices and motor driving systems.
- Known motor driving systems include a three-phase motor, an inverter circuit that supplies each coil of the three-phase motor with a coil current, and a motor control device that controls the rotation of the three-phase motor by controlling the inverter circuit based on the result of sensing of the coil current of each phase.
- the motor control device is often configured as a semiconductor device (what is called a motor driver IC) having a semiconductor integrated circuit housed in a package.
- a sense resistor (with a resistance value of about 10 m ⁇ ) for sensing the coil current and feed the semiconductor device, from outside, with a signal indicating the voltage across the sense resistor.
- Patent Document 1 JP-A-2017-139892
- a sense resistor may be incorporated in the semiconductor device but, in cases where the current to be sensed is high (e.g., 10 A or over 10 A), that is not easy to implement because of the heat and the like to be coped with.
- the present disclosure relates to a semiconductor device that enables satisfactory current sensing by use of a resistive component within a package, and also relates to a motor driving system that employs such a semiconductor device.
- a semiconductor device includes: a semiconductor chip on which a semiconductor integrated circuit is formed; a plurality of leads disposed around the semiconductor chip; two or more chip-directed wires connecting two or more leads included in the plurality of leads to the semiconductor chip; and a package including a sealing resin and sealing the semiconductor chip, the plurality of leads, and the two or more chip-directed wires such that part of each of the plurality of leads is exposed out of the sealing resin.
- the semiconductor integrated circuit includes: a current sensing circuit configured to sense a sensing target current flowing through a sense resistor based on the voltage drop across the sense resistor; and a main circuit configured to perform predetermined operation based on the result of sensing of the sensing target current.
- the plurality of leads include a first lead and a second lead connected to one end and the other end, respectively, of the sense resistor.
- the sense resistor is formed by use of a sensing metal member that connects between the first and second leads within the package without passing via the semiconductor chip. (A first configuration.)
- FIG. 1 is an overall configuration diagram of a motor driving system according to a first embodiment of the present disclosure.
- FIG. 2 is a diagram showing a semiconductor device mounted on a circuit board in connection with the first embodiment of the present disclosure.
- FIG. 3 is a diagram showing an example of the internal configuration of the current sensing circuit in FIG. 1 .
- FIG. 4 is an exterior perspective view of a semiconductor device as seen from obliquely above in connection with the first embodiment of the present disclosure.
- FIG. 5 is a plan view of a semiconductor device as seen from below in connection with the first embodiment of the present disclosure.
- FIG. 6 is an exterior perspective view of a semiconductor device as seen from obliquely below in connection with the first embodiment of the present disclosure.
- FIG. 7 is a sectional view of a semiconductor device according to the first embodiment of the present disclosure.
- FIG. 8 is a transparent plan view of a semiconductor device according to the first embodiment of the present disclosure.
- FIG. 9 is a plan view of a die pad according to the first embodiment of the present disclosure.
- FIG. 10 A is a transparent plan view of a semiconductor device in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure (with one sense wire).
- FIG. 10 B is a transparent plan view of a semiconductor device in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure (with one sense wire).
- FIG. 11 is a transparent plan view of a semiconductor device in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure (with focus on external terminals).
- FIG. 12 is a diagram showing the relationship of a sense wire with two leads in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure.
- FIG. 13 is a transparent plan view of a semiconductor device in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure (with two sense wires).
- FIG. 14 is a transparent plan view of a semiconductor device in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure (with three sense wires).
- FIG. 15 is a diagram showing the relationship of external terminals of a semiconductor device with wiring patterns on a circuit board in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure.
- FIG. 16 is a flow chart of a test procedure in connection with Practical Example EX1_2 belonging to the first embodiment of the present disclosure.
- FIG. 17 is a diagram showing the relationship among a test circuit board, a socket, and a semiconductor device in a test procedure in connection with Practical Example EX1_2 belonging to the first embodiment of the present disclosure.
- FIG. 18 is a plan view of leads in connection with Practical EX1_3 belonging to the first embodiment of the present disclosure.
- FIG. 19 is a diagram showing two leads connected tougher by two sense wires in connection with Practical Example EX1_3 belonging to the first embodiment of the present disclosure.
- FIG. 20 is a diagram showing two leads connected tougher by four sense wires in connection with Practical Example EX1_3 belonging to the first embodiment of the present disclosure.
- FIG. 21 is a plan view of and around a plurality of leads involved in current sensing, for contrasting with the first embodiment.
- FIG. 22 is a plan view of and around a plurality of leads involved in current sensing, showing the flows of currents, for contrasting with the first embodiment.
- FIG. 23 is a plan view of and around a plurality of leads involved in current sensing, showing the flows of currents, in connection with Practical EX1_4 belonging to the first embodiment of the present disclosure.
- FIG. 24 is a transparent plan view of a semiconductor device in connection with a second embodiment of the present disclosure.
- FIG. 25 is a transparent plan view of a semiconductor device in connection with a third embodiment of the present disclosure.
- FIG. 26 is a plan view of two leads and a coupling metal part in connection with the third embodiment of the present disclosure.
- FIG. 27 is a transparent plan view of a modified semiconductor device in connection with the third embodiment of the present disclosure.
- Ground refers to a reference conductor at a reference potential of 0 V (zero volts), or to a potential of 0 V itself.
- a reference conductor is formed of an electrically conductive material such as metal.
- a potential of 0 V is occasionally referred to as a ground potential.
- any voltage mentioned with no particular reference mentioned is a potential relative to the ground.
- Level denotes the level of a potential, and for any signal or voltage, “high level” has a higher potential than “low level”.
- any transistor configured as an FET which can be a MOSFET
- “on state” refers to a state where the drain-source channel of the transistor is conducting
- “off state” refers to a state where the drain-source channel of the transistor is not conducting (cut off). Similar definitions apply for any transistor that is not classified as an FET.
- any MOSFET can be understood to be an enhancement MOSFET.
- MOSFET is an abbreviation of “metal-oxide-semiconductor field-effect transistor”. For any transistor, its being in the on or off state is occasionally expressed simply as its being on or off respectively.
- FIG. 1 shows an overall configuration of a motor driving system SYS according to the first embodiment.
- the motor driving system SYS includes a semiconductor device 10 that functions as a motor control device, an inverter circuit 20 , a three-phase motor 30 , and a host circuit 40 that is configured with an MPU (microprocessor unit) or the like.
- MPU microprocessor unit
- the three-phase motor 30 is a three-phase brushless synchronous motor that has star-connected three-phase coils L[ 1 ], L[ 2 ], and L[ 3 ].
- the coils L[ 1 ], L[ 2 ], and L[ 3 ] correspond to U-, V-, and W-phase coils respectively, and in this embodiment the U, V, and W phases are referred to as a first, a second, and a third phase respectively.
- the first, second, and third phases share a common circuit configuration.
- any circuit, element, physical quantity, or the like that is identified by a symbol suffixed with “[i]” is that circuit, element, physical quantity, or the like for the ith phase.
- the three-phase motor 30 has a stator and a rotor, with the latter fitted with a permanent magnet.
- the stator has coils L[ 1 ], L[ 2 ], and L[ 3 ].
- One terminal of the coil L[ 1 ] is connected across an external wiring WR O [ 1 ] to each of external terminals OUT O [ 1 ], SNS N [ 1 ], and OUT MNT [ 1 ], which will be described later.
- One terminal of the coil L[ 2 ] is connected across an external wiring WR O [ 2 ] to each of external terminals OUT O [ 2 ], SNS N [ 2 ], and OUT MNT [ 2 ], which will be described later.
- One terminal of the coil L[ 3 ] is connected across an external wiring WR O [ 3 ] to each of external terminals OUT O [ 3 ], SNS N [ 3 ], and OUT MNT [ 3 ], which will be described later.
- the other terminals of the coils L[ 1 ] to L[ 3 ] are connected together at a neutral point NP.
- the external wirings WR O [ 1 ] to WR O [ 3 ], and also the external wirings WR IN [ 1 ] to WR IN [ 3 ] described later, are wiring provided outside the semiconductor device 10 , and include wiring patterns on a circuit board (the circuit board SUB described later) on which the semiconductor device 10 is to be mounted.
- FIG. 2 shows the circuit board SUB with the semiconductor device 10 mounted on it. Note however that, in FIG. 2 , except the semiconductor device 10 the components mounted on the circuit board SUB are omitted from illustration and so are the wiring patterns on it.
- coil currents IL[ 1 ], IL[ 2 ], and IL[ 3 ] The currents that flow through the coils L[ 1 ], L[ 2 ], and L[ 3 ] will be referred to as coil currents IL[ 1 ], IL[ 2 ], and IL[ 3 ] respectively. If the regeneration of electric power by the three-phase motor 30 is ignored, the coil currents IL[ 1 ], IL[ 2 ], and IL[ 3 ] flow respectively from the external terminals OUT O [ 1 ], OUT O [ 2 ], and OUT O [ 3 ] to the neutral point NP. In the following description, unless otherwise stated, it is assumed that the coil current IL[i] flows from the external terminal OUT O [i] to the neutral point NP.
- the semiconductor device 10 is fabricated by housing and sealing a semiconductor chip having a semiconductor integrated circuit formed on it in a package formed of sealing resin.
- the semiconductor device 10 has a plurality of external terminals provided so as to be exposed out of its package.
- the plurality of external terminals mentioned above include external terminals CP 1 and CP 2 for charge pumping, external terminals P VCP and P VM for application of a supply voltage, external terminals OUT IN [ 1 ] to OUT IN [ 3 ] and OUT O [ 1 ] to OUT O [ 3 ] for passage of coil currents, external terminals SNS P [ 1 ] to SNS P [ 3 ] and SNS N [ 1 ] to SNS N [ 3 ] for sensing of the coil currents, external terminals OUT MNT [ 1 ] to OUT MNT [ 3 ] for monitoring of coil terminal voltages, external terminals P HG [ 1 ] to P HG [ 3 ] and P LG [ 1 ] to P LG [ 3 ] for output of gate signals, and an external terminal P GND as a ground terminal.
- the external terminal P GND is connected to the ground.
- the plurality of external terminals mentioned above also include a group of terminals for communication which includes two or more external terminals, and via this group of terminals for communication, communication is conducted between the semiconductor device 10 (the control circuit 120 described below) and the host circuit 40 .
- the semiconductor device 10 may further include any other external terminals.
- the inverter circuit 20 includes a first-phase half-bridge circuit 210 [ 1 ], a second-phase half-bridge circuit 210 [ 2 ], and a third-phase half-bridge circuit 210 [ 3 ] and, under the control of the semiconductor device 10 , supplies the coils L[ 1 ] to L[ 3 ] with the coil currents IL[ 1 ] to IL[ 3 ].
- the half-bridge circuits 210 [ 1 ], 210 [ 2 ], and 210 [ 3 ] each include a high-side transistor and a low-side transistor connected in series between a line to which a supply voltage VM is applied and the ground.
- the supply voltage VM is a predetermined positive direct-current voltage.
- the high-side and low-side transistors are each configured as an N-channel MOSFET (metal-oxide-semiconductor field-effect transistor).
- the high-side and low-side transistors in the half-bridge circuit 210 [i] will be identified by MH[i] and ML[i] respectively.
- the drain of the high-side transistor MH[i] is connected to a power terminal to which the supply voltage VM is applied, and is fed with the supply voltage VM.
- the source of the high-side transistor MH[i] and the drain of the low-side transistor ML[i] are connected together at a node ND[i].
- the source of the low-side transistor ML[i] is connected to the ground.
- connection node ND[ 1 ] between the transistors MH[ 1 ] and ML[ 1 ] is connected across the external wiring WR IN [ 1 ] to each of the external terminals OUT IN [ 1 ] and SNS P [ 1 ].
- the connection node ND[ 2 ] between the transistors MH[ 2 ] and ML[ 2 ] is connected across the external wiring WR IN [ 2 ] to each of the external terminals OUT IN [ 2 ] and SNS P [ 2 ].
- the connection node ND[ 3 ] between the transistors MH[ 3 ] and ML[ 3 ] is connected across the external wiring WR IN [ 3 ] to each of the external terminals OUT IN [ 3 ] and SNS P [ 3 ].
- the semiconductor device 10 incudes a current sensing circuit 110 , a control circuit 120 , a pre-driver circuit 130 , an internal power supply circuit 140 , a charge-pump circuit 150 , a calibration data holder 160 , and sense resistors R SNS [ 1 ], R SNS [ 2 ], and R SNS [ 3 ].
- the external terminal P VM is fed with the supply voltage VM from outside the semiconductor device 10 .
- a capacitor C CPA is provided between the external terminals P VCP and P VM
- a capacitor C CPB is provided between the external terminals CP 1 and CP 2 .
- the charge-pump circuit 150 is connected to the external terminals CP 1 , CP 2 , P VCP , and P VM , and generates a supply voltage VCP by boosting (stepping up) the supply voltage VM using the capacitors C CPA and C CPB .
- the supply voltage VCP is a direct-current voltage higher (e.g., 5 V higher) than the supply voltage VM.
- a voltage corresponding to the potential difference between the supply voltages VM and VCP is applied across the C CPA , so that the supply voltage VCP appears at the external terminal P VCP .
- the internal power supply circuit 140 generates one or more internal supply voltages based on the supply voltage VM.
- the circuits within the semiconductor device 10 operate based on the internal supply voltage.
- the sense resistor R SNS [i] is a resistor provided within the semiconductor device 10 for the sensing of the coil current IL[i]. Accordingly, one and the other terminals of the sense resistor R SNS [ 1 ] are connected to the external terminals OUT IN [ 1 ] and OUT O [ 1 ] respectively, one and the other terminals of the sense resistor R SNS [ 2 ] are connected to the external terminals OUT IN [ 2 ] and OUT O [ 2 ] respectively, and one and the other terminals of the sense resistor R SNS [ 3 ] are connected to the external terminals OUT IN [ 3 ] and OUT O [ 3 ] respectively.
- the external terminals OUT IN [ 1 ] and SNS P [ 1 ] are short-circuited together by part of the external wiring WR IN [ 1 ], and the external terminals OUT O [ 1 ] and SNS N [ 1 ] are short-circuited together by part of the external wiring WR O [ 1 ].
- the external terminals OUT IN [i] and SNS P [i] are short-circuited together by part of the external wiring WR IN [i]
- the external terminals OUT O [i] and SNS N [i] are short-circuited together by part of the external wiring WR O [i].
- the current sensing circuit 110 is connected to the external terminals SNS P [ 1 ] to SNS P [ 3 ] and SNS N [ 1 ] to SNS N [ 3 ]; it senses the coil current IL[ 1 ] based on the voltage between the external terminals SNS P [ 1 ] and SNS N [ 1 ], senses the coil current IL[ 2 ] based on the voltage between the external terminals SNS P [ 2 ] and SNS N [ 2 ], and senses coil current IL[ 3 ] based on the voltage between the external terminal SNS P [ 3 ] and SNS N [ 3 ].
- Sensing the coil current IL[i] denotes sensing the current value of the coil current IL[i].
- the current values of the coil currents IL[ 1 ], IL[ 2 ], and IL[ 3 ] as detected by the current sensing circuit 110 will be referred to as the detected current values VAL_IL[ 1 ], VAL_IL[ 2 ], and VAL_IL[ 3 ] respectively.
- a signal IL_DET indicating the detected current values VAL_IL[ 1 ], VAL_IL[ 2 ], and VAL_IL[ 3 ] is fed from the current sensing circuit 110 to the control circuit 120 .
- the signal IL_DET is generated with reference to calibration information held in the calibration data holder 160 . The calibration information will be described later.
- the current sensing circuit 110 is composed of, for example as shown in FIG. 3 , a current sensor 111 [ 1 ] and an ADC 112 [ 1 ] for the first phase, a current sensor 111 [ 2 ] and an ADC 112 [ 2 ] for the second phase, and a current sensor 111 [ 3 ] and an ADC 112 [ 3 ] for the third phase.
- the current sensor 111 [i] is connected to the external terminals SNS P [i] and SNS N [i], and outputs an analog signal SA[i] as an analog voltage signal with a voltage value proportional to the voltage (potential difference) between the external terminals SNS P [i] and SNS N [i].
- the current sensor 111 [i] can be configured with an amplification circuit including an operational amplifier.
- the ADC 112 [i] is an analog-digital converter, and performs analog-digital conversion on the analog signal S A [i] to generate a digital signal S D [i].
- the digital signal S D [i] has a signal value proportional to the voltage (potential difference) between the external terminals SNS P [i] and SNS N [i], and the signal value of the digital signal S D [i] corresponds to the detected current value VAL_IL[i].
- VAL_IL[i In the configuration example in FIG.
- three analog-digital converters (i.e., the ADC 112 [ 1 ] to 112 [ 3 ]) generate the digital signals S D [ 1 ] to S D [ 3 ]; instead, the current sensing circuit 110 may include only one analog-digital converter, and this analog-digital converter can be operated on a time-shared basis so that, from the analog signals S A [ 1 ] to S A [ 3 ], the one analog-digital converter generates the digital signals S D [ 1 ] to S D [ 3 ].
- the control circuit 120 Based on the signal IL_DET and also a motor driving instruction signal fed from the host circuit 40 , the control circuit 120 generates a driving control signal DRV for driving the three-phase motor 30 to rotate, and feeds the generated driving control signal DRV to the pre-driver circuit 130 .
- the pre-driver circuit 130 is connected to the external terminals OUT MNT [ 1 ] to OUT MNT [ 3 ], P HG [ 1 ] to P HG [ 3 ], P LG [ 1 ] to P LG [ 3 ], and P GND .
- the external terminals OUT MNT [ 1 ] to OUT MNT [ 3 ] are connected, respectively, across the external wirings WR O [ 1 ] to WR O [ 3 ] to one ends of the coils L[ 1 ] to L[ 3 ].
- the external terminals P HG [ 1 ] to P HG [ 3 ] and P LG [ 1 ] to P LG [ 3 ] are connected, respectively, across other external wirings (not illustrated)to the gates of the transistors MH[ 1 ] to MH[ 3 ] and ML[ 1 ] to ML[ 3 ].
- the pre-driver circuit 130 while referring to the voltages at the external terminal OUT MNT [ 1 ] to OUT MNT [ 3 ], generates the gate signals HG[ 1 ] to HG[ 3 ] and LG[ 1 ] to LG[ 3 ] based on the driving control signal DRV, and feeds the gate signals HG[ 1 ] to HG[ 3 ] and LG[ 1 ] to LG[ 3 ] to the gates of the transistors MH[ 1 ] to MH[ 3 ] and ML[ 1 ] to ML[ 3 ] respectively, thereby to turn on and off those transistors individually.
- the gate signals HG[ 1 ] to HG[ 3 ] and LG[ 1 ] to LG[ 3 ] each take, as its signal level, either a high level or a low level. Note however that the potential of the high level, and also the potential of the low level, differs among the gate signals HG[i] and LG[i]. Turning the gate signal HG[i] to the high level turns the transistor MH[i] on, and turning the gate signal HG[i] to the low level turns the transistor MH[i] off. A similar description applies to the relationship between the gate signal LG[i] and the transistor ML[i]. Incidentally, a high-level gate signal HG[i] is generated using the supply voltage VCP.
- the control circuit 120 can perform vector control on the three-phase motor 30 based on the detected current values VAL_IL[ 1 ], VAL_IL[ 2 ] and VAL_IL[ 3 ] such that the three-phase motor 30 rotates at a rotation speed specified by the motor driving instruction signal or such that the three-phase motor 30 produces the torque specified by the motor driving instruction signal.
- the driving control signal DRV for achieving such vector control is fed to the pre-driver circuit 130 and thereby, for example, the three-phase motor 30 is driven with sinusoidal waves.
- the semiconductor device 10 has what is called a QFN (quad-flat no-leads) package.
- the semiconductor device 10 may have any type of package.
- “package” denotes the package of the semiconductor device 10 .
- a three-dimensional rectangular coordinate system is assumed that expands along three mutually orthogonal X, Y, and Z axes, with the direction pointing from the negative to positive side along Z axis taken as the upward direction and the direction opposite to it as the downward direction.
- the plane parallel to X and Y axes is referred to as XY plane
- the plane parallel to Y and Z axes is referred to as YZ plane
- the plane parallel to Z and X axes is referred to as ZX plane.
- the package has, as its exterior shape, the shape of a rectangular parallelepiped, and the rectangular parallelepiped as the exterior shape of the package has a top face SF 1 and a bottom face SF 2 parallel to XY plane and four side faces SF 3 .
- the top face SF 1 and the bottom face SF 2 are two faces that lie opposite each other, with the top face SF 1 located on the positive side of the bottom face SF 2 along Z axis.
- the four side faces SF 3 consist of two side faces SF 3 that are parallel to YZ plane and that lie opposite each other and two side faces SF 3 that are parallel to ZX plane and that lie opposite each other.
- FIG. 4 is an exterior perspective view of the semiconductor device 10 as the top face SF 1 and two side faces SF 3 are viewed from the positive side along Z axis.
- FIG. 5 is a plan view of the semiconductor device 10 as the bottom face SF 2 is viewed from the negative side along Z axis.
- FIG. 6 is an exterior perspective view of the semiconductor device 10 as the bottom face SF 2 and two side faces SF 3 are viewed from the negative side along Z axis.
- the package has a rectangular exterior shape, and the four sides of this rectangular shape will be referred to as sides SD 1 to SD 4 (see FIG. 5 ).
- Sides SD 1 and SD 2 are two sides that lie opposite each other and are both parallel to Y axis.
- Sides SD 3 and SD 4 are two sides that lie opposite each other and are both parallel to X axis.
- the symbol “ET” indicates an external terminal provided on the semiconductor device 10 .
- the semiconductor device 10 is assumed to have 32 external terminals ET. Note however that a semiconductor device 10 according to the present disclosure may have any number of external terminals ET.
- FIGS. 4 to 6 to avoid complicated illustration, only part of the external terminals are indicated by the symbol “ET”.
- the total of 32 external terminals ET divide into a first external terminal row disposed along side SD 1 , a second external terminal row disposed along side SD 2 , a third external terminal row disposed along side SD 3 , and a fourth external terminal row disposed along side SD 4 , each external terminal row having eight external terminals ET.
- the external terminals ET are disposed at equal intervals.
- Each external terminal ET is a metal terminal exposed out of the package, and is exposed mainly on the bottom face SF 2 .
- each external terminal ET in the first external terminal row is exposed out of the package on the bottom face SF 2 to reach the side face SF 3 corresponding to side SD 1
- each external terminal ET in the second external terminal row is exposed out of the package on the bottom face SF 2 to reach the side face SF 3 corresponding to side SD 2 .
- a similar description applies to each external terminal ET in the third and fourth external terminal rows.
- 26 external terminals ET are assigned to the following external terminals shown in FIG.
- FIG. 7 is a sectional view of the semiconductor device 10 cut along section line A-A shown in FIG. 4 (i.e., a sectional view of the semiconductor device 10 cut on a sectional plane parallel to ZX plane). Note however that FIG. 7 is a schematic sectional view showing the positions relative to each other of the elements constituting the semiconductor device 10 , and in practice the elements may have shapes different than illustrated there.
- the semiconductor device 10 includes a semiconductor chip 510 , a die pad 520 that supports the semiconductor chip 510 , a plurality of leads 530 , a plurality of chip-directed wires 540 for connecting (electrically connecting) between the semiconductor chip 510 and the plurality of leads 530 , and a sealing resin 550 .
- the wires 540 correspond to what is generally called bonding wires, but here, for clear distinction from the sense wires described later, are referred to as chip-directed wires.
- the sealing resin 550 is an insulating material that seals all together the semiconductor chip 510 , the die pad 520 , the leads 530 , and the chip-directed wires 540 as well as the sensing metal members described later (specifically, sense wires 560 and the like; not illustrated in FIG. 7 ).
- the sealing resin 550 constitutes the package of the semiconductor device 10 .
- the package is so formed that part of each of the leads 530 is exposed out of the sealing resin 550 .
- each lead 530 is exposed over the whole or part of its bottom face 531 on the bottom face of the sealing resin 550 (hence the bottom face SF 2 of the package), and each lead 530 is exposed over the whole or part of its side face 532 on a side face of the sealing resin 550 (hence a side face SF 3 of the package).
- the semiconductor chip 510 is a component in which a semiconductor integrated circuit is formed on a semiconductor substrate, and the semiconductor integrated circuit in the semiconductor chip 510 constitutes the various circuits within the semiconductor device 10 , including the blocks 110 , 120 , 130 , 140 , 150 , and 160 .
- the sense resistors R SNS [ 1 ] to R SNS [ 3 ] are formed outside the semiconductor chip 510 .
- the semiconductor chip 510 is die-bonded on the die pad 520 with the face of the semiconductor chip 510 on which the functional elements are formed (i.e., the top face) pointing up.
- a plurality of pads are formed by exposing parts of a wiring layer out of a surface protection layer. To each pad is connected the corresponding lead 530 via a chip-directed wire 540 . That is, the semiconductor chip 510 and the plurality of lead 530 are connected together via the plurality of chip-directed wires 540 . Needless to say, connection via a chip-directed wire 540 , or by a chip-directed wire 540 , is electrical connection.
- the die pad 520 is formed of a thin metal sheet of which the thickness direction runs along Z axis.
- the entire die pad 520 is sealed in the sealing resin 550 ; instead, the semiconductor device 10 may be configured such that the bottom face of the die pad 520 is exposed on the bottom face of the sealing resin 550 (hence the bottom face SF 2 of the package). In that case, a stopper (not illustrated) is formed on the die pad 520 to prevent the die pad 520 from coming out of the sealing resin 550 .
- FIG. 8 is a see-through plan view, with the sealing resin 550 assumed to be transparent, of the semiconductor chip 510 , the die pad 520 , and the leads 530 (in reality, the sealing resin 550 is opaque). Note that the see-through plan view of FIG. 8 shows the semiconductor device 10 as viewed from the positive side along Z axis. In FIG. 8 , the elements other than the semiconductor chip 510 , the die pad 520 , and the leads 530 are omitted from illustration. The outermost square in FIG. 8 represents the outline of the package. In FIG. 8 , to avoid complicated illustration, only part of the leads 530 are indicated by the reference sign “ 530 ”.
- the semiconductor chip 510 and the die pad 520 each have a generally rectangular shape as seen in a plan view.
- the die pad 520 has, in addition to a main part 521 in a rectangular shape as seen in a plan view, a total of four suspension leads 522 extending from the corners of the rectangular shape to the corresponding corners of the package.
- the rectangular shape of the die pad 520 is larger than the rectangular shape of the semiconductor chip 510 , and the entire semiconductor chip 510 lies on the top face of the die pad 520 .
- seeing an object in a plan view means seeing the object from above along Z axis.
- the leads 530 are provided on the positive side along X axis, another eight are provided on the negative side along X axis, another eight are provided on the positive side along Y axis, and the other eight are provided on the negative side along Y axis. That is, the total of 32 leads 530 are disposed in a manner distributed around the semiconductor chip 510 and hence the die pad 520 .
- the total of 32 leads 530 divide into a first lead row disposed along side SD 1 , a second lead row disposed along side SD 2 , a third lead row disposed along side SD 3 , and a fourth lead row disposed along side SD 4 , each lead row having eight leads 530 .
- the eight leads 530 are disposed at equal intervals.
- Each lead 530 is composed of a metal part embedded in the package and a metal part exposed out of the package, with the former metal part referred to as an inner lead and the latter metal part as an outer lead.
- the outer lead functions as the corresponding metal terminal ET.
- outer leads protrude out of the package as pin-form metal terminals ET.
- the eight lead 530 forming the first lead row constitute the eight external terminals ET forming the first external terminal row
- the eight lead 530 forming the second lead row constitute the eight external terminals ET forming the second external terminal row.
- Each lead 530 is configured as a thin metal sheet of which the thickness direction runs along Z axis. While in FIG. 8 each lead 530 has a generally rectangular shape as seen in a plan view, it may have any other shape as seen in a plan view.
- the leads 530 are made of copper.
- the leads 530 may be made of any metal other than copper.
- the leads 530 may be formed of what is called 42-alloy (an alloy of iron with nickel).
- the die pad 520 can be formed of the same material as the leads 530 .
- Each lead 530 has a stopper 533 formed on it to prevent the lead 530 from coming out of the package (see FIG. 7 ). Though not expressly illustrated in FIGS. 7 and 8 , each lead 530 has a solder-wettable metal-plated layer formed on its exposed part.
- the chip-directed wires 540 are metal wires formed of gold, aluminum, or copper.
- each chip-directed wire 540 one end is connected to a given pad on the semiconductor chip 510 and the other end is connected to a given position on a given lead 530 so that the given pad and the given lead 530 are electrically connected together via the chip-directed wire 540 .
- the connection point between the lead 530 and the chip-directed wire 540 i.e., the point at which the chip-directed wire 540 is wire-bonded to the lead 530 ) lies on an inner lead.
- the first embodiment includes Practical Examples EX1_1 to EX1_6 described below. Each practical example deals with a distinctive configuration with respect to the sense resistors R SNS [ 1 ] to R SNS [ 3 ] in FIG. 1 . Unless otherwise stated or unless inconsistent, any features described above in connection with the first embodiment are applicable to Practical Examples EX1_1 to EX1_6 described below. For any feature of any practical example that contradicts what has been described above in connection with the first embodiment, the description of that feature given in connection with that practical example can prevail. Among Practical Examples EX1_1 to EX1_6, unless inconsistent, any feature described in connection with one practical example is applicable to any other practical example (i.e., any two or more of the practical examples may be combined together).
- FIG. 10 A is a see-through plan view of the semiconductor device 10 with the sealing resin 550 assumed to be transparent.
- the see-through plan view of FIG. 10 A shows the semiconductor device 10 as viewed from the positive side along Z axis.
- FIG. 10 A shows only those parts which are relevant to the description of the technology involved in Practical Example EX1_1, with some of the elements constituting the semiconductor device 10 omitted from illustration (the same applies to FIGS. 11 , 13 , and 14 referred to later).
- the outermost square represents the outline of the package (the same applies to FIGS. 11 , 13 , 14 , 25 , and 27 referred to later).
- FIG. 10 A is a see-through plan view of the semiconductor device 10 with the sealing resin 550 assumed to be transparent.
- the see-through plan view of FIG. 10 A shows the semiconductor device 10 as viewed from the positive side along Z axis.
- FIG. 10 A shows only those parts which are relevant to the description of the technology involved in Practical Example EX1_1, with some
- FIG. 10 A is an enlarged view of part of FIG. 10 A .
- the parts SHORT ac and SHORT bd indicated as hatched regions will be described later and first, with those parts SHORT ac and SHORT bd ignored, the structure of the rest will be described.
- the leads 530 a to 530 d are four mutually adjacent leads 530 provided along the side SD 1 , and are arranged in the order 530 d , 530 b , 530 a , and 530 c from the negative to positive side along Y axis. That is, the leads 530 a and 530 b are adjacent to each other, with the leads 530 a located between the leads 530 b and 530 c and with the leads 530 b located between the leads 530 a and 530 d .
- the leads 530 a to 530 d are assumed to be four leads 530 assigned to the first phase. Then, as will be understood from a comparison between FIGS.
- the leads 530 a , 530 b , 530 c , 530 d are assigned the external terminals OUT IN [ 1 ], OUT O [ 1 ], SNS P [ 1 ], and SNS N [ 1 ] respectively. That is, the lead 530 a constitutes the external terminal OUT IN [ 1 ], the lead 530 b constitutes the external terminal OUT O [ 1 ], the lead 530 c constitutes the external terminal SNS P [ 1 ], and the lead 530 d constitutes the external terminal SNS N [ 1 ].
- the leads 530 a and 530 b are connected together by a sense wire 560 within the package.
- the sense wire 560 is an example of a sensing metal member that connects between the leads 530 a and 530 b .
- the sense wire 560 is a metal wire formed of gold, aluminum, or copper.
- the sense wire 560 may be formed of the same material as a chip-directed wire 540 , and the sense wire 560 may have the same thickness (i.e., diameter on a cross-section) as a chip-directed wire 540 .
- FIG. 12 is a side view of the leads 530 a and 530 b and the sense wire 560 as viewed along X axis.
- One end of the sense wire 560 is connected to a predetermined position on the top face of the lead 530 a (hence a predetermined position on the inner lead of the lead 530 a ) and the other end of the sense wire 560 is connected to a predetermined position on the top face of the lead 530 b (hence a predetermined position on the inner lead of the lead 530 b ).
- a sense wire and a lead are connected together by well-known wire-bonding as are a chip-directed wire and a lead.
- the sense wire 560 connects between the leads 530 a and 530 b across the shortest path or a close-to-shortest path.
- the sense wire 560 is not connected at least to the semiconductor chip 510 ; it thus connects between the leads 530 a and 530 b without passing via the semiconductor chip 510 .
- connection via a sense wire 560 , or by a sense wire 560 is electrical connection.
- the leads 530 a and 530 b may be connected together by one sense wire 560 , or any number, two or more, of sense wires 560 .
- the leads 530 a and 530 b may be connected together by two sense wires 560 as shown in FIG. 13 , or the leads 530 a and 530 b may be connected together by three sense wires 560 as shown in FIG. 14 .
- the sense wires 560 may have equal lengths.
- the plurality of wires 560 may have mutually different lengths, or p sense wires 560 may have q different lengths (where p is an integer of three or more, and q is an integer of two or more but less than p).
- N A is any integer of one or more.
- FIG. 15 is a schematic plan view of part of a circuit board SUB with the semiconductor device 10 mounted on it.
- a plurality of lands having solder applied to them are formed on the circuit board SUB at wherever they are needed (in FIG. 15 , the lands are not illustrated).
- the semiconductor device 10 is placed at a position where its external terminals (the bottom faces of the leads) face the surfaces of the lands on the circuit board SUB and, with the external terminals (the bottom faces of the leads) in contact with the solder on the lands, reflow is performed, so that the semiconductor device 10 is mounted on the circuit board SUB.
- On the circuit board SUB as part of the external wires WR IN [ 1 ] shown in FIG.
- a wiring pattern WR IN [ 1 ]' is formed, and in addition, as part of the external wire WR O [ 1 ] shown in FIG. 1 , a wiring pattern WR O [ 1 ]' is formed.
- the land connected to the external terminal OUT IN [ 1 ] and the land connected to the external terminal SNS P [ 1 ] are short-circuited together by the wiring pattern WR IN [ 1 ]' on the circuit board SUB, and thereby the external terminal OUT IN [ 1 ] (hence the lead 530 a ) is short-circuited via the external wire WR IN [ 1 ]' to the external terminal SNS P [ 1 ] (hence the lead 530 c ).
- the land connected to the external terminal OUT O [ 1 ] and the land connected to the external terminal SNS N [ 1 ] are short-circuited together by the wiring pattern WR O [ 1 ]' on the circuit board SUB, and thereby the external terminal OUT O [ 1 ] (hence the lead 530 b ) is short-circuited via the external wire WR O [ 1 ]' to the external terminal SNS N [ 1 ] (hence the lead 530 d ).
- connection point 542 c between the semiconductor chip 510 and the chip-directed wire 540 c and the connection point 542 d between the semiconductor chip 510 and the chip-directed wire 540 d are connected to the current sensing circuit 110 (see FIG. 1 ) formed on the semiconductor chip 510 .
- the connection points 542 c and 542 d are points at which the chip-directed wires 540 c and 540 d , respectively, are wire-bonded to the semiconductor chip 510 .
- connection points 542 c and 542 d can, based on the potential difference between the connection points 542 c and 542 d , sense the coil current IL[ 1 ] and acquire the detected current value VAL_IL[ 1 ] mentioned above.
- the potential difference between the connection points 542 c and 542 d can be safely regarded as equal to the potential difference between the external terminals SNS P [ 1 ] and SNS N [ 1 ].
- the four leads 530 around the middle are allotted as leads 530 a to 530 d .
- any leads may be allotted as leads 530 a to 530 d .
- the leads 530 a to 530 d be disposed in the order 530 d , 530 b , 530 a , and 530 c as mentioned above.
- the lead 530 d or 530 c may be, of the eight leads 530 disposed along side SD 1 , the lead 530 at an end.
- the structure involved in the sensing of a coil current has been described with focus on the first phase
- the structure involved in the sensing of a coil current in the second phase and the structure involved in the sensing of a coil current in the third phase are similar to that for the first phase, and thus the technology described with respect to the first phase is applied to the second and third phases as well.
- the suffix “[ 1 ]” in the above description of Practical Example EX1_1 can be read as “[ 2 ]” and then the leads 530 a to 530 d can be taken as, for example, four leads 530 disposed along side SD 3 .
- the suffix “[ 1 ]” in the above description of Practical Example EX1_1 can be read as “[3]” and then the leads 530 a to 530 d can be taken as, for example, four leads 530 disposed along side SD 4 .
- the semiconductor device 10 can include three sets of leads 530 a to 530 d , with the first set of leads 530 a to 530 d assigned to the external terminal OUT IN [ 1 ], OUT O [ 1 ], SNS P [ 1 ], and SNS N [ 1 ], the second sets of leads 530 a to 530 d assigned to the external terminal OUT IN [ 2 ], OUT O [ 2 ], SNS P [ 2 ], and SNS N [ 2 ], and the third set of leads 530 a to 530 d assigned to the external terminal OUT IN [ 3 ], OUT O [ 3 ], SNS P [ 3 ], and SNS N [ 3 ].
- the first set of leads 530 a to 530 d , the second sets of leads 530 a to 530 d , and the third set of leads 530 a to 530 d are typically disposed along mutually different sides of the semiconductor device 10 . Of these 12 leads in total, two or more belonging to different sets may be disposed along the same side.
- the current sensing circuit 110 can, based on the potential difference between the leads 530 c and 530 d in the first set (the potential difference between the connection point 542 c and 542 d with respect to the first set), sense the coil current IL[ 1 ] and acquire the detected current value VAL_IL[ 1 ] mentioned above; based on the potential difference between the leads 530 c and 530 d in the second set (the potential difference between the connection point 542 c and 542 d with respect to the second set), sense the coil current IL[ 2 ] and acquire the detected current value VAL_IL[ 2 ] mentioned above; and, based on the potential difference between the leads 530 c and 530 d in the third set (the potential difference between the connection point 542 c and 542 d with respect to the third set), sense the coil current IL[ 3 ] and acquire the detected current value VAL_IL[ 3 ] mentioned above.
- a sense wire 560 has a circular cross-sectional shape, has a diameter of 30 ⁇ m in its cross-section, and is formed of copper.
- a sense wire 560 with a length of 500 ⁇ m gives one sense wire 560 a resistance value (end-to-end resistance value) of about 12.5 m ⁇ .
- the parallel resistance value of two sense wires 560 is then about 6.25 m ⁇ , and the parallel resistance value of three sense wires 560 about 4.16 m ⁇ .
- the power consumption in the sense resistor R SNS [i] of each phase is given as 14 A ⁇ 14 A ⁇ 6.25 m ⁇ 1.23, that is, about 1.23 W, and thus the total power consumption in the sense resistors R SNS [ 1 ] to R SNS [ 3 ] is about 3.7 W.
- the number of sense wires 560 i.e., the value of N A
- the diameter of sense wires 560 can be adjusted with consideration given to the balance between the accuracy required in the sensing of the coil current IL[i] and the package power.
- a sense resistor (with a resistance value of about 10 m ⁇ ) is externally connected to a semiconductor device.
- the resistance value of the sense resistor externally connected to the semiconductor device is prone to individual variation, and variation of the resistance value of the sense resistor degrades the accuracy of current sensing and hence makes it difficult to achieve desired motor control (e.g., vector control).
- the sense resistor R SNS [i] which corresponds to the sense resistor mentioned above, is formed of a sensing metal member (here, one or more sense wires 560 ) that connects leads together.
- a sensing metal member here, one or more sense wires 560
- the wires that constitute the sense resistor R SNS [i] are longer (e.g., several times), resulting in too high power consumption in the wires.
- the heat generated in the wires may have a greater effect on the semiconductor integrated circuit.
- a lead-to-lead short-circuiting technology is applied to the semiconductor device 10 of Practical Example EX1_1.
- the lead-to-lead short-circuiting technology employed in Practical Example EX1_1 permits the leads 530 a and 530 c to be short-circuited together, and permits the leads 530 b and 530 d to be short-circuited together, each pair within the package without passing via the semiconductor chip 510 .
- the semiconductor device 10 of Practical Example EX1_1 includes, as shown in FIGS.
- a short-circuiting metal member SHORT ac for short-circuiting the leads 530 a and 530 c together within the package without passing via the semiconductor chip 510
- a short-circuiting metal member SHORT bd for short-circuiting the leads 530 b and 530 d together within the package without passing via the semiconductor chip 510 .
- those short-circuiting metal members are each indicated by a hatched area.
- the short-circuiting metal member SHORT ac is a metal member that integrally couples together the leads 530 a and 530 c .
- the short-circuiting metal member SHORT ac is formed of the same material as the leads 530 a and 530 c . In FIGS.
- the lead 530 a , the short-circuiting metal member SHORT ac , and the lead 530 c can be formed of a single piece of metal sheet without any such boundaries. It can be understood that such a single piece of metal sheet forms a single lead, and this single lead forms the leads 530 a and 530 c .
- the dimension (thickness) of the short-circuiting metal member SHORT ac in the Z-axis direction may be equal to the dimension (thickness) of the leads 530 a and 530 c (in particular, in their respective metal parts 530 _p 4 ) in the Z-axis direction.
- the short-circuiting metal member SHORT bd is a metal member that integrally couples together the leads 530 b and 530 d .
- the short-circuiting metal member SHORT bd is formed of the same material as the leads 530 b and 530 d . In FIGS.
- the lead 530 b , the short-circuiting metal member SHORT bd , and the lead 530 d can be formed of a single piece of metal sheet without any such boundaries. It can be understood that such a single piece of metal sheet forms a single lead, and this single lead forms the leads 530 b and 530 d .
- the dimension (thickness) of the short-circuiting metal member SHORT bd in the Z-axis direction may be equal to the dimension (thickness) of the leads 530 b and 530 d (in particular, in their respective metal parts 530 _p 4 ) in the Z-axis direction.
- the dimension (thickness) of the short-circuiting metal members SHORT ac and SHORT bd in the Z-axis direction is significantly larger (e.g., 200 ⁇ m) than the diameter (e.g., 30 ⁇ m) of each sense wire 560 , and also the dimension (width) of the short-circuiting metal members SHORT ac and SHORT bd in the X-axis direction is significantly larger than the diameter of each sense wire 560 .
- the resistance value per unit length of each of the short-circuiting metal members SHORT ac and SHORT bd is significantly lower (negligibly low) than the resistance value per unit length of the sense resistor R SNS [i] composed of N A sense wires 560 .
- N A represents any integer of one or more.
- the dimension of each of the short-circuiting metal members SHORT ac and SHORT bd is smaller than the dimension of each sense wire 560 .
- the resistance value (e.g., about 10 ⁇ ) of each of the short-circuiting metal members SHORT ac and SHORT bd is significantly lower than the resistance value (e.g., about 5 m ⁇ ) of the sense resistor R SNS [i] composed of NA sense wires 560 .
- the significance of the provision of the short-circuiting metal members SHORT ac and SHORT bd will become clear through the description, given later, of a test procedure.
- FIG. 16 is a flow chart of a test procedure for acquiring and recording calibration information. The test procedure is built into, as part of, a pre-shipment inspection procedure of the semiconductor device 10 .
- a test circuit board SUB TSET as shown in FIG. 17 is prepared separately from the circuit board in FIG. 2 , and the semiconductor device 10 is kept in a testing state.
- the test circuit board SUB TSET is fitted with a socket SCT for mounting the semiconductor device 10 on.
- the semiconductor device 10 is mounted on the socket SCT.
- the external terminals of the semiconductor device 10 conduct to the corresponding wiring patterns on the test circuit board SUB TSET via the socket SCT (in FIG. 17 , the wiring patterns are omitted from illustration).
- Wiring patterns equivalent to the wiring patterns WR IN [i]' and WR O [i]' see FIG. 15 ; note however that, in FIG.
- test circuit board SUB TSET is formed on the test circuit board SUB TSET and, in the testing state, via the wiring patterns on the test circuit board SUB TSET , the external terminals OUT IN [i] and SNS P [i] are short-circuited together and also the external terminals OUT O [i] and SNS N [i] are short-circuited together.
- the test circuit board SUB TSET is configured so that in the testing state it can supply the sense resistor R SNS [i] of each phase in the semiconductor device 10 with the necessary current.
- step S 11 the semiconductor device 10 is mounted on the socket SCT on the test circuit board SUB TSET ; subsequently, at step S 12 , “1” is substituted in the variable i, and an advance is made to step S 13 .
- step S 13 in the testing state, the sense resistor R SNS [i] is supplied with a predetermined test current I TSET (i.e., a test current I TSET is passed between the external terminals OUT IN [i] and OUT O [i]). It is assumed that the test current I TSET is a direct current (e.g., 10 A) that flows from the external terminal OUT IN [i] to the external terminal OUT O [i]
- a test circuit within the semiconductor device 10 senses, as a voltage V TEST [i], the voltage between the external terminals SNS P [i] and SNS N [i] as observed while the sense resistor R SNS [i] is being supplied with the test current I TSET and, based on the voltage V TEST [i], acquires calibration information for the ith phase.
- the test circuit is a circuit formed on the semiconductor chip 510 , and functions significantly only in the testing state. The acquisition of calibration information for the ith phase may be achieved by coordination of the test circuit with a circuit on the test circuit board SUB TSET .
- step S 17 the calibration information for the first to third phases has been acquired.
- step S 17 the calibration information for the first to third phases is written to the calibration data holder 160 in FIG. 1 , and then the test procedure in FIG. 16 is ended. The writing of the calibration information is achieved by the test circuit, or by coordination of the test circuit with a circuit on the test circuit board SUB TSET .
- the calibration data holder 160 holds in a non-volatile manner the calibration information for the first to third phases written to it at step S 17 .
- the calibration data holder 160 is configured with a non-volatile memory (e.g., an OTPROM [one-time programmable read-only memory]).
- the calibration information for the ith phase is information that is previously set according to the resistance value (actual resistance value) of the sense resistor R SNS [i]. This will now be elaborated on.
- the actual resistance value of the sense resistor R SNS [i] (hereinafter referred to as the actual resistance value) be R REAL [i]
- V TEST [i] I TEST ⁇ R REAL [i]
- the calibration information for the ith phase is acquired based on the actual resistance value R REAL [i].
- the semiconductor device 10 is mounted on the circuit board SUB as shown in FIG. 2 and is built into the motor driving system SYS.
- the state of the semiconductor device 10 built in the motor driving system SYS will occasionally be referred to as, for clear distinction from the testing state mentioned above, an operating state. This embodiment assumes that the semiconductor device 10 is in the operating state except when the test procedure is discussed. A description will now be given of a method of sensing coil currents by use of calibration information in the operating state.
- the calibration information for the ith phase may be the actual resistance value R REAL [i] itself.
- the current sensing circuit 110 in FIG. 1 can, by dividing the voltage between the external terminals SNS P [i] and SNS N [i] by the actual resistance value R REAL [i], acquire the detected current value VAL_IL[i] of the coil current IL[i].
- the calibration information for the ith phase can be calibration information for the ADC 112 [i] in FIG. 3 .
- k REF a predetermined fixed reference coefficient
- the coil current IL[i] is sensed based on the calibration information for the ith phase as previously set according to the actual resistance value of the sense resistor R SNS [i] and the voltage between the external terminals SNS P [i] and SNS N [i] (corresponding to the potential difference between the connection points 542 c and 542 d for the ith phase; see FIG. 10 A ). It is thus possible to sense the coil current IL[i] accurately.
- the current sensing circuit 110 may further include a temperature sensing circuit (not illustrated) for sensing the temperatures of the sense resistors R SNS [ 1 ] to R SNS [ 3 ].
- the temperature sensing circuit senses the temperatures at a first to a third temperature sensing locations within the package, and outputs a first temperature sense signal commensurate with the temperature at the first temperature sensing location, a second temperature sense signal commensurate with the temperature at the second temperature sensing location, and a third temperature sense signal commensurate with the temperature at the third temperature sensing location.
- the current sensing circuit 110 may then, by referring to the ith temperature sense signal, sense the coil current IL[i] of each phase. It is thus possible to sense the coil current IL[i] more accurately with consideration given to the temperature dependence of the resistance value of the sense resistor R SNS [i].
- the first to third temperature sensing locations may be three mutually different locations.
- the ith temperature sensing location can be a location close to where the sense resistor R SNS [i] is disposed. Variations among the temperatures of the sense resistors R SNS [ 1 ] to R SNS [ 3 ] can often be safely ignored, in which case temperature can be sensed at one location.
- a single, common temperature sensing location is understood to serve as the first to third temperature sensing locations and a single, common temperature sensing signal is understood to serve as the first to third temperature sensing signals.
- the current sensing circuit 110 can correct the detected current value VAL_IL[i] based on the ith temperature sense signal and the temperature coefficient of the sense resistor R SNS [i].
- k TC [i] is a correction coefficient commensurate with the temperature at the ith temperature sensing location.
- FIG. 18 is a plan view of leads 530 according to Practical Example EX1_3.
- the two leads 530 shown in FIG. 18 can constitute the external terminals OUT IN [i] and OUT O [i].
- the lead-to-lead short-circuiting technology described above is applied such that one lead 530 shown in FIG. 18 is integrally coupled to another lead 530 not illustrated in FIG.
- leads 530 will be described below with focus on one lead 530 , any other lead 530 has a similar shape.
- the lead 530 is a metal member composed of metal parts 530 _p 1 to 530 _p 4 formed integrally. From the side (in FIG. 18 , side SD 1 ) along which the leads 530 are provided toward the semiconductor chip 510 (hence toward the die pad 520 ), the metal parts 530 _p 1 , 530 _p 2 , 530 _p 3 , and 530 _p 4 are disposed in this order. As seen in a plan view, the metal parts 530 _p 1 , 530 _p 2 , 530 _p 3 , and 530 _p 4 are each in a generally rectangular shape. It should however be noted that the metal part 530 _p 4 has its corner parts near the semiconductor chip 510 and the die pad 520 cut off
- a dash-dot-line AX represents the center axis of the lead 530 that runs along the array direction of the metal parts 530 _p 1 to 530 _p 4 .
- the lead 530 has a plane-symmetrical structure.
- the dimension of the metal part 530 _p 2 is greater than the dimension of each of the metal parts 530 _p 1 and 530 _p 3
- the dimension of the metal part 530 _p 4 is greater than the dimension of each of the metal parts 530 _p 1 and 530 _p 3 .
- indentations 530 _p 5 and 530 _p 6 are formed, with the sealing resin 550 filling the indentations 530 _p 5 and 530 _p 6 (in the sealing process, the sealing resin 550 enters them).
- the indentations 530 _p 5 and 530 _p 6 can be understood to form a stopper.
- first and a second lead 530 constitute the external terminals OUT IN [i] and OUT O [i], as shown in FIG. 19
- one and the other ends of any sense wire 560 that connects between the first and second leads 530 are connected (wire-bonded) respectively to the metal part 530 _p 4 of the first lead 530 and the metal part 530 _p 4 of the second lead 530 .
- the first and second leads 530 are connected together by a plurality of sense wires 560 (in FIG. 19 , two of them), it is preferable that the plurality of sense wires 560 be given equal lengths (though they may be given different lengths as mentioned earlier).
- the plurality of sense wires 560 are disposed at a distance from each other. No problem is posed, though, by contact among the plurality of sense wires 560 within the package.
- connection points CP 1 and CP 2 are defined on the metal part 530 _p 4 of each of the leads 530 .
- One and the other ends of one sense wire 560 can be connected (wire-bonded) respectively to the connection point CP 1 on the first lead 530 and the connection point CP 1 on the second lead 530
- one and the other ends of the other sense wire 560 can be connected (wire-bonded) respectively to the connection point CP 2 on the first lead 530 and the connection point CP 2 on the second lead 530 .
- connection point CP 1 is defined on the metal part 530 _p 4
- the position at which the connection point CP 2 is defined on the metal part 530 _p 4 is common to the plurality of leads 530 .
- the positions of the connection points CP 1 and CP 2 are displaced from each other in the array direction of the metal parts 530 _p 1 to 530 _p 4 (in FIG. 19 , in the X-axis direction), and are displaced from each other also in the array direction of the first and second leads 530 (in FIG. 19 , in the Y-axis direction).
- FIG. 20 is a plan view of the first and second leads 530 so extended.
- the first and second leads 530 are connected together by a first to a fourth sense wire 560 .
- the first to fourth sense wires 560 are disposed in this order at a distance from each other.
- the first to fourth sense wires 560 are given equal lengths. As mentioned earlier, however, the first to fourth sense wires 560 may have a plurality of mixed lengths; for example, the first and third sense wires 560 may be given a first length, and the second and fourth sense wires 560 may be given a second length (where the first and second lengths differ from each other). The first to fourth sense wires 560 are disposed at a distance from each other.
- connection points CP 1 to CP 4 are defined on the metal part 530 _p 4 of each of the leads 530 .
- one and the other ends of the jth sense wire 560 are connected (wire-bonded) respectively to the connection point CPj on the first lead 530 and the connection point CPj on the second lead 530 .
- the positions of the connection points CP 1 to CP 4 are displaced from each other in the array direction of the metal parts 530 _p 1 to 530 _p 4 (in FIG. 20 , in the X-axis direction).
- the positions of the connection points CP 1 and CP 3 may coincide in the array direction of the first and second leads 530 (in FIG.
- connection points CP 1 and CP 3 are displaced from the positions of the connection points CP 2 and CP 4 in the array direction of the first and second leads 530 (in FIG. 20 , the Y-axis direction).
- Extending the metal part 530 _p 4 here means extending it compared with the standard, predefined shape of leads.
- the extension of the metal part 530 _p 4 may be applied to all leads 530 ; or the extension of the metal part 530 _ 0 may be applied only to those leads 530 to which sense wires 560 are connected.
- the dimension in the center axis AX direction of the metal part 530 _p 4 of the leads 530 to which sense wires 560 are connected i.e., the lead 530 that constitutes the external terminal OUT IN [i] or OUT OUT [i]
- the dimension in the center axis AX direction of the metal part 530 _p 4 of the other leads 530 e.g., the lead 530 that constitutes the external terminal SNS P [i] or SNS N [i] or the lead 530 that constitutes the external terminal P GND ).
- the extension of the metal part 530 _p 4 may be applied on a side by side basis.
- the above-mentioned extension may be applied to the leads 530 provided along side SD 1 but not to the leads 530 provided along side SD 2 .
- the dimension in the center axis AX direction of the metal part 530 _p 4 of the leads 530 provided along side SD 1 is larger than the dimension in the center axis AX direction of the metal part 530 _p 4 of the leads 530 provided along side SD 2 .
- Practical Example EX1_4 will be described. Practical Example EX1_4 assumes that each lead 530 has a shape as described in connection with Practical Example EX1_3, and pays attention to the four leads 530 A to 530 D shown in FIGS. 21 and 22 .
- the configuration shown in FIGS. 21 and 22 is a configuration according to the second embodiment described later, and is to be contrasted with the configuration according to the first embodiment to which a lead-to-lead short-circuiting technology is applied.
- the leads 530 A, 530 B, 530 C, and 540 D correspond to the leads 530 a , 530 b , 530 c , and 540 d shown in FIG. 10 A .
- the leads 530 A, 530 B, 530 C, and 530 D are leads 530 for constituting the external terminals OUT IN [i], OUT O [i], SNS P [i], and SNS N [i] respectively.
- the leads 530 A to 530 D are provided (i.e., along one of sides SD 1 to SD 4 )
- the leads 530 C, 530 A, 530 B, and 530 D are disposed in this order, adjacent to each other.
- the lead 530 A as the first lead 530 and the lead 530 B as the second lead 530 are connected together by four sense wires 560 .
- FIG. 20 the leads 530 A as the first lead 530 and the lead 530 B as the second lead 530 are connected together by four sense wires 560 .
- the reference sign “ 540 C” identifies the chip-directed wire that connects together the lead 530 C and the semiconductor chip 510
- the reference sign “ 540 D” identifies the chip-directed wire that connects together the lead 530 D and the semiconductor chip 510 .
- One end of the chip-directed wire 540 C is connected (wire-bonded) to the connection point CP 4 on the lead 530 C
- one end of the chip-directed wire 540 D is connected (wire-bonded) to the connection point CP 4 on the lead 530 D.
- FIG. 22 is a conceptual diagram of a state around the leads 530 A to 530 D in the testing state mentioned above in connection with the second embodiment.
- the wiring patterns formed on the test circuit board SUB TSET include wiring patterns 610 and 620 .
- the external terminal OUT IN [i], which functions as the outer lead of the lead 530 A, is connected via a first terminal 630 A in the socket SCT to a part of the wiring pattern 61 ;
- the external terminal OUT O [i], which functions as the outer lead of the lead 530 B, is connected via a second terminal 630 B in the socket SCT to a part of the wiring pattern 620 ;
- the external terminal SNS N [i], which functions as the outer lead of the lead 530 D, is connected via a fourth terminal 630 D in the socket SCT to another part of the wiring pattern 620 .
- the terminals in the socket SCT are each conceptually indicated by a broken-line ellipse.
- FIG. 22 shows a state of the leads 530 A to 530 D to which a lead-to-lead short-circuiting technology is not applied, and in the state in FIG. 22 , the leads 530 A and 530 C are not connected together within the package, and nor are the leads 530 B and 530 D.
- the two arrows marked in the areas of the terminals 630 A and 630 B indicate the directions of the flow of a test current I TEST (see FIG. 16 ) in the test procedure.
- the contact resistances at the terminals 630 A and 630 B can have resistance values that cannot be ignored compared with the resistance of the sense wires 560 , and also vary in many ways. For example, while the sense resistor R SNS [i] formed with the sense wires 560 has a resistance value of about 10 m ⁇ , the contact resistance at each of the terminals 630 A and 630 B may vary from several milliohms to about 100 m ⁇ . The presence of those contact resistances hampers the acquisition of desired calibration information and thereby makes it difficult to sense the coil current IL[i] accurately in the operating state.
- a lead-to-lead short-circuiting technology is applied to the semiconductor device 10 .
- the leads 530 A and 530 C are short-circuited together, and the leads 530 B and 530 D are short-circuited together, each pair within the package without passing via the semiconductor chip 510 .
- the lead-to-lead short-circuiting technology can be applied equally to the first to third phases. Using the variable i, a description will now be given of the lead-to-lead short-circuiting technology for the ith phase.
- the semiconductor device 10 includes a short-circuiting metal member SHORT AC for short-circuiting the leads 530 A and 530 C together within the package without passing via the semiconductor chip 510 and a short-circuiting metal member SHORT BD for short-circuiting the leads 530 B and 530 D together within the package without passing via the semiconductor chip 510 .
- SHORT AC short-circuiting metal member
- SHORT BD short-circuiting metal member
- the short-circuiting metal member SHORT AC is a metal member that integrally couples together the metal part 530 _p 4 of the lead 530 A and the metal part 530 _p 4 of the lead 530 C (for the significance of the metal part 530 _p 4 , see Practical Example EX1_3: FIG. 18 ).
- the short-circuiting metal member SHORT AC is formed of the same material as the leads 530 A and 530 C.
- the lead 530 A, the short-circuiting metal member SHORT AC , and the lead 530 C may be formed of a single piece of metal sheet.
- the dimension (thickness) of the short-circuiting metal member SHORT AC in the Z-axis direction may be equal to the dimension (thickness) of the leads 530 A and 530 C (in particular the metal parts 530 _p 4 of the leads 530 A and 530 C) in the Z-axis direction.
- the short-circuiting metal member SHORT BD is a metal member that integrally couples together the metal part 530 _p 4 of the lead 530 B and the metal part 530 _p 4 of the lead 530 D.
- the short-circuiting metal member SHORT BD is formed of the same material as the leads 530 B and 530 D.
- the lead 530 B, the short-circuiting metal member SHORT BD , and the lead 530 D may be formed of a single piece of metal sheet.
- the dimension (thickness) of the short-circuiting metal member SHORT BD in the Z-axis direction may be equal to the dimension (thickness) of the leads 530 B and 530 D (in particular the metal parts 530 _p 4 of the leads 530 B and 530 D) in the Z-axis direction.
- the dimension (thickness) of the short-circuiting metal members SHORT AC and SHORT BD in the Z-axis direction is significantly larger (e.g., 200 ⁇ m) than the diameter (e.g., 30 ⁇ m) of each sense wire 560 , and also the dimension (width) of the short-circuiting metal members SHORT AC and SHORT BD in the center axis AX direction (see FIG. 18 ) is significantly larger than the diameter of each sense wire 560 .
- the resistance value of each of the short-circuiting metal members SHORT AC and SHORT BD per unit length in the array direction of the leads 530 A to 530 D is significantly lower (negligibly low) than the resistance value of the sense resistor R SNS [i] composed of N A sense wires 560 per unit length (in FIG. 23 , the resistance value of the parallel-connected circuit of four sense wires 560 ).
- N A represents any integer of one or more.
- the dimension of each of the short-circuiting metal members SHORT AC and SHORT BD is smaller than the dimension of each sense wire 560 . Accordingly, the resistance value (e.g., about 10 ⁇ ) of each of the short-circuiting metal members SHORT AC and SHORT BD is significantly lower than the resistance value (e.g., about 5 m ⁇ ) of the sense resistor R SNS [i] composed of N A sense wires 560 .
- the four arrows marked in the areas of the terminals 630 A to 630 D indicate the directions of the flow of a test current I TEST (see FIG. 16 ) in the test procedure.
- the voltage V TEST [i] sensed at step S 14 in FIG. 16 includes substantially no voltage drop components due to the contact resistances at the terminals 630 A and 630 B. This is because the potential at the lead 530 A is applied directly to the lead 530 C via the short-circuiting metal member SHORT AC without passing via the socket SCT and the potential at the lead 530 B is applied directly to the lead 530 D via the short-circuiting metal member SHORT BD without passing via the socket SCT. It is thus possible to acquire desired calibration information in the test procedure, and to sense the coil current IL[i] accurately in the operating state.
- a current (the test current I TEST or the coil current IL[i]) is expected to flow not only through the leads 530 A and 530 B but also through the leads 530 C and 530 D.
- This does not pose a problem and rather provides an advantage: on the circuit board SUB, a wiring pattern across which the coil current IL[i] flows can be expanded to two external terminals.
- the external terminal SNS P [i] or SNS N [i] is left unconnected to the circuit board SUB, it is possible to sense the coil current IL[i] correctly.
- a lead frame (not illustrated) is prepared.
- a lead frame for use in MAP is a molded metal sheet that includes a plurality of die pads 520 on which to form a plurality of semiconductor devices 10 , a lead metal part out of which to form a plurality of leads 530 , and a support metal part for supporting those.
- the support metal part is removed, and also the unnecessary parts of the lead metal part are removed to form a plurality of leads 530 separate from each other.
- a plated layer is formed on a metal surface of each lead 530 that is to function as an external terminal, and then, in a dicing process, the lead frame is cut along predetermined dicing lines into individual semiconductor devices 10 . Thereafter, through the pre-shipment inspection procedure including the test procedure (see FIG. 16 ) described above, the semiconductor device 10 is completed, ready for incorporation in a motor driving system SYS.
- the lead frame just mentioned can include the short-circuiting metal members (SHORT ac and SHORT bd , or SHORT AC and SHORT BD ).
- the lead 530 (e.g., 530 a , 530 A) that constitutes the external terminal OUT IN [i] is occasionally referred to specifically as the first target lead 530
- the lead 530 (e.g., 530 b , 530 B) that constitutes the external terminal OUT O [i] is occasionally referred to specifically as the second target lead 530 (see FIGS. 10 A and 21 ).
- the lead 530 (e.g., 530 c , 530 C) that constitutes the external terminal SNS P [i] is occasionally referred to specifically as the third target lead 530
- the lead 530 (e.g., 530 d , 530 D) that constitutes the external terminal SNS N [i] is occasionally referred to specifically as the fourth target lead 530 (see FIGS. 10 A and 21 ).
- the semiconductor device 10 includes three sets (for three phases) of first to fourth target leads 530 .
- first and second target leads 530 are disposed adjacent to each other, that is, no other lead 530 is interposed between the first and second target leads 530 (see FIGS. 10 A and 21 ), one or more other leads 530 may be interposed (disposed) between the first and second target leads 530 .
- a second embodiment of the present disclosure will be described.
- the second embodiment, and also the third and fourth embodiments described later, are based on the first embodiment, and for any features that are not specifically described in connection with the second to fourth embodiments, unless inconsistent, the description given in connection with the first embodiment is applied equally to the second to fourth embodiments.
- those described in connection with the second embodiment may prevail (the same applies to the third and fourth embodiments described later).
- any two or more of the first to fourth embodiments may be implanted in combination.
- a lead-to-lead short-circuiting technology brings useful effects, so long as the contact resistances between the terminals in the socket SCT and the external terminals of the semiconductor device during the acquisition of calibration information can be held low, no lead-to-lead short-circuiting technology may be applied.
- the short-circuiting metal members may be omitted from the semiconductor device 10 according to the first embodiment. More specifically, the short-circuiting metal members SHORT ac and SHORT bd may be omitted from the configuration of the semiconductor device 10 in FIGS. 10 A and 10 B (the same applies to the semiconductor device 10 in FIG. 13 or 14 ).
- FIG. 24 is an example of a transparent plan view of the semiconductor device 10 according to the second embodiment with the sealing resin 550 assumed to be transparent. While FIG. 24 shows one sense wire 560 , also in the second embodiment, there may be provided any number, one or more, of sense wires 560 .
- the side along which the leads 530 a and 530 c are provided may be different from the side along which the lead 530 c or 530 d is provided (i.e., the side along which the external terminal SNS P [ 1 ] or SNS N [ 1 ] is provided).
- the leads 530 a and 530 b along side SD 1 and the leads 530 c and 530 d along side SD 3 , or to provide the leads 530 c and 530 d along sides SD 3 and SD 4 respectively.
- the leads 530 c and 530 d along sides SD 3 and SD 4 respectively.
- the semiconductor device 10 shown in FIGS. 21 and 22 is an example of the semiconductor device 10 according to the second embodiment.
- the sense resistor R SNS [i] is formed not with a sense wire but with a coupling metal part.
- FIG. 25 shows, as an example of a coupling metal part, a coupling metal part 570 .
- the coupling metal part is indicated by a hatched region (the same applies to FIGS. 26 and 27 referred to later).
- the coupling metal part is an example of a sensing metal member for forming the sense resistor R SNS [i].
- the coupling metal part is formed integrally with a first and a second target lead 530 (in FIG. 25 , leads 530 a and 530 b ), and couples together the first and second target leads 530 within the package.
- the coupling metal part is formed of the same material as the first and second target leads 530 , and the first and second target leads 530 and the coupling metal part may be formed of a single piece of metal sheet.
- the coupling metal part 570 formed integrally with the lead 530 a as an example of the first target lead 530 and the lead 530 b as an example of the second target lead 530 is provided in place of a sense wire 560 (see FIG. 10 A ).
- the leads 530 a and 530 b are two leads 530 adjacent to each other, and the leads 530 a and 530 b constitute the external terminals OUT IN [i] and OUT O [i].
- the coupling metal part 570 can be a metal sheet with a thickness (dimension in the Z-axis direction) equal or substantially equal to the thickness (dimension in the Z-axis direction) of the leads 530 a and 530 b , and its thickness is, for example, 200 ⁇ m.
- a metal sheet that couples together the metal part 530 _p 4 of the lead 530 a and the metal part 530 _p 4 of the lead 530 b in the array direction of the leads 530 a and 530 b can be used as the coupling metal part 570 .
- the coupling metal part 570 can be given a thickness (dimension in the Z-axis direction) equal or substantially equal to the thickness (dimension in the Z-axis direction) of the metal parts 530 _p 4 of the leads 530 a and 530 b.
- the resistance component present from the external terminal OUT IN [i] via the coupling metal part 570 to the external terminal OUT O [i] is about several hundred microhms. If the resistance element is 0.35 m ⁇ , passing a current of 100 A through it causes a voltage drop of 35 mV between the external terminals OUT IN [i] and OUT O [i]. Thus a configuration like the one shown in FIG. 25 is particularly useful in a system where a current of about 100 A or over is passed between the external terminals OUT IN [i] and OUT O [i].
- the first and second target leads 530 that are coupled together by the coupling metal part need not be adjacent to each other.
- leads 530 a ′ and 530 b ′ that are not adjacent to each other may be coupled together by a coupling metal part 570 ′.
- the lead 530 a ′ is an example of the lead 530 constituting the external terminal OUT IN [i] (i.e., the first target lead 530 )
- the lead 530 b ′ is an example of the lead 530 constituting the external terminal OUT O [i] (i.e., the second target lead 530 ).
- the leads 530 a ′ and 530 b ′ are provided along the same side (one of sides SD 1 to SD 4 ) of the semiconductor device 10 , and along that same side, one or more other leads 530 (in FIG. 27 , two other leads 530 ) are interposed (disposed) between the leads 530 a ′ and 530 b ′.
- the coupling metal part 570 ′ is formed integrally with the leads 530 a ′ and 530 b ′ while circumventing those other leads 530 within the package.
- the coupling metal part 570 ′ can be a metal sheet with a thickness (dimension in the Z-axis direction) equal or substantially equal to the thickness (dimension in the Z-axis direction) of the leads 530 a ′ and 530 b ′, and its thickness is, for example, 200 ⁇ m.
- the width of the coupling metal part 570 ′ (the dimension of the coupling metal part 570 ′ in the direction orthogonal to both the array direction of the leads 530 a ′ and 530 b ′ and Z axis), it is possible to adjust the resistance value of the sense resistor R SNS [i]. Wire-bonding may be difficult between a lead 530 provided between the lead 530 a ′ and 530 b ′ and the semiconductor chip 510 ; accordingly any lead 530 provided between the leads 530 a ′ and 530 b ′ may be left as a lead 530 unconnected to the semiconductor chip 510 (i.e., as a lead 530 that constitutes an NC terminal).
- a coupling metal part ( 570 , 570 ′) is disposed in a peripheral part of the semiconductor chip 510 and the die pad 520 so that a first and a second target lead 530 are connected together by the coupling metal part ( 570 , 570 ′) without passing via the semiconductor chip 510 .
- the coupling metal part ( 570 , 570 ′) is included in the lead frame mentioned above; that is, a lead frame that integrally includes the first and second target leads 530 and the coupling metal part ( 570 , 570 ′) is prepared, and through the bonding process, sealing process, dicing process, and pre-shipment inspection procedure described above, an individual semiconductor device 10 is completed.
- the lead-to-lead short-circuiting technology described above may or may not be applied to the semiconductor device 10 according to the third embodiment.
- FIGS. 25 to 27 disregard whether the lead-to-lead short-circuiting technology is applied.
- any FET field-effect transistor
- the configuration of any circuit including any FET may be modified such that an N-channel FET is replaced with a P-channel FET or a P-channel FET is replaced with an N-channel FET.
- any of the transistors mentioned above may be of any type.
- any transistor mentioned above as a MOSFET may be replaced with a junction FET, an IGBT (insulated-gate bipolar transistor), or a bipolar transistor.
- Any transistor has a first electrode, a second electrode, and a control electrode.
- an FET of the first and second electrodes one is the drain and the other is the source, and the control electrode is the gate.
- the control electrode is the gate.
- IGBT of the first and second electrodes one is the collector and the other is the emitter
- the control electrode is the gate.
- a bipolar transistor that is not classified as an IGBT of the first and second electrodes one is the collector and the other is the emitter, and the control electrode is the base.
- Semiconductor devices ( 10 ) according to the present disclosure may be used for any other purposes than the driving of three-phase motors.
- Semiconductor devices ( 10 ) according to the present disclosure are useful in applications that involve the sensing of a current of any type flowing across any wiring (e.g., a current flowing through a coil in a single-phase motor, or a current flowing through a switching element, coil, or output terminal in a switching power supply circuit).
- a semiconductor device ( 10 ) includes: a semiconductor chip ( 510 ) on which a semiconductor integrated circuit is formed; a plurality of leads ( 530 ) disposed around the semiconductor chip; two or more chip-directed wires ( 540 ) connecting two or more leads included in the plurality of leads to the semiconductor chip; and a package including a sealing resin ( 550 ) and sealing the semiconductor chip, the plurality of leads, and the two or more chip-directed wires such that part of each of the plurality of leads is exposed out of the sealing resin.
- the semiconductor integrated circuit includes: a current sensing circuit ( 110 ) configured to sense a sensing target current (IL[i]) flowing through a sense resistor (R SNS [i]) based on the voltage drop across the sense resistor; and a main circuit ( 120 and 130 ) configured to perform predetermined operation based on the result of sensing of the sensing target current.
- the plurality of leads include a first lead and a second lead ( 530 a and 530 b , or 530 A and 530 B, or 530 a ′ and 530 b ′) connected to one end and the other end, respectively, of the sense resistor.
- the sense resistor is formed by use of a sensing metal member ( 560 , 570 , or 570 ′) that connects between the first and second leads within the package without passing via the semiconductor chip. (A first configuration.)
- the main circuit includes a control circuit 120 and a pre-driver circuit 130 .
- the main circuit may perform any operation. For example, take a bucking (stepping-off) switching power supply circuit that generates an output voltage by generating a rectangular-wave switching voltage through switching of an input voltage with an output transistor and then rectifying and smoothing the switching voltage with a rectifying-smoothing circuit including a coil and an output capacitor; consider a case where a semiconductor device according to the present disclosure is employed as one of the components of that switching power supply circuit.
- the current that flows through the output transistor or the current that flows through the coil in the rectifying-smoothing circuit is handled as the sensing target current, and the main circuit in the semiconductor device can perform, as the predetermined operation, switching with the output transistor based on the result of the sensing of the sensing target current.
- the plurality of leads may further include a third lead and a fourth lead ( 530 c and 530 d , or 530 C and 530 D) to be short-circuited to the first and second leads, respectively, on a circuit board (SUB) on which the semiconductor device is to be mounted.
- the two or more chip-directed wires may include a first chip-directed wire ( 540 c or 540 C) that connects the third lead to the semiconductor chip and a second chip-directed wire ( 540 d and 540 D) that connects the fourth lead to the semiconductor chip.
- the current sensing circuit may be configured to sense the sensing target current base on a potential difference between the connection point ( 542 c ) between the semiconductor chip and the first chip-directed wire and the connection point ( 542 d ) between the semiconductor chip and the second chip-directed wire. (A second configuration.)
- the current sensing circuit may be configured to sense the sensing target current based on, as well as the potential difference, calibration information previously set according to the actual resistance value of the sensing metal member.
- the current sensing circuit may be configured to sense the sensing target current based further on a signal reflecting the temperature in the package.
- the sensing metal member may be configured with one or more sense wires. (A fifth configuration.)
- a first short-circuiting metal member that short-circuits between the first and third leads without passing via the semiconductor chip
- a second short-circuiting metal member that short-circuits between the second and fourth leads without passing via the semiconductor chip.
- the short-circuiting metal members may each have a resistance value lower than the resistance value of the sensing metal member configured with the one or more sense wires.
- the sense resistor as the sensing metal member may be formed with a coupling metal part formed integrally with the first and second leads within the package.
- the first and second leads may be two leads adjacent to each other or one or more other leads may be disposed between the first and second leads. (A ninth configuration.)
- a motor driving system includes: a three-phase motor ( 30 ) having a first to a third coil (L[ 1 ] to L[ 3 ]); an inverter circuit ( 20 ) configured to supply each of the coils with an electric current; and the semiconductor device ( 10 ) according to any of the first to ninth configurations described above.
- the current sensing circuit ( 110 ) in the semiconductor device is configured to sense a first to a third sensing target current (IL[ 1 ] to IL[ 3 ]) flowing through a first to a third sense resistor (R SNS [ 1 ] to R SNS [ 3 ]) based on voltage drops across the first to third sense resistors.
- the first to third sensing target currents are currents that flow through the first to third coils.
- the semiconductor device includes three sets of the first and second leads and the sensing metal member, and each of the sense resistors is formed by use of the sensing metal member in one of the sets.
- the main circuit ( 120 and 130 ) in the semiconductor device is configured to control the inverter circuit based on the results of the sensing of the first to third sensing target currents. (A tenth configuration.)
- Embodiments of the present disclosure can be modified in many ways as necessary without departure from the scope of the technical concepts defined in the appended claims.
- the embodiments described herein are merely examples of how the present disclosure can be implemented, and what is meant by any of the terms used to describe the present disclosure and its constituent elements is not limited to that mentioned in connection with the embodiments.
- the specific values mentioned in the above description are merely illustrative and needless to say can be modified to different values.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Computer Hardware Design (AREA)
- Semiconductor Integrated Circuits (AREA)
- Inverter Devices (AREA)
Abstract
A semiconductor device includes a semiconductor chip on which a semiconductor integrated circuit is formed, a plurality of leads disposed around the semiconductor chip, chip-directed wires connecting leads to the semiconductor chip, and a package sealing those. The semiconductor integrated circuit senses a sensing target current flowing through a sense resistor based on the voltage drop across the sense resistor, and performs predetermined operation based on the sensing result. The plurality of leads include a first and a second lead connected to one end and the other end of the sense resistor. The sense resistor is formed using a sensing metal member connecting between the first and second leads within the package without passing via the semiconductor chip.
Description
- The present disclosure relates to semiconductor devices and motor driving systems.
- Known motor driving systems include a three-phase motor, an inverter circuit that supplies each coil of the three-phase motor with a coil current, and a motor control device that controls the rotation of the three-phase motor by controlling the inverter circuit based on the result of sensing of the coil current of each phase. In such motor driving systems, the motor control device is often configured as a semiconductor device (what is called a motor driver IC) having a semiconductor integrated circuit housed in a package.
- In a system where a coil current to be sensed is comparatively high (e.g., 10 A or over 10 A), it is customary to connect, externally to the semiconductor device, a sense resistor (with a resistance value of about 10 mΩ) for sensing the coil current and feed the semiconductor device, from outside, with a signal indicating the voltage across the sense resistor.
- Patent Document 1: JP-A-2017-139892
- Inconveniently, the resistance value of the sense resistor externally connected to the semiconductor device is prone to individual variation, and variation of the resistance value of the sense resistor degrades the accuracy of current sensing and hence makes it difficult to achieve desired motor control (e.g., vector control). A sense resistor may be incorporated in the semiconductor device but, in cases where the current to be sensed is high (e.g., 10 A or over 10 A), that is not easy to implement because of the heat and the like to be coped with.
- While circumstances associated with current sensing has been discussed in connection with motor driving systems, similar circumstances are encountered not only with motor driving systems but also with various devices and systems that require current sensing.
- The present disclosure relates to a semiconductor device that enables satisfactory current sensing by use of a resistive component within a package, and also relates to a motor driving system that employs such a semiconductor device.
- According to one aspect of the present disclosure, a semiconductor device includes: a semiconductor chip on which a semiconductor integrated circuit is formed; a plurality of leads disposed around the semiconductor chip; two or more chip-directed wires connecting two or more leads included in the plurality of leads to the semiconductor chip; and a package including a sealing resin and sealing the semiconductor chip, the plurality of leads, and the two or more chip-directed wires such that part of each of the plurality of leads is exposed out of the sealing resin. The semiconductor integrated circuit includes: a current sensing circuit configured to sense a sensing target current flowing through a sense resistor based on the voltage drop across the sense resistor; and a main circuit configured to perform predetermined operation based on the result of sensing of the sensing target current. The plurality of leads include a first lead and a second lead connected to one end and the other end, respectively, of the sense resistor. The sense resistor is formed by use of a sensing metal member that connects between the first and second leads within the package without passing via the semiconductor chip. (A first configuration.)
- According to the present disclosure, it is possible to provide a semiconductor device that enables satisfactory current sensing as well as a motor driving system that employs such a semiconductor device.
-
FIG. 1 is an overall configuration diagram of a motor driving system according to a first embodiment of the present disclosure. -
FIG. 2 is a diagram showing a semiconductor device mounted on a circuit board in connection with the first embodiment of the present disclosure. -
FIG. 3 is a diagram showing an example of the internal configuration of the current sensing circuit inFIG. 1 . -
FIG. 4 is an exterior perspective view of a semiconductor device as seen from obliquely above in connection with the first embodiment of the present disclosure. -
FIG. 5 is a plan view of a semiconductor device as seen from below in connection with the first embodiment of the present disclosure. -
FIG. 6 is an exterior perspective view of a semiconductor device as seen from obliquely below in connection with the first embodiment of the present disclosure. -
FIG. 7 is a sectional view of a semiconductor device according to the first embodiment of the present disclosure. -
FIG. 8 is a transparent plan view of a semiconductor device according to the first embodiment of the present disclosure. -
FIG. 9 is a plan view of a die pad according to the first embodiment of the present disclosure. -
FIG. 10A is a transparent plan view of a semiconductor device in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure (with one sense wire). -
FIG. 10B is a transparent plan view of a semiconductor device in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure (with one sense wire). -
FIG. 11 is a transparent plan view of a semiconductor device in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure (with focus on external terminals). -
FIG. 12 is a diagram showing the relationship of a sense wire with two leads in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure. -
FIG. 13 is a transparent plan view of a semiconductor device in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure (with two sense wires). -
FIG. 14 is a transparent plan view of a semiconductor device in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure (with three sense wires). -
FIG. 15 is a diagram showing the relationship of external terminals of a semiconductor device with wiring patterns on a circuit board in connection with Practical Example EX1_1 belonging to the first embodiment of the present disclosure. -
FIG. 16 is a flow chart of a test procedure in connection with Practical Example EX1_2 belonging to the first embodiment of the present disclosure. -
FIG. 17 is a diagram showing the relationship among a test circuit board, a socket, and a semiconductor device in a test procedure in connection with Practical Example EX1_2 belonging to the first embodiment of the present disclosure. -
FIG. 18 is a plan view of leads in connection with Practical EX1_3 belonging to the first embodiment of the present disclosure. -
FIG. 19 is a diagram showing two leads connected tougher by two sense wires in connection with Practical Example EX1_3 belonging to the first embodiment of the present disclosure. -
FIG. 20 is a diagram showing two leads connected tougher by four sense wires in connection with Practical Example EX1_3 belonging to the first embodiment of the present disclosure. -
FIG. 21 is a plan view of and around a plurality of leads involved in current sensing, for contrasting with the first embodiment. -
FIG. 22 is a plan view of and around a plurality of leads involved in current sensing, showing the flows of currents, for contrasting with the first embodiment. -
FIG. 23 is a plan view of and around a plurality of leads involved in current sensing, showing the flows of currents, in connection with Practical EX1_4 belonging to the first embodiment of the present disclosure. -
FIG. 24 is a transparent plan view of a semiconductor device in connection with a second embodiment of the present disclosure. -
FIG. 25 is a transparent plan view of a semiconductor device in connection with a third embodiment of the present disclosure. -
FIG. 26 is a plan view of two leads and a coupling metal part in connection with the third embodiment of the present disclosure. -
FIG. 27 is a transparent plan view of a modified semiconductor device in connection with the third embodiment of the present disclosure. - Hereinafter, examples of implementing the present disclosure will be described specifically with reference to the accompanying drawings. Among the diagrams referred to in the course, the same parts are identified by the same reference signs, and in principle no overlapping description of the same parts will be repeated. In the present description, for the sake of simplicity, symbols and reference signs referring to information, signals, physical quantities, elements, parts, and the like are occasionally used with omission or abbreviation of the names of the information, signals, physical quantities, elements, parts, and the like corresponding to those symbols and reference signs. For example, the high-side transistor described later and identified by the reference sign “MH[1]” (see
FIG. 1 ) is sometimes referred to as the high-side transistor MH[1] and other times abbreviated to the transistor MH[1], both referring to the same entity. - First, some of the terms used to describe embodiments of the present disclosure will be defined. “Ground” refers to a reference conductor at a reference potential of 0 V (zero volts), or to a potential of 0 V itself. A reference conductor is formed of an electrically conductive material such as metal. A potential of 0 V is occasionally referred to as a ground potential. In embodiments of the present disclosure, any voltage mentioned with no particular reference mentioned is a potential relative to the ground. “Level” denotes the level of a potential, and for any signal or voltage, “high level” has a higher potential than “low level”.
- For any transistor configured as an FET (field-effect transistor), which can be a MOSFET, “on state” refers to a state where the drain-source channel of the transistor is conducting, and “off state” refers to a state where the drain-source channel of the transistor is not conducting (cut off). Similar definitions apply for any transistor that is not classified as an FET. Unless otherwise stated, any MOSFET can be understood to be an enhancement MOSFET. “MOSFET” is an abbreviation of “metal-oxide-semiconductor field-effect transistor”. For any transistor, its being in the on or off state is occasionally expressed simply as its being on or off respectively.
- A first embodiment of the present disclosure will be described.
FIG. 1 shows an overall configuration of a motor driving system SYS according to the first embodiment. The motor driving system SYS includes asemiconductor device 10 that functions as a motor control device, aninverter circuit 20, a three-phase motor 30, and ahost circuit 40 that is configured with an MPU (microprocessor unit) or the like. - The three-
phase motor 30 is a three-phase brushless synchronous motor that has star-connected three-phase coils L[1], L[2], and L[3]. The coils L[1], L[2], and L[3] correspond to U-, V-, and W-phase coils respectively, and in this embodiment the U, V, and W phases are referred to as a first, a second, and a third phase respectively. The first, second, and third phases share a common circuit configuration. Accordingly, in the following description of the configurations and other features of various circuits, the symbol “i” representing any integer will be used as necessary: any circuit, element, physical quantity, or the like that is identified by a symbol suffixed with “[i]” (e.g., L[i]) is that circuit, element, physical quantity, or the like for the ith phase. - The three-
phase motor 30 has a stator and a rotor, with the latter fitted with a permanent magnet. The stator has coils L[1], L[2], and L[3]. One terminal of the coil L[1] is connected across an external wiring WRO[1] to each of external terminals OUTO[1], SNSN[1], and OUTMNT[1], which will be described later. One terminal of the coil L[2] is connected across an external wiring WRO[2] to each of external terminals OUTO[2], SNSN[2], and OUTMNT[2], which will be described later. One terminal of the coil L[3] is connected across an external wiring WRO[3] to each of external terminals OUTO[3], SNSN[3], and OUTMNT[3], which will be described later. The other terminals of the coils L[1] to L[3] are connected together at a neutral point NP. The external wirings WRO[1] to WRO[3], and also the external wirings WRIN[1] to WRIN[3] described later, are wiring provided outside thesemiconductor device 10, and include wiring patterns on a circuit board (the circuit board SUB described later) on which thesemiconductor device 10 is to be mounted.FIG. 2 shows the circuit board SUB with thesemiconductor device 10 mounted on it. Note however that, inFIG. 2 , except thesemiconductor device 10 the components mounted on the circuit board SUB are omitted from illustration and so are the wiring patterns on it. - The currents that flow through the coils L[1], L[2], and L[3] will be referred to as coil currents IL[1], IL[2], and IL[3] respectively. If the regeneration of electric power by the three-
phase motor 30 is ignored, the coil currents IL[1], IL[2], and IL[3] flow respectively from the external terminals OUTO[1], OUTO[2], and OUTO[3] to the neutral point NP. In the following description, unless otherwise stated, it is assumed that the coil current IL[i] flows from the external terminal OUTO[i] to the neutral point NP. - The
semiconductor device 10 is fabricated by housing and sealing a semiconductor chip having a semiconductor integrated circuit formed on it in a package formed of sealing resin. Thesemiconductor device 10 has a plurality of external terminals provided so as to be exposed out of its package. - In the
semiconductor device 10 of the configuration example inFIG. 1 , the plurality of external terminals mentioned above include external terminals CP1 and CP2 for charge pumping, external terminals PVCP and PVM for application of a supply voltage, external terminals OUTIN[1] to OUTIN[3] and OUTO[1] to OUTO[3] for passage of coil currents, external terminals SNSP[1] to SNSP[3] and SNSN[1] to SNSN[3] for sensing of the coil currents, external terminals OUTMNT[1] to OUTMNT[3] for monitoring of coil terminal voltages, external terminals PHG[1] to PHG[3] and PLG[1] to PLG[3] for output of gate signals, and an external terminal PGND as a ground terminal. The external terminal PGND is connected to the ground. Though not illustrated inFIG. 1 , the plurality of external terminals mentioned above also include a group of terminals for communication which includes two or more external terminals, and via this group of terminals for communication, communication is conducted between the semiconductor device 10 (thecontrol circuit 120 described below) and thehost circuit 40. Thesemiconductor device 10 may further include any other external terminals. - The
inverter circuit 20 includes a first-phase half-bridge circuit 210[1], a second-phase half-bridge circuit 210[2], and a third-phase half-bridge circuit 210[3] and, under the control of thesemiconductor device 10, supplies the coils L[1] to L[3] with the coil currents IL[1] to IL[3]. - The half-bridge circuits 210[1], 210[2], and 210[3] each include a high-side transistor and a low-side transistor connected in series between a line to which a supply voltage VM is applied and the ground. The supply voltage VM is a predetermined positive direct-current voltage. The high-side and low-side transistors are each configured as an N-channel MOSFET (metal-oxide-semiconductor field-effect transistor). The high-side and low-side transistors in the half-bridge circuit 210[i] will be identified by MH[i] and ML[i] respectively.
- In each of the half-bridge circuits 210[1] to 210[3], the drain of the high-side transistor MH[i] is connected to a power terminal to which the supply voltage VM is applied, and is fed with the supply voltage VM. The source of the high-side transistor MH[i] and the drain of the low-side transistor ML[i] are connected together at a node ND[i]. The source of the low-side transistor ML[i] is connected to the ground.
- The connection node ND[1] between the transistors MH[1] and ML[1] is connected across the external wiring WRIN[1] to each of the external terminals OUTIN[1] and SNSP[1]. The connection node ND[2] between the transistors MH[2] and ML[2] is connected across the external wiring WRIN[2] to each of the external terminals OUTIN[2] and SNSP[2]. The connection node ND[3] between the transistors MH[3] and ML[3] is connected across the external wiring WRIN[3] to each of the external terminals OUTIN[3] and SNSP[3].
- The
semiconductor device 10 incudes acurrent sensing circuit 110, acontrol circuit 120, apre-driver circuit 130, an internalpower supply circuit 140, a charge-pump circuit 150, acalibration data holder 160, and sense resistors RSNS[1], RSNS[2], and RSNS[3]. The external terminal PVM is fed with the supply voltage VM from outside thesemiconductor device 10. Outside thesemiconductor device 10, a capacitor CCPA is provided between the external terminals PVCP and PVM, and a capacitor CCPB is provided between the external terminals CP1 and CP2. The charge-pump circuit 150 is connected to the external terminals CP1, CP2, PVCP, and PVM, and generates a supply voltage VCP by boosting (stepping up) the supply voltage VM using the capacitors CCPA and CCPB. The supply voltage VCP is a direct-current voltage higher (e.g., 5 V higher) than the supply voltage VM. A voltage corresponding to the potential difference between the supply voltages VM and VCP is applied across the CCPA, so that the supply voltage VCP appears at the external terminal PVCP. The internalpower supply circuit 140 generates one or more internal supply voltages based on the supply voltage VM. The circuits within thesemiconductor device 10 operate based on the internal supply voltage. - The sense resistor RSNS[i] is a resistor provided within the
semiconductor device 10 for the sensing of the coil current IL[i]. Accordingly, one and the other terminals of the sense resistor RSNS[1] are connected to the external terminals OUTIN[1] and OUTO[1] respectively, one and the other terminals of the sense resistor RSNS[2] are connected to the external terminals OUTIN[2] and OUTO[2] respectively, and one and the other terminals of the sense resistor RSNS[3] are connected to the external terminals OUTIN[3] and OUTO[3] respectively. - For the first phase, the external terminals OUTIN[1] and SNSP[1] are short-circuited together by part of the external wiring WRIN[1], and the external terminals OUTO[1] and SNSN[1] are short-circuited together by part of the external wiring WRO[1]. A similar description applies to the second and third phases. Specifically, the external terminals OUTIN[i] and SNSP[i] are short-circuited together by part of the external wiring WRIN[i], and the external terminals OUTO[i] and SNSN[i] are short-circuited together by part of the external wiring WRO[i]. Accordingly, with respect to the ith phase, as the coil current IL[i] flows through the sense resistor RSNS[i], a voltage drop commensurate with the coil current IL[i] occurs across the sense resistor RSNS[i], and the voltage drop across the sense resistor RSNS[i] is applied between the external terminals SNSP[i] and SNSN[i]. Moreover, with respect to each of the first to third phases, within the package of the
semiconductor device 10, the external terminals SNSP[i] and OUTIN[i] are short-circuited together and the external terminals SNSN[i] and OUTO[i] are short-circuited together; a configuration for achieving these short circuits will be described later. - The
current sensing circuit 110 is connected to the external terminals SNSP[1] to SNSP[3] and SNSN[1] to SNSN[3]; it senses the coil current IL[1] based on the voltage between the external terminals SNSP[1] and SNSN[1], senses the coil current IL[2] based on the voltage between the external terminals SNSP[2] and SNSN[2], and senses coil current IL[3] based on the voltage between the external terminal SNSP[3] and SNSN[3]. Sensing the coil current IL[i] denotes sensing the current value of the coil current IL[i]. The current values of the coil currents IL[1], IL[2], and IL[3] as detected by thecurrent sensing circuit 110 will be referred to as the detected current values VAL_IL[1], VAL_IL[2], and VAL_IL[3] respectively. A signal IL_DET indicating the detected current values VAL_IL[1], VAL_IL[2], and VAL_IL[3] is fed from thecurrent sensing circuit 110 to thecontrol circuit 120. The signal IL_DET is generated with reference to calibration information held in thecalibration data holder 160. The calibration information will be described later. - Specifically, the
current sensing circuit 110 is composed of, for example as shown inFIG. 3 , a current sensor 111[1] and an ADC 112[1] for the first phase, a current sensor 111[2] and an ADC 112[2] for the second phase, and a current sensor 111[3] and an ADC 112[3] for the third phase. The current sensor 111[i] is connected to the external terminals SNSP[i] and SNSN[i], and outputs an analog signal SA[i] as an analog voltage signal with a voltage value proportional to the voltage (potential difference) between the external terminals SNSP[i] and SNSN[i]. The current sensor 111[i] can be configured with an amplification circuit including an operational amplifier. The ADC 112[i] is an analog-digital converter, and performs analog-digital conversion on the analog signal SA[i] to generate a digital signal SD[i]. The digital signal SD[i] has a signal value proportional to the voltage (potential difference) between the external terminals SNSP[i] and SNSN[i], and the signal value of the digital signal SD[i] corresponds to the detected current value VAL_IL[i]. In the configuration example inFIG. 3 , three analog-digital converters (i.e., the ADC 112[1] to 112[3]) generate the digital signals SD[1] to SD[3]; instead, thecurrent sensing circuit 110 may include only one analog-digital converter, and this analog-digital converter can be operated on a time-shared basis so that, from the analog signals SA[1] to SA[3], the one analog-digital converter generates the digital signals SD[1] to SD[3]. - Based on the signal IL_DET and also a motor driving instruction signal fed from the
host circuit 40, thecontrol circuit 120 generates a driving control signal DRV for driving the three-phase motor 30 to rotate, and feeds the generated driving control signal DRV to thepre-driver circuit 130. - The
pre-driver circuit 130 is connected to the external terminals OUTMNT[1] to OUTMNT[3], PHG[1] to PHG[3], PLG[1] to PLG[3], and PGND. As mentioned above, the external terminals OUTMNT[1] to OUTMNT[3] are connected, respectively, across the external wirings WRO[1] to WRO[3] to one ends of the coils L[1] to L[3]. The external terminals PHG[1] to PHG[3] and PLG[1] to PLG[3] are connected, respectively, across other external wirings (not illustrated)to the gates of the transistors MH[1] to MH[3] and ML[1] to ML[3]. Thepre-driver circuit 130, while referring to the voltages at the external terminal OUTMNT[1] to OUTMNT[3], generates the gate signals HG[1] to HG[3] and LG[1] to LG[3] based on the driving control signal DRV, and feeds the gate signals HG[1] to HG[3] and LG[1] to LG[3] to the gates of the transistors MH[1] to MH[3] and ML[1] to ML[3] respectively, thereby to turn on and off those transistors individually. - The gate signals HG[1] to HG[3] and LG[1] to LG[3] each take, as its signal level, either a high level or a low level. Note however that the potential of the high level, and also the potential of the low level, differs among the gate signals HG[i] and LG[i]. Turning the gate signal HG[i] to the high level turns the transistor MH[i] on, and turning the gate signal HG[i] to the low level turns the transistor MH[i] off. A similar description applies to the relationship between the gate signal LG[i] and the transistor ML[i]. Incidentally, a high-level gate signal HG[i] is generated using the supply voltage VCP.
- Specifically, in response to the motor driving instruction signal from the
host circuit 40, thecontrol circuit 120 can perform vector control on the three-phase motor 30 based on the detected current values VAL_IL[1], VAL_IL[2] and VAL_IL[3] such that the three-phase motor 30 rotates at a rotation speed specified by the motor driving instruction signal or such that the three-phase motor 30 produces the torque specified by the motor driving instruction signal. The driving control signal DRV for achieving such vector control is fed to thepre-driver circuit 130 and thereby, for example, the three-phase motor 30 is driven with sinusoidal waves. - Referring to
FIG. 4 , thesemiconductor device 10 has what is called a QFN (quad-flat no-leads) package. Thesemiconductor device 10 may have any type of package. In this embodiment, “package” denotes the package of thesemiconductor device 10. In this embodiment, a three-dimensional rectangular coordinate system is assumed that expands along three mutually orthogonal X, Y, and Z axes, with the direction pointing from the negative to positive side along Z axis taken as the upward direction and the direction opposite to it as the downward direction. The plane parallel to X and Y axes is referred to as XY plane, the plane parallel to Y and Z axes is referred to as YZ plane, and the plane parallel to Z and X axes is referred to as ZX plane. The package has, as its exterior shape, the shape of a rectangular parallelepiped, and the rectangular parallelepiped as the exterior shape of the package has a top face SF1 and a bottom face SF2 parallel to XY plane and four side faces SF3. The top face SF1 and the bottom face SF2 are two faces that lie opposite each other, with the top face SF1 located on the positive side of the bottom face SF2 along Z axis. The four side faces SF3 consist of two side faces SF3 that are parallel to YZ plane and that lie opposite each other and two side faces SF3 that are parallel to ZX plane and that lie opposite each other. -
FIG. 4 is an exterior perspective view of thesemiconductor device 10 as the top face SF1 and two side faces SF3 are viewed from the positive side along Z axis.FIG. 5 is a plan view of thesemiconductor device 10 as the bottom face SF2 is viewed from the negative side along Z axis.FIG. 6 is an exterior perspective view of thesemiconductor device 10 as the bottom face SF2 and two side faces SF3 are viewed from the negative side along Z axis. As viewed from a direction parallel to Z axis, the package has a rectangular exterior shape, and the four sides of this rectangular shape will be referred to as sides SD1 to SD4 (seeFIG. 5 ). Sides SD1 and SD2 are two sides that lie opposite each other and are both parallel to Y axis. Sides SD3 and SD4 are two sides that lie opposite each other and are both parallel to X axis. InFIGS. 4 to 6 , the symbol “ET” indicates an external terminal provided on thesemiconductor device 10. Here, for the sake of concreteness, thesemiconductor device 10 is assumed to have 32 external terminals ET. Note however that asemiconductor device 10 according to the present disclosure may have any number of external terminals ET. InFIGS. 4 to 6 , to avoid complicated illustration, only part of the external terminals are indicated by the symbol “ET”. - The total of 32 external terminals ET divide into a first external terminal row disposed along side SD1, a second external terminal row disposed along side SD2, a third external terminal row disposed along side SD3, and a fourth external terminal row disposed along side SD4, each external terminal row having eight external terminals ET. In each external terminal row, the external terminals ET are disposed at equal intervals. Each external terminal ET is a metal terminal exposed out of the package, and is exposed mainly on the bottom face SF2. Each external terminal ET in the first external terminal row is exposed out of the package on the bottom face SF2 to reach the side face SF3 corresponding to side SD1, and each external terminal ET in the second external terminal row is exposed out of the package on the bottom face SF2 to reach the side face SF3 corresponding to side SD2. A similar description applies to each external terminal ET in the third and fourth external terminal rows. Of the total of 32 external terminals ET, 26 external terminals ET are assigned to the following external terminals shown in
FIG. 1 : CP1, CP2, PVCP, PVM, OUTIN[1] to OUTIN[3], OUTO[1] to OUTO[3], SNSP[1] to SNSP[3], SNSN[1] to SNSN[3], OUTMNT[1] to OUTMNT[3], PHG[1] to PHG[3], PLG[1] to PLG[3], and PGND. Any other assignment is possible. -
FIG. 7 is a sectional view of thesemiconductor device 10 cut along section line A-A shown inFIG. 4 (i.e., a sectional view of thesemiconductor device 10 cut on a sectional plane parallel to ZX plane). Note however thatFIG. 7 is a schematic sectional view showing the positions relative to each other of the elements constituting thesemiconductor device 10, and in practice the elements may have shapes different than illustrated there. - The
semiconductor device 10 includes asemiconductor chip 510, adie pad 520 that supports thesemiconductor chip 510, a plurality ofleads 530, a plurality of chip-directedwires 540 for connecting (electrically connecting) between thesemiconductor chip 510 and the plurality ofleads 530, and a sealingresin 550. Thewires 540 correspond to what is generally called bonding wires, but here, for clear distinction from the sense wires described later, are referred to as chip-directed wires. - The sealing
resin 550 is an insulating material that seals all together thesemiconductor chip 510, thedie pad 520, theleads 530, and the chip-directedwires 540 as well as the sensing metal members described later (specifically,sense wires 560 and the like; not illustrated inFIG. 7 ). The sealingresin 550 constitutes the package of thesemiconductor device 10. The package is so formed that part of each of theleads 530 is exposed out of the sealingresin 550. Specifically, each lead 530 is exposed over the whole or part of itsbottom face 531 on the bottom face of the sealing resin 550 (hence the bottom face SF2 of the package), and each lead 530 is exposed over the whole or part of itsside face 532 on a side face of the sealing resin 550 (hence a side face SF3 of the package). - The
semiconductor chip 510 is a component in which a semiconductor integrated circuit is formed on a semiconductor substrate, and the semiconductor integrated circuit in thesemiconductor chip 510 constitutes the various circuits within thesemiconductor device 10, including theblocks semiconductor chip 510. Thesemiconductor chip 510 is die-bonded on thedie pad 520 with the face of thesemiconductor chip 510 on which the functional elements are formed (i.e., the top face) pointing up. On the top face of thesemiconductor chip 510, a plurality of pads (not illustrated) are formed by exposing parts of a wiring layer out of a surface protection layer. To each pad is connected thecorresponding lead 530 via a chip-directedwire 540. That is, thesemiconductor chip 510 and the plurality oflead 530 are connected together via the plurality of chip-directedwires 540. Needless to say, connection via a chip-directedwire 540, or by a chip-directedwire 540, is electrical connection. - The
die pad 520 is formed of a thin metal sheet of which the thickness direction runs along Z axis. In the example inFIG. 7 , theentire die pad 520 is sealed in the sealingresin 550; instead, thesemiconductor device 10 may be configured such that the bottom face of thedie pad 520 is exposed on the bottom face of the sealing resin 550 (hence the bottom face SF2 of the package). In that case, a stopper (not illustrated) is formed on thedie pad 520 to prevent thedie pad 520 from coming out of the sealingresin 550. -
FIG. 8 is a see-through plan view, with the sealingresin 550 assumed to be transparent, of thesemiconductor chip 510, thedie pad 520, and the leads 530 (in reality, the sealingresin 550 is opaque). Note that the see-through plan view ofFIG. 8 shows thesemiconductor device 10 as viewed from the positive side along Z axis. InFIG. 8 , the elements other than thesemiconductor chip 510, thedie pad 520, and theleads 530 are omitted from illustration. The outermost square inFIG. 8 represents the outline of the package. InFIG. 8 , to avoid complicated illustration, only part of theleads 530 are indicated by the reference sign “530”. - The
semiconductor chip 510 and thedie pad 520 each have a generally rectangular shape as seen in a plan view. Note however that, as shown inFIG. 9 , thedie pad 520 has, in addition to amain part 521 in a rectangular shape as seen in a plan view, a total of four suspension leads 522 extending from the corners of the rectangular shape to the corresponding corners of the package. As seen in a plan view, the rectangular shape of thedie pad 520 is larger than the rectangular shape of thesemiconductor chip 510, and theentire semiconductor chip 510 lies on the top face of thedie pad 520. In this embodiment, seeing an object in a plan view means seeing the object from above along Z axis. - With respect to the center of the
semiconductor chip 510 or the center of thedie pad 520, eight of theleads 530 are provided on the positive side along X axis, another eight are provided on the negative side along X axis, another eight are provided on the positive side along Y axis, and the other eight are provided on the negative side along Y axis. That is, the total of 32 leads 530 are disposed in a manner distributed around thesemiconductor chip 510 and hence thedie pad 520. The total of 32 leads 530 divide into a first lead row disposed along side SD1, a second lead row disposed along side SD2, a third lead row disposed along side SD3, and a fourth lead row disposed along side SD4, each lead row having eight leads 530. In each lead row, the eight leads 530 are disposed at equal intervals. - Each
lead 530 is composed of a metal part embedded in the package and a metal part exposed out of the package, with the former metal part referred to as an inner lead and the latter metal part as an outer lead. In each lead 530, the outer lead functions as the corresponding metal terminal ET. Depending on the type of package, outer leads protrude out of the package as pin-form metal terminals ET. The eightlead 530 forming the first lead row constitute the eight external terminals ET forming the first external terminal row, and the eightlead 530 forming the second lead row constitute the eight external terminals ET forming the second external terminal row. A similar description applies to the third and fourth lead rows. - Each
lead 530 is configured as a thin metal sheet of which the thickness direction runs along Z axis. While inFIG. 8 each lead 530 has a generally rectangular shape as seen in a plan view, it may have any other shape as seen in a plan view. The leads 530 are made of copper. The leads 530 may be made of any metal other than copper. For example, theleads 530 may be formed of what is called 42-alloy (an alloy of iron with nickel). Thedie pad 520 can be formed of the same material as the leads 530. Eachlead 530 has astopper 533 formed on it to prevent the lead 530 from coming out of the package (seeFIG. 7 ). Though not expressly illustrated inFIGS. 7 and 8 , each lead 530 has a solder-wettable metal-plated layer formed on its exposed part. - The chip-directed
wires 540 are metal wires formed of gold, aluminum, or copper. - Of each chip-directed
wire 540, one end is connected to a given pad on thesemiconductor chip 510 and the other end is connected to a given position on a givenlead 530 so that the given pad and the givenlead 530 are electrically connected together via the chip-directedwire 540. The connection point between the lead 530 and the chip-directed wire 540 (i.e., the point at which the chip-directedwire 540 is wire-bonded to the lead 530) lies on an inner lead. - The total of 32 leads 530 may all be connected via the chip-directed
wires 540 to thesemiconductor chip 510, or the total of 32 leads 530 may not all be connected to thesemiconductor chip 510. That is, thesemiconductor device 10 may haven leads 530 forming n external terminals ET along with m chip-directedwires 540, and may be configured such that m leads 530 among the n leads 530 are connected via m chip-directedwires 540 to thesemiconductor chip 510. In the example of this embodiment, n=32 but n may be any value other than 32. On the other hand, m is any integer of n or less but two or more. As will be described later, no chip-directedwires 540 need be connected to theleads 530 constituting the external terminals OUTIN[i] and OUTO[i]. - The first embodiment includes Practical Examples EX1_1 to EX1_6 described below. Each practical example deals with a distinctive configuration with respect to the sense resistors RSNS[1] to RSNS[3] in
FIG. 1 . Unless otherwise stated or unless inconsistent, any features described above in connection with the first embodiment are applicable to Practical Examples EX1_1 to EX1_6 described below. For any feature of any practical example that contradicts what has been described above in connection with the first embodiment, the description of that feature given in connection with that practical example can prevail. Among Practical Examples EX1_1 to EX1_6, unless inconsistent, any feature described in connection with one practical example is applicable to any other practical example (i.e., any two or more of the practical examples may be combined together). - Practical Example EX1_1 will be described.
FIG. 10A is a see-through plan view of thesemiconductor device 10 with the sealingresin 550 assumed to be transparent. The see-through plan view ofFIG. 10A shows thesemiconductor device 10 as viewed from the positive side along Z axis.FIG. 10A shows only those parts which are relevant to the description of the technology involved in Practical Example EX1_1, with some of the elements constituting thesemiconductor device 10 omitted from illustration (the same applies toFIGS. 11, 13, and 14 referred to later). InFIG. 10A , the outermost square represents the outline of the package (the same applies toFIGS. 11, 13, 14, 25 , and 27 referred to later). Moreover, inFIG. 10A , of the plurality ofleads 530, four particular leads are identified by the reference signs “530 a”, “530 b”, “530 c”, and “530 d” (the same applies toFIGS. 13 and 14 referred to later). The chip-directedwire 540 connecting between the lead 530 c and thesemiconductor chip 510 is identified specifically by the reference sign “540 c”, and the chip-directedwire 540 connecting between the lead 530 d and thesemiconductor chip 510 is identified specifically by the reference sign “540 d”.FIG. 10B is an enlarged view of part ofFIG. 10A . Of what is shown inFIGS. 10A and 10B , the parts SHORTac and SHORTbd indicated as hatched regions will be described later and first, with those parts SHORTac and SHORTbd ignored, the structure of the rest will be described. - The leads 530 a to 530 d are four mutually adjacent leads 530 provided along the side SD1, and are arranged in the
order leads leads 530 a located between theleads leads 530 b located between theleads leads 530 a to 530 d are assumed to be four leads 530 assigned to the first phase. Then, as will be understood from a comparison betweenFIGS. 10A and 11 , theleads lead 530 a constitutes the external terminal OUTIN[1], thelead 530 b constitutes the external terminal OUTO[1], thelead 530 c constitutes the external terminal SNSP[1], and thelead 530 d constitutes the external terminal SNSN[1]. - In the
semiconductor device 10 shown inFIG. 10A , theleads sense wire 560 within the package. Thesense wire 560 is an example of a sensing metal member that connects between theleads sense wire 560 is a metal wire formed of gold, aluminum, or copper. Thesense wire 560 may be formed of the same material as a chip-directedwire 540, and thesense wire 560 may have the same thickness (i.e., diameter on a cross-section) as a chip-directedwire 540. -
FIG. 12 is a side view of theleads sense wire 560 as viewed along X axis. One end of thesense wire 560 is connected to a predetermined position on the top face of the lead 530 a (hence a predetermined position on the inner lead of the lead 530 a) and the other end of thesense wire 560 is connected to a predetermined position on the top face of thelead 530 b (hence a predetermined position on the inner lead of thelead 530 b). A sense wire and a lead are connected together by well-known wire-bonding as are a chip-directed wire and a lead. Thesense wire 560 connects between theleads sense wire 560 is not connected at least to thesemiconductor chip 510; it thus connects between theleads semiconductor chip 510. Needless to say, connection via asense wire 560, or by asense wire 560, is electrical connection. - The leads 530 a and 530 b may be connected together by one
sense wire 560, or any number, two or more, ofsense wires 560. Specifically, for example, theleads sense wires 560 as shown inFIG. 13 , or theleads sense wires 560 as shown inFIG. 14 . In a case where theleads sense wires 560, thesense wires 560 may have equal lengths. Instead, the plurality ofwires 560 may have mutually different lengths, orp sense wires 560 may have q different lengths (where p is an integer of three or more, and q is an integer of two or more but less than p). - In the following description of Practical Example EX1_1, it is assumed that the
leads FIG. 1 . That is, if “NA=1”, the resistance value of thesense wire 560 itself counts as the resistance value of the sense resistor RSNS[1]; if “NA≥2”, the parallel resistance value of the NA sense wires 560 counts as the resistance value of the sense resistor RSNS[1]. While in strict terms the resistive components of theleads -
FIG. 15 is a schematic plan view of part of a circuit board SUB with thesemiconductor device 10 mounted on it. A plurality of lands having solder applied to them are formed on the circuit board SUB at wherever they are needed (inFIG. 15 , the lands are not illustrated). Thesemiconductor device 10 is placed at a position where its external terminals (the bottom faces of the leads) face the surfaces of the lands on the circuit board SUB and, with the external terminals (the bottom faces of the leads) in contact with the solder on the lands, reflow is performed, so that thesemiconductor device 10 is mounted on the circuit board SUB. On the circuit board SUB, as part of the external wires WRIN[1] shown inFIG. 1 , a wiring pattern WRIN[1]' is formed, and in addition, as part of the external wire WRO[1] shown inFIG. 1 , a wiring pattern WRO[1]' is formed. The land connected to the external terminal OUTIN[1] and the land connected to the external terminal SNSP[1] are short-circuited together by the wiring pattern WRIN[1]' on the circuit board SUB, and thereby the external terminal OUTIN[1] (hence the lead 530 a) is short-circuited via the external wire WRIN[1]' to the external terminal SNSP[1] (hence thelead 530 c). Likewise, the land connected to the external terminal OUTO[1] and the land connected to the external terminal SNSN[1] are short-circuited together by the wiring pattern WRO[1]' on the circuit board SUB, and thereby the external terminal OUTO[1] (hence thelead 530 b) is short-circuited via the external wire WRO[1]' to the external terminal SNSN[1] (hence thelead 530 d). - Referring back to
FIG. 10A , theconnection point 542 c between thesemiconductor chip 510 and the chip-directedwire 540 c and theconnection point 542 d between thesemiconductor chip 510 and the chip-directedwire 540 d are connected to the current sensing circuit 110 (seeFIG. 1 ) formed on thesemiconductor chip 510. The connection points 542 c and 542 d are points at which the chip-directedwires semiconductor chip 510. Across the sense resistor RSNS[1] (here, NA sense wires 560) occurs a voltage drop proportional to the coil current IL[1], and between the connection points 542 c and 542 d appears a potential difference commensurate with the voltage drop. Thus thecurrent sensing circuit 110 can, based on the potential difference between the connection points 542 c and 542 d, sense the coil current IL[1] and acquire the detected current value VAL_IL[1] mentioned above. The potential difference between the connection points 542 c and 542 d can be safely regarded as equal to the potential difference between the external terminals SNSP[1] and SNSN[1]. - Incidentally, there are no chip-directed
wires 540 that connect either of the external terminals OUTIN[1] and OUTO[1] to thesemiconductor chip 510. That is, no chip-directed wires are connected to either of the external terminals OUTIN[1] and OUTO[1]. The external terminal OUTIN[1] and thesemiconductor chip 510, or the external terminal OUTO[1] and thesemiconductor chip 510, may be connected together by a particular chip-directedwire 540; in that case, that particular chip-directedwire 540 is not connected to any significant circuit on thesemiconductor chip 510, and does not affect in any way the operation of thesemiconductor device 10 described with reference toFIG. 1 . - In the example shown in
FIG. 10A , of the eight leads 530 disposed along side SD1, the four leads 530 around the middle are allotted as leads 530 a to 530 d. Instead, of the eight leads 530 disposed along side SD1, any leads may be allotted as leads 530 a to 530 d. It is however preferable that theleads 530 a to 530 d be disposed in theorder lead lead 530 at an end. - While the structure involved in the sensing of a coil current has been described with focus on the first phase, the structure involved in the sensing of a coil current in the second phase and the structure involved in the sensing of a coil current in the third phase are similar to that for the first phase, and thus the technology described with respect to the first phase is applied to the second and third phases as well. With focus on the second phase, the suffix “[1]” in the above description of Practical Example EX1_1 can be read as “[2]” and then the
leads 530 a to 530 d can be taken as, for example, four leads 530 disposed along side SD3. Likewise, with focus on the third phase, the suffix “[1]” in the above description of Practical Example EX1_1 can be read as “[3]” and then theleads 530 a to 530 d can be taken as, for example, four leads 530 disposed along side SD4. - More specifically, one possible configuration is as follows. The
semiconductor device 10 can include three sets ofleads 530 a to 530 d, with the first set ofleads 530 a to 530 d assigned to the external terminal OUTIN[1], OUTO[1], SNSP[1], and SNSN[1], the second sets ofleads 530 a to 530 d assigned to the external terminal OUTIN[2], OUTO[2], SNSP[2], and SNSN[2], and the third set ofleads 530 a to 530 d assigned to the external terminal OUTIN[3], OUTO[3], SNSP[3], and SNSN[3]. The first set ofleads 530 a to 530 d, the second sets ofleads 530 a to 530 d, and the third set ofleads 530 a to 530 d are typically disposed along mutually different sides of thesemiconductor device 10. Of these 12 leads in total, two or more belonging to different sets may be disposed along the same side. - The
current sensing circuit 110 can, based on the potential difference between theleads connection point leads connection point leads connection point - One numerical example is as follows. Consider a case where, along side SD1, SD2, SD3, or SD4, the center-to-center distance between two
adjacent leads 530 is 500 μm (micrometers). It is assumed that asense wire 560 has a circular cross-sectional shape, has a diameter of 30 μm in its cross-section, and is formed of copper. In this case, using asense wire 560 with a length of 500 μm gives one sense wire 560 a resistance value (end-to-end resistance value) of about 12.5 mΩ. The parallel resistance value of twosense wires 560 is then about 6.25 mΩ, and the parallel resistance value of threesense wires 560 about 4.16 mΩ. - Consider sine-wave driving in which the three-
phase motor 30 is supplied with a sine-wave current of 14 A (amperes) in terms of effective value as the coil current IL[i] of each phase. In this sine-wave driving, if twosense wires 560 are used as the sense resistor RSNS[i] of each phase (i.e., if NA=2), since 14 A×6.25 mΩ=87.5 mV, a sine-wave voltage drop of 87.5 mV in terms of effective value occurs across the sense resistor RSNS[i] of each phase. It is thus possible to detect the coil current IL[i] with accuracy high enough to allow vector control. - Here, the power consumption in the sense resistor RSNS[i] of each phase is given as 14 A×14 A×6.25 mΩ≈1.23, that is, about 1.23 W, and thus the total power consumption in the sense resistors RSNS[1] to RSNS[3] is about 3.7 W. This roughly falls within the permissible power consumption (the maximum power permitted to be consumed within a package, also called package power) of common 5 mm or so square QFN packages. The number of sense wires 560 (i.e., the value of NA) or the diameter of
sense wires 560 can be adjusted with consideration given to the balance between the accuracy required in the sensing of the coil current IL[i] and the package power. - In a common motor driving system taken here as a first imaginary configuration, to enable sensing of a coil current (in particular, a comparatively high coil current, like 10 A or higher), a sense resistor (with a resistance value of about 10 mΩ) is externally connected to a semiconductor device. Here, the resistance value of the sense resistor externally connected to the semiconductor device is prone to individual variation, and variation of the resistance value of the sense resistor degrades the accuracy of current sensing and hence makes it difficult to achieve desired motor control (e.g., vector control). With this in mind, as described above, within the package of the
semiconductor device 10, the sense resistor RSNS[i], which corresponds to the sense resistor mentioned above, is formed of a sensing metal member (here, one or more sense wires 560) that connects leads together. This makes it possible to measure the resistance value of the sensing metal member (here, one or more sense wires 560) in the pre-shipment inspection procedure of thesemiconductor device 10, and it is thereafter possible to sense the coil current IL[i] accurately by evaluating the potential difference between the external terminal SNSP[i] and SNSN[i] using calibration information based on the measurement results (a technology related to calibration information will be described in detail in connection with another practical example described later). Advantageously, this eliminates the need to prepare a sense resistor as an externally connected component. - Moreover, as described above, by adjusting the number of sense wires 560 (i.e., the value of NA) for each phase, it is possible to adjust the resistance value of the sense resistor RSNS[i], and by alternatively or additionally adjusting the diameter of
sense wires 560, it is possible to adjust the resistance value of the sense resistor RSNS[i]. Through adjustment of those parameters, it is possible to secure the accuracy needed in the sensing of the coil current IL[i] while giving consideration to the package power. - A second imaginary configuration will now be studied. In the second imaginary configuration, the
lead 530 a and thesemiconductor chip 510 are connected together by a first chip-directed wire, thelead 530 b and thesemiconductor chip 510 are connected together by a second chip-directed wire, and the connection point between thesemiconductor chip 510 and the first chip-directed wire and the connection point between thesemiconductor chip 510 and the second chip-directed wire are connected together on thesemiconductor chip 510. Then, in the second imaginary configuration, the series resistance of the first and second chip-directed wires constitutes the sense resistor RSNS[i]. Note however that, in the second imaginary configuration, as compared with the configuration shown inFIG. 10A etc., the wires that constitute the sense resistor RSNS[i] are longer (e.g., several times), resulting in too high power consumption in the wires. Moreover, the heat generated in the wires may have a greater effect on the semiconductor integrated circuit. - Incidentally, a lead-to-lead short-circuiting technology is applied to the
semiconductor device 10 of Practical Example EX1_1. The lead-to-lead short-circuiting technology employed in Practical Example EX1_1 permits theleads leads semiconductor chip 510. More specifically, with the lead-to-lead short-circuiting technology applied to it, thesemiconductor device 10 of Practical Example EX1_1 includes, as shown inFIGS. 10A, 10B , etc., a short-circuiting metal member SHORTac for short-circuiting theleads semiconductor chip 510 and a short-circuiting metal member SHORTbd for short-circuiting theleads semiconductor chip 510. InFIGS. 10A, 10B , etc., for convenience' sake, those short-circuiting metal members are each indicated by a hatched area. - The short-circuiting metal member SHORTac is a metal member that integrally couples together the
leads leads FIGS. 10A, 10B , etc., for convenience' sake, not only the short-circuiting metal member SHORTac is indicated by a hatched area, boundaries are illustrated as if to be present between theleads lead 530 a, the short-circuiting metal member SHORTac, and thelead 530 c can be formed of a single piece of metal sheet without any such boundaries. It can be understood that such a single piece of metal sheet forms a single lead, and this single lead forms theleads leads - A similar description applies to the short-circuiting metal member SHORTbd. Specifically, the short-circuiting metal member SHORTbd is a metal member that integrally couples together the
leads leads FIGS. 10A, 10B , etc., for convenience' sake, not only the short-circuiting metal member SHORTbd is indicated by a hatched area, boundaries are illustrated as if to be present between theleads lead 530 b, the short-circuiting metal member SHORTbd, and thelead 530 d can be formed of a single piece of metal sheet without any such boundaries. It can be understood that such a single piece of metal sheet forms a single lead, and this single lead forms theleads leads - The dimension (thickness) of the short-circuiting metal members SHORTac and SHORTbd in the Z-axis direction is significantly larger (e.g., 200 μm) than the diameter (e.g., 30 μm) of each
sense wire 560, and also the dimension (width) of the short-circuiting metal members SHORTac and SHORTbd in the X-axis direction is significantly larger than the diameter of eachsense wire 560. Accordingly, with respect to the array direction of theleads 530 a to 530 d (i.e., the Y-axis direction), the resistance value per unit length of each of the short-circuiting metal members SHORTac and SHORTbd is significantly lower (negligibly low) than the resistance value per unit length of the sense resistor RSNS[i] composed of NA sense wires 560. As mentioned above, NA represents any integer of one or more. Moreover, with respect to the array direction of theleads 530 a to 530 d, the dimension of each of the short-circuiting metal members SHORTac and SHORTbd is smaller than the dimension of eachsense wire 560. Accordingly, the resistance value (e.g., about 10 μΩ) of each of the short-circuiting metal members SHORTac and SHORTbd is significantly lower than the resistance value (e.g., about 5 mΩ) of the sense resistor RSNS[i] composed ofNA sense wires 560. The significance of the provision of the short-circuiting metal members SHORTac and SHORTbd will become clear through the description, given later, of a test procedure. - Practical Example EX1_2 will be described. Practical Example EX1_2 deals with a method for accurate sensing of a coil current by use of calibration information.
FIG. 16 is a flow chart of a test procedure for acquiring and recording calibration information. The test procedure is built into, as part of, a pre-shipment inspection procedure of thesemiconductor device 10. - In the test procedure, a test circuit board SUBTSET as shown in
FIG. 17 is prepared separately from the circuit board inFIG. 2 , and thesemiconductor device 10 is kept in a testing state. The test circuit board SUBTSET is fitted with a socket SCT for mounting thesemiconductor device 10 on. In the testing state, thesemiconductor device 10 is mounted on the socket SCT. With thesemiconductor device 10 mounted on the socket SCT, the external terminals of thesemiconductor device 10 conduct to the corresponding wiring patterns on the test circuit board SUBTSET via the socket SCT (inFIG. 17 , the wiring patterns are omitted from illustration). Wiring patterns equivalent to the wiring patterns WRIN[i]' and WRO[i]' (seeFIG. 15 ; note however that, inFIG. 15 , i=1) are formed on the test circuit board SUBTSET and, in the testing state, via the wiring patterns on the test circuit board SUBTSET, the external terminals OUTIN[i] and SNSP[i] are short-circuited together and also the external terminals OUTO[i] and SNSN[i] are short-circuited together. Moreover, the test circuit board SUBTSET is configured so that in the testing state it can supply the sense resistor RSNS[i] of each phase in thesemiconductor device 10 with the necessary current. - In the test procedure, first, at step S11, the
semiconductor device 10 is mounted on the socket SCT on the test circuit board SUBTSET; subsequently, at step S12, “1” is substituted in the variable i, and an advance is made to step S13. At step S13, in the testing state, the sense resistor RSNS[i] is supplied with a predetermined test current ITSET (i.e., a test current ITSET is passed between the external terminals OUTIN[i] and OUTO[i]). It is assumed that the test current ITSET is a direct current (e.g., 10 A) that flows from the external terminal OUTIN[i] to the external terminal OUTO[i] - Subsequently to step S13, at step S14, a test circuit (not illustrated) within the
semiconductor device 10 senses, as a voltage VTEST[i], the voltage between the external terminals SNSP[i] and SNSN[i] as observed while the sense resistor RSNS[i] is being supplied with the test current ITSET and, based on the voltage VTEST[i], acquires calibration information for the ith phase. The test circuit is a circuit formed on thesemiconductor chip 510, and functions significantly only in the testing state. The acquisition of calibration information for the ith phase may be achieved by coordination of the test circuit with a circuit on the test circuit board SUBTSET. - Subsequently to step S14, at step S15, the test circuit mentioned above checks whether i=3. If i=3, then an advance is made to step S17; if not, then at step S16, the variable i is incremented by “1”, and a return is made to step S13, so that steps S13 and S14 are repeated. Thus, when step S17 is reached, calibration information for the first to third phases has been acquired. At step S17, the calibration information for the first to third phases is written to the
calibration data holder 160 inFIG. 1 , and then the test procedure inFIG. 16 is ended. The writing of the calibration information is achieved by the test circuit, or by coordination of the test circuit with a circuit on the test circuit board SUBTSET. - The
calibration data holder 160 holds in a non-volatile manner the calibration information for the first to third phases written to it at step S17. Thecalibration data holder 160 is configured with a non-volatile memory (e.g., an OTPROM [one-time programmable read-only memory]). Instead, the calibration information for each phase may be held in a non-volatile manner by any well-known technique, such as Zener zapping, polysilicon fusing, or laser cutting. Note that, in the test procedure inFIG. 16 , steps S13 and S14 with i=1, steps S13 and S14 with i=2, and steps S13 and S14 with i=3 may be performed concurrently. - The calibration information for the ith phase is information that is previously set according to the resistance value (actual resistance value) of the sense resistor RSNS[i]. This will now be elaborated on.
- Let the design value of the resistance value of the sense resistor RSNS[i] be RIDEAL[i]. Then, if the actual resistance value is as designed, when steps S13 and S14 are reached, a voltage corresponding to ITEST×RIDEAL[i] (e.g., 10 A×10 mΩ=100 mV) should appear between the external terminals SNSP[i] and SNSN[i]. The actually sensed voltage VTEST[i], however, can often deviate from ITEST×RIDEAL[i] (e.g., VTEST[i]=80 mV). Let the actual resistance value of the sense resistor RSNS[i] (hereinafter referred to as the actual resistance value) be RREAL[i], then VTEST[i]=ITEST×RREAL[i]. Since, in the test procedure, the value of the test current ITEST is known, the actual resistance value RREAL[i] is known from the voltage VTEST[i] (e.g., RREAL[i]=VTEST[i]/ITEST=80 mV/10 A=8 mΩ). At step S14 in
FIG. 16 , the calibration information for the ith phase is acquired based on the actual resistance value RREAL[i]. - Having gone through the pre-shipment inspection procedure including the test procedure, the
semiconductor device 10 is mounted on the circuit board SUB as shown inFIG. 2 and is built into the motor driving system SYS. The state of thesemiconductor device 10 built in the motor driving system SYS will occasionally be referred to as, for clear distinction from the testing state mentioned above, an operating state. This embodiment assumes that thesemiconductor device 10 is in the operating state except when the test procedure is discussed. A description will now be given of a method of sensing coil currents by use of calibration information in the operating state. How the coil currents IL[1] to IL[3] are sensed by use of calibration information is common to the first to third phases; accordingly, using the variable i, the following description will deal with how the coil current IL[i] is sensed for the ith phase. - The calibration information for the ith phase may be the actual resistance value RREAL[i] itself. In that case, in the operating state the
current sensing circuit 110 inFIG. 1 can, by dividing the voltage between the external terminals SNSP[i] and SNSN[i] by the actual resistance value RREAL[i], acquire the detected current value VAL_IL[i] of the coil current IL[i]. - In practical terms, for example, the calibration information for the ith phase can be calibration information for the ADC 112[i] in
FIG. 3 . In that case, the ADC 112[i] can be configured such that, in the operating state, SD[i]=kREF×kC[i]×SA[i] (note that SD[i] contains a quantization error). Specifically, the ADC 112[i] can be configured such that, in the operating state, the value of the digital signal SD[i], which represents the detected current value VAL_IL[i], equals the product of a predetermined fixed reference coefficient kREF (which may be one, i.e., kREF=1), a correction coefficient kC[i], and the value of the analog signal SA[i]. Here, the correction coefficient kC[i] serves as the calibration information for the ith phase such that kC[i]=RIDEAL[i]/RREAL[i]. For example, if (RIDEAL[i],RREAL[i])=(10 mΩ, 8 mΩ), then kC[i]=1.25; this eliminates the error in the detected current value VAL_IL[i] in the operating state resulting from the actual resistance value RREAL[i] being lower than the design value RIDEAL[i]. - As described above, in the
current sensing circuit 110, for each phase, the coil current IL[i] is sensed based on the calibration information for the ith phase as previously set according to the actual resistance value of the sense resistor RSNS[i] and the voltage between the external terminals SNSP[i] and SNSN[i] (corresponding to the potential difference between the connection points 542 c and 542 d for the ith phase; seeFIG. 10A ). It is thus possible to sense the coil current IL[i] accurately. - The
current sensing circuit 110 may further include a temperature sensing circuit (not illustrated) for sensing the temperatures of the sense resistors RSNS[1] to RSNS[3]. The temperature sensing circuit senses the temperatures at a first to a third temperature sensing locations within the package, and outputs a first temperature sense signal commensurate with the temperature at the first temperature sensing location, a second temperature sense signal commensurate with the temperature at the second temperature sensing location, and a third temperature sense signal commensurate with the temperature at the third temperature sensing location. Thecurrent sensing circuit 110 may then, by referring to the ith temperature sense signal, sense the coil current IL[i] of each phase. It is thus possible to sense the coil current IL[i] more accurately with consideration given to the temperature dependence of the resistance value of the sense resistor RSNS[i]. - The first to third temperature sensing locations may be three mutually different locations. In that case, the ith temperature sensing location can be a location close to where the sense resistor RSNS[i] is disposed. Variations among the temperatures of the sense resistors RSNS[1] to RSNS[3] can often be safely ignored, in which case temperature can be sensed at one location. When temperature is sensed at one location, a single, common temperature sensing location is understood to serve as the first to third temperature sensing locations and a single, common temperature sensing signal is understood to serve as the first to third temperature sensing signals.
- Since the temperature coefficient of the sense resistor RSNS[i] (e.g., the temperature coefficient of the sense wire 560) is known, the
current sensing circuit 110 can correct the detected current value VAL_IL[i] based on the ith temperature sense signal and the temperature coefficient of the sense resistor RSNS[i]. Specifically, for example, the ADC 112[i] inFIG. 3 can be configured such that, in the operating state, SD[i]=kREF×kC[i]×kTC[i]×SA[i] (note however that SD[i] contains a quantization error). Here, kTC[i] is a correction coefficient commensurate with the temperature at the ith temperature sensing location. Suppose that, while in the test procedure the temperature at the ith temperature sensing location as identified based on the first temperature sense signal is TREF[i], in the operating state the temperature at the ith temperature sensing location as identified from the ith temperature sense signal is TREAL[i] and the temperature coefficient of the sense resistor RSNS[i] (e.g., the temperature coefficient of the sense wire 560) is kR[i], a setting can be made such that kTC[i]=1/(1+(TREAL[i]−TREF[i])·kR[i]). - Practical Example EX1_3 will be described. While the
leads 530 may be given any specific shape, Practical Example EX1_3 deals with one specific example of the shape of leads 530.FIG. 18 is a plan view ofleads 530 according to Practical Example EX1_3. InFIG. 18 , for simplicity's sake, only twoleads 530 provided along side SD1 are illustrated as representatives (the same applies toFIGS. 19 and 20 referred to later). The two leads 530 shown inFIG. 18 can constitute the external terminals OUTIN[i] and OUTO[i]. In this case, the lead-to-lead short-circuiting technology described above is applied such that onelead 530 shown inFIG. 18 is integrally coupled to another lead 530 not illustrated inFIG. 18 and theother lead 530 shown inFIG. 18 is integrally coupled to yet another lead 530 not illustrated inFIG. 18 , though such coupling is omitted from illustration inFIG. 18 (the same applies toFIGS. 19 and 20 referred to later). While the shape ofleads 530 will be described below with focus on onelead 530, anyother lead 530 has a similar shape. - The
lead 530 is a metal member composed of metal parts 530_p1 to 530_p4 formed integrally. From the side (inFIG. 18 , side SD1) along which theleads 530 are provided toward the semiconductor chip 510 (hence toward the die pad 520), the metal parts 530_p1, 530_p2, 530_p3, and 530_p4 are disposed in this order. As seen in a plan view, the metal parts 530_p1, 530_p2, 530_p3, and 530_p4 are each in a generally rectangular shape. It should however be noted that the metal part 530_p4 has its corner parts near thesemiconductor chip 510 and thedie pad 520 cut off - In
FIG. 18 , a dash-dot-line AX represents the center axis of thelead 530 that runs along the array direction of the metal parts 530_p1 to 530_p4. With respect to the plane on which center axis AX lies and that is parallel to Z axis, thelead 530 has a plane-symmetrical structure. With respect to the direction orthogonal to both Z axis and center axis AX, the dimension of the metal part 530_p2 is greater than the dimension of each of the metal parts 530_p1 and 530_p3, and the dimension of the metal part 530_p4 is greater than the dimension of each of the metal parts 530_p1 and 530_p3. Accordingly, in thelead 530, on both sides of the metal part 530_p2 in the array direction of the metal parts 530_p1 to 530_p4, indentations 530_p5 and 530_p6 are formed, with the sealingresin 550 filling the indentations 530_p5 and 530_p6 (in the sealing process, the sealingresin 550 enters them). Thus, even if thelead 530 is acted on by an external force that tends to move it away from thesemiconductor chip 510 and thedie pad 520, thelead 530 does not come out of the package. The indentations 530_p5 and 530_p6 can be understood to form a stopper. - In a case where a first and a
second lead 530 constitute the external terminals OUTIN[i] and OUTO[i], as shown inFIG. 19 , regardless of the number ofsense wires 560, one and the other ends of anysense wire 560 that connects between the first andsecond leads 530 are connected (wire-bonded) respectively to the metal part 530_p4 of thefirst lead 530 and the metal part 530_p4 of thesecond lead 530. In a case where the first andsecond leads 530 are connected together by a plurality of sense wires 560 (inFIG. 19 , two of them), it is preferable that the plurality ofsense wires 560 be given equal lengths (though they may be given different lengths as mentioned earlier). The plurality ofsense wires 560 are disposed at a distance from each other. No problem is posed, though, by contact among the plurality ofsense wires 560 within the package. - For example, in a case where the first and
second leads 530 are connected together by twosense wires 560, two mutually different connection points CP1 and CP2 are defined on the metal part 530_p4 of each of theleads 530. One and the other ends of onesense wire 560 can be connected (wire-bonded) respectively to the connection point CP1 on thefirst lead 530 and the connection point CP1 on thesecond lead 530, and one and the other ends of theother sense wire 560 can be connected (wire-bonded) respectively to the connection point CP2 on thefirst lead 530 and the connection point CP2 on thesecond lead 530. The position at which the connection point CP1 is defined on the metal part 530_p4 is common to the plurality ofleads 530, and the position at which the connection point CP2 is defined on the metal part 530_p4 is common to the plurality of leads 530. This gives the twosense wires 560 equal lengths. With respect to the metal part 530_p4 of each of the first andsecond leads 530, the positions of the connection points CP1 and CP2 are displaced from each other in the array direction of the metal parts 530_p1 to 530_p4 (inFIG. 19 , in the X-axis direction), and are displaced from each other also in the array direction of the first and second leads 530 (inFIG. 19 , in the Y-axis direction). - In a case where the first and
second leads 530 are connected together by a plurality ofsense wires 560, as necessary, the metal part 530_p4 of each of the first andsecond leads 530 may be extended toward the semiconductor chip 510 (hence toward the die pad 520).FIG. 20 is a plan view of the first andsecond leads 530 so extended. InFIG. 20 , the first andsecond leads 530 are connected together by a first to afourth sense wire 560. With respect to the array direction of the metal parts 530_p1 to 530_p4 (inFIG. 20 , the X-axis direction), the first tofourth sense wires 560 are disposed in this order at a distance from each other. The first tofourth sense wires 560 are given equal lengths. As mentioned earlier, however, the first tofourth sense wires 560 may have a plurality of mixed lengths; for example, the first andthird sense wires 560 may be given a first length, and the second andfourth sense wires 560 may be given a second length (where the first and second lengths differ from each other). The first tofourth sense wires 560 are disposed at a distance from each other. - A description will now be given of a configuration where the first to
fourth sense wires 560 are given equal lengths. First, mutually different connection points CP1 to CP4 are defined on the metal part 530_p4 of each of theleads 530. Then one and the other ends of thejth sense wire 560 are connected (wire-bonded) respectively to the connection point CPj on thefirst lead 530 and the connection point CPj on thesecond lead 530. This is fulfilled under each of the conditions j=1, j=2, j=3, and j=4. - The position at which the connection point CPj is defined on the metal part 530_p4 is common to the plurality of leads 530. This is fulfilled under each of the conditions j=1, j=2, j=3, and j=4. On the metal part 530_p4 of each of the first and
second leads 530, the positions of the connection points CP1 to CP4 are displaced from each other in the array direction of the metal parts 530_p1 to 530_p4 (inFIG. 20 , in the X-axis direction). Instead, on the metal part 530_p4 of each of the first andsecond leads 530, the positions of the connection points CP1 and CP3 may coincide in the array direction of the first and second leads 530 (inFIG. 20 , the Y-axis direction), and the positions of the connection points CP2 and CP4 may coincide in the array direction of the first and second leads 530 (inFIG. 20 , the Y-axis direction). On the metal part 530_0 of each of the first andsecond leads 530, the positions of the connection points CP1 and CP3 are displaced from the positions of the connection points CP2 and CP4 in the array direction of the first and second leads 530 (inFIG. 20 , the Y-axis direction). - Extending the metal part 530_p4 here means extending it compared with the standard, predefined shape of leads. The extension of the metal part 530_p4 may be applied to all leads 530; or the extension of the metal part 530_0 may be applied only to those
leads 530 to whichsense wires 560 are connected. In that case, the dimension in the center axis AX direction of the metal part 530_p4 of theleads 530 to whichsense wires 560 are connected (i.e., thelead 530 that constitutes the external terminal OUTIN[i] or OUTOUT[i]) is larger than the dimension in the center axis AX direction of the metal part 530_p4 of the other leads 530 (e.g., thelead 530 that constitutes the external terminal SNSP[i] or SNSN[i] or thelead 530 that constitutes the external terminal PGND). The extension of the metal part 530_p4 may be applied on a side by side basis. For example, among all sides SD1 to SD4, the above-mentioned extension may be applied to theleads 530 provided along side SD1 but not to theleads 530 provided along side SD2. In that case, the dimension in the center axis AX direction of the metal part 530_p4 of theleads 530 provided along side SD1 is larger than the dimension in the center axis AX direction of the metal part 530_p4 of theleads 530 provided along side SD2. - Practical Example EX1_4 will be described. Practical Example EX1_4 assumes that each lead 530 has a shape as described in connection with Practical Example EX1_3, and pays attention to the four leads 530A to 530D shown in
FIGS. 21 and 22 . The configuration shown inFIGS. 21 and 22 is a configuration according to the second embodiment described later, and is to be contrasted with the configuration according to the first embodiment to which a lead-to-lead short-circuiting technology is applied. The leads 530A, 530B, 530C, and 540D correspond to theleads FIG. 10A . That is, theleads leads 530A to 530D are provided (i.e., along one of sides SD1 to SD4), theleads FIG. 20 , thelead 530A as thefirst lead 530 and the lead 530B as thesecond lead 530 are connected together by foursense wires 560. InFIG. 21 , the reference sign “540C” identifies the chip-directed wire that connects together the lead 530C and thesemiconductor chip 510, and the reference sign “540D” identifies the chip-directed wire that connects together the lead 530D and thesemiconductor chip 510. One end of the chip-directedwire 540C is connected (wire-bonded) to the connection point CP4 on the lead 530C, and one end of the chip-directedwire 540D is connected (wire-bonded) to the connection point CP4 on thelead 530D. -
FIG. 22 is a conceptual diagram of a state around theleads 530A to 530D in the testing state mentioned above in connection with the second embodiment. The wiring patterns formed on the test circuit board SUBTSET (seeFIG. 17 ) includewiring patterns lead 530A, is connected via afirst terminal 630A in the socket SCT to a part of the wiring pattern 61; the external terminal OUTO[i], which functions as the outer lead of the lead 530B, is connected via asecond terminal 630B in the socket SCT to a part of thewiring pattern 620; the external terminal SNSP[i], which functions as the outer lead of the lead 530C, is connected via a third terminal 630C in the socket SCT to another part of thewiring pattern 610; and the external terminal SNSN[i], which functions as the outer lead of thelead 530D, is connected via a fourth terminal 630D in the socket SCT to another part of thewiring pattern 620. InFIG. 22 , the terminals in the socket SCT are each conceptually indicated by a broken-line ellipse. -
FIG. 22 shows a state of theleads 530A to 530D to which a lead-to-lead short-circuiting technology is not applied, and in the state inFIG. 22 , theleads leads FIG. 22 , the two arrows marked in the areas of theterminals FIG. 16 ) in the test procedure. During the test procedure performed in the state inFIG. 22 , the voltage VTEST[i] sensed at step S14 inFIG. 16 includes not only the voltage drop across thesense wire 560 but also the voltage drops due to the contact resistances at theterminals terminals sense wires 560, and also vary in many ways. For example, while the sense resistor RSNS[i] formed with thesense wires 560 has a resistance value of about 10 mΩ, the contact resistance at each of theterminals - With the foregoing in mind, in this embodiment including Practical Example EX1_4, a lead-to-lead short-circuiting technology is applied to the
semiconductor device 10. By the lead-to-lead short-circuiting technology according to Practical Example EX1_4, theleads leads semiconductor chip 510. The lead-to-lead short-circuiting technology can be applied equally to the first to third phases. Using the variable i, a description will now be given of the lead-to-lead short-circuiting technology for the ith phase.FIG. 23 is a conceptual diagram of a state around theleads 530A to 530D in the testing state mentioned above, with the lead-to-lead short-circuiting technology applied. With the lead-to-lead short-circuiting technology applied to it, thesemiconductor device 10 according to Practical Example EX1_4 includes a short-circuiting metal member SHORTAC for short-circuiting theleads semiconductor chip 510 and a short-circuiting metal member SHORTBD for short-circuiting theleads semiconductor chip 510. InFIG. 23 , for convenience' sake, those short-circuiting metal members are each indicated by a hatched area. - The short-circuiting metal member SHORTAC is a metal member that integrally couples together the metal part 530_p4 of the
lead 530A and the metal part 530_p4 of the lead 530C (for the significance of the metal part 530_p4, see Practical Example EX1_3:FIG. 18 ). The short-circuiting metal member SHORTAC is formed of the same material as theleads lead 530A, the short-circuiting metal member SHORTAC, and the lead 530C may be formed of a single piece of metal sheet. The dimension (thickness) of the short-circuiting metal member SHORTAC in the Z-axis direction may be equal to the dimension (thickness) of theleads leads - A similar description applies to the short-circuiting metal member SHORTBD. Specifically, the short-circuiting metal member SHORTBD is a metal member that integrally couples together the metal part 530_p4 of the lead 530B and the metal part 530_p4 of the
lead 530D. The short-circuiting metal member SHORTBD is formed of the same material as theleads lead 530D may be formed of a single piece of metal sheet. The dimension (thickness) of the short-circuiting metal member SHORTBD in the Z-axis direction may be equal to the dimension (thickness) of theleads leads - The dimension (thickness) of the short-circuiting metal members SHORTAC and SHORTBD in the Z-axis direction is significantly larger (e.g., 200 μm) than the diameter (e.g., 30 μm) of each
sense wire 560, and also the dimension (width) of the short-circuiting metal members SHORTAC and SHORTBD in the center axis AX direction (seeFIG. 18 ) is significantly larger than the diameter of eachsense wire 560. Accordingly, the resistance value of each of the short-circuiting metal members SHORTAC and SHORTBD per unit length in the array direction of theleads 530A to 530D (i.e., in the X- or Y-axis direction) is significantly lower (negligibly low) than the resistance value of the sense resistor RSNS[i] composed of NA sense wires 560 per unit length (inFIG. 23 , the resistance value of the parallel-connected circuit of four sense wires 560). As mentioned above, NA represents any integer of one or more. Moreover, with respect to the array direction of theleads 530A to 530D, the dimension of each of the short-circuiting metal members SHORTAC and SHORTBD is smaller than the dimension of eachsense wire 560. Accordingly, the resistance value (e.g., about 10 μΩ) of each of the short-circuiting metal members SHORTAC and SHORTBD is significantly lower than the resistance value (e.g., about 5 mΩ) of the sense resistor RSNS[i] composed of NA sense wires 560. - In
FIG. 23 , the four arrows marked in the areas of theterminals 630A to 630D indicate the directions of the flow of a test current ITEST (seeFIG. 16 ) in the test procedure. During the test procedure performed in the state inFIG. 23 , the voltage VTEST[i] sensed at step S14 inFIG. 16 includes substantially no voltage drop components due to the contact resistances at theterminals lead 530A is applied directly to the lead 530C via the short-circuiting metal member SHORTAC without passing via the socket SCT and the potential at the lead 530B is applied directly to thelead 530D via the short-circuiting metal member SHORTBD without passing via the socket SCT. It is thus possible to acquire desired calibration information in the test procedure, and to sense the coil current IL[i] accurately in the operating state. - With the lead-to-lead short-circuiting technology applied, a current (the test current ITEST or the coil current IL[i]) is expected to flow not only through the
leads leads - Practical Example EX1_5 will be described. A brief description will be given of an example of a procedure for fabricating the
semiconductor device 10 by MAP (molded array packaging). In MAP, a plurality of semiconductor chips on a lead frame are sealed all together in sealing resin and are afterwards cut into individual semiconductor devices each including one semiconductor chip. - For the fabrication of the
semiconductor device 10, a lead frame (not illustrated) is prepared. As is well known, a lead frame for use in MAP is a molded metal sheet that includes a plurality ofdie pads 520 on which to form a plurality ofsemiconductor devices 10, a lead metal part out of which to form a plurality ofleads 530, and a support metal part for supporting those. In a dicing process, which will be described later, the support metal part is removed, and also the unnecessary parts of the lead metal part are removed to form a plurality ofleads 530 separate from each other. - The processes involved are as follows. First, in a bonding process,
semiconductor chips 510 are bonded (die-bonded) respectively to thepads 520 on the lead frame with a bonding material in between, and subsequently chip-directedwires 540 andsense wires 560 are connected (wire-bonded) to wherever desired. Thereafter, in a sealing process, the lead frame is set on a metal mold, and all the semiconductor chips 510 on the lead frame are, along with the lead frame, the chip-directedwires 540, and thesense wires 560 sealed all together in sealing resin (corresponding to the sealingresin 550 inFIG. 7 ). Next, a plated layer is formed on a metal surface of each lead 530 that is to function as an external terminal, and then, in a dicing process, the lead frame is cut along predetermined dicing lines intoindividual semiconductor devices 10. Thereafter, through the pre-shipment inspection procedure including the test procedure (seeFIG. 16 ) described above, thesemiconductor device 10 is completed, ready for incorporation in a motor driving system SYS. - Where the lead-to-lead short-circuiting technology described above is applied, the lead frame just mentioned can include the short-circuiting metal members (SHORTac and SHORTbd, or SHORTAC and SHORTBD).
- Practical Example EX1_6 will be described. In the following description, the lead 530 (e.g., 530 a, 530A) that constitutes the external terminal OUTIN[i] is occasionally referred to specifically as the
first target lead 530, and the lead 530 (e.g., 530 b, 530B) that constitutes the external terminal OUTO[i] is occasionally referred to specifically as the second target lead 530 (seeFIGS. 10A and 21 ). Likewise, the lead 530 (e.g., 530 c, 530C) that constitutes the external terminal SNSP[i] is occasionally referred to specifically as thethird target lead 530, and the lead 530 (e.g., 530 d, 530D) that constitutes the external terminal SNSN[i] is occasionally referred to specifically as the fourth target lead 530 (seeFIGS. 10A and 21 ). Thesemiconductor device 10 includes three sets (for three phases) of first to fourth target leads 530. - While in the configurations described above the first and second target leads 530 are disposed adjacent to each other, that is, no
other lead 530 is interposed between the first and second target leads 530 (seeFIGS. 10A and 21 ), one or moreother leads 530 may be interposed (disposed) between the first and second target leads 530. - A second embodiment of the present disclosure will be described. The second embodiment, and also the third and fourth embodiments described later, are based on the first embodiment, and for any features that are not specifically described in connection with the second to fourth embodiments, unless inconsistent, the description given in connection with the first embodiment is applied equally to the second to fourth embodiments. In interpreting the second embodiment, for any features that contradict between the first and second embodiments, those described in connection with the second embodiment may prevail (the same applies to the third and fourth embodiments described later). Unless inconsistent, any two or more of the first to fourth embodiments may be implanted in combination.
- While, as mentioned above, a lead-to-lead short-circuiting technology brings useful effects, so long as the contact resistances between the terminals in the socket SCT and the external terminals of the semiconductor device during the acquisition of calibration information can be held low, no lead-to-lead short-circuiting technology may be applied.
- Specifically, the short-circuiting metal members may be omitted from the
semiconductor device 10 according to the first embodiment. More specifically, the short-circuiting metal members SHORTac and SHORTbd may be omitted from the configuration of thesemiconductor device 10 inFIGS. 10A and 10B (the same applies to thesemiconductor device 10 inFIG. 13 or 14 ).FIG. 24 is an example of a transparent plan view of thesemiconductor device 10 according to the second embodiment with the sealingresin 550 assumed to be transparent. WhileFIG. 24 shows onesense wire 560, also in the second embodiment, there may be provided any number, one or more, ofsense wires 560. - In a case where the short-circuiting metal members SHORTac and SHORTbd are omitted from the configuration of the
semiconductor device 10 inFIGS. 10A and 10B , for the first phase, of sides SD1 to SD4, the side along which theleads lead leads leads leads - The
semiconductor device 10 shown inFIGS. 21 and 22 is an example of thesemiconductor device 10 according to the second embodiment. - A third embodiment of the present disclosure will be described.
- In the third embodiment, the sense resistor RSNS[i] is formed not with a sense wire but with a coupling metal part.
FIG. 25 shows, as an example of a coupling metal part, acoupling metal part 570. InFIG. 25 , for convenience' sake, the coupling metal part is indicated by a hatched region (the same applies toFIGS. 26 and 27 referred to later). The coupling metal part is an example of a sensing metal member for forming the sense resistor RSNS[i]. The coupling metal part is formed integrally with a first and a second target lead 530 (inFIG. 25 , leads 530 a and 530 b), and couples together the first and second target leads 530 within the package. The coupling metal part is formed of the same material as the first and second target leads 530, and the first and second target leads 530 and the coupling metal part may be formed of a single piece of metal sheet. - In the
semiconductor device 10 inFIG. 25 , thecoupling metal part 570 formed integrally with the lead 530 a as an example of thefirst target lead 530 and thelead 530 b as an example of thesecond target lead 530 is provided in place of a sense wire 560 (seeFIG. 10A ). As mentioned in connection with the first embodiment, theleads leads 530 adjacent to each other, and theleads - The
coupling metal part 570 can be a metal sheet with a thickness (dimension in the Z-axis direction) equal or substantially equal to the thickness (dimension in the Z-axis direction) of theleads FIG. 18 , then as shown inFIG. 26 a metal sheet that couples together the metal part 530_p4 of the lead 530 a and the metal part 530_p4 of thelead 530 b in the array direction of theleads coupling metal part 570. In this case, thecoupling metal part 570 can be given a thickness (dimension in the Z-axis direction) equal or substantially equal to the thickness (dimension in the Z-axis direction) of the metal parts 530_p4 of theleads - In a case where the
semiconductor device 10 has a 5 mm or so square QFN package, though depending on the shapes and sizes of theleads coupling metal part 570, the resistance component present from the external terminal OUTIN[i] via thecoupling metal part 570 to the external terminal OUTO[i] is about several hundred microhms. If the resistance element is 0.35 mΩ, passing a current of 100 A through it causes a voltage drop of 35 mV between the external terminals OUTIN[i] and OUTO[i]. Thus a configuration like the one shown inFIG. 25 is particularly useful in a system where a current of about 100 A or over is passed between the external terminals OUTIN[i] and OUTO[i]. - The first and second target leads 530 that are coupled together by the coupling metal part need not be adjacent to each other. For example, as shown in
FIG. 27 , leads 530 a′ and 530 b′ that are not adjacent to each other may be coupled together by acoupling metal part 570′. The lead 530 a′ is an example of thelead 530 constituting the external terminal OUTIN[i] (i.e., the first target lead 530), and thelead 530 b′ is an example of thelead 530 constituting the external terminal OUTO[i] (i.e., the second target lead 530). The leads 530 a′ and 530 b′ are provided along the same side (one of sides SD1 to SD4) of thesemiconductor device 10, and along that same side, one or more other leads 530 (inFIG. 27 , two other leads 530) are interposed (disposed) between theleads 530 a′ and 530 b′. Thecoupling metal part 570′ is formed integrally with theleads 530 a′ and 530 b′ while circumventing thoseother leads 530 within the package. - The
coupling metal part 570′ can be a metal sheet with a thickness (dimension in the Z-axis direction) equal or substantially equal to the thickness (dimension in the Z-axis direction) of theleads 530 a′ and 530 b′, and its thickness is, for example, 200 μm. By increasing or decreasing the number ofother leads 530 provided between theleads 530 a′ and 530 b′, it is possible to increase or decrease the resistance value of the sense resistor RSNS[i] formed with thecoupling metal part 570′. Also by adjusting the width of thecoupling metal part 570′ (the dimension of thecoupling metal part 570′ in the direction orthogonal to both the array direction of theleads 530 a′ and 530 b′ and Z axis), it is possible to adjust the resistance value of the sense resistor RSNS[i]. Wire-bonding may be difficult between a lead 530 provided between the lead 530 a′ and 530 b′ and thesemiconductor chip 510; accordingly any lead 530 provided between theleads 530 a′ and 530 b′ may be left as a lead 530 unconnected to the semiconductor chip 510 (i.e., as a lead 530 that constitutes an NC terminal). - As described above, in the
semiconductor device 10 according to the third embodiment, a coupling metal part (570, 570′) is disposed in a peripheral part of thesemiconductor chip 510 and thedie pad 520 so that a first and asecond target lead 530 are connected together by the coupling metal part (570, 570′) without passing via thesemiconductor chip 510. - In the fabrication procedure of
semiconductor device 10, the coupling metal part (570, 570′) is included in the lead frame mentioned above; that is, a lead frame that integrally includes the first and second target leads 530 and the coupling metal part (570, 570′) is prepared, and through the bonding process, sealing process, dicing process, and pre-shipment inspection procedure described above, anindividual semiconductor device 10 is completed. - The lead-to-lead short-circuiting technology described above may or may not be applied to the
semiconductor device 10 according to the third embodiment.FIGS. 25 to 27 disregard whether the lead-to-lead short-circuiting technology is applied. - A fourth embodiment of the present disclosure will be described.
- The channel type of any FET (field-effect transistor) used in any embodiment is only illustrative: the configuration of any circuit including any FET may be modified such that an N-channel FET is replaced with a P-channel FET or a P-channel FET is replaced with an N-channel FET.
- Unless any inconvenience arises, any of the transistors mentioned above may be of any type. For example, unless any inconvenience arises, any transistor mentioned above as a MOSFET may be replaced with a junction FET, an IGBT (insulated-gate bipolar transistor), or a bipolar transistor. Any transistor has a first electrode, a second electrode, and a control electrode. In an FET, of the first and second electrodes one is the drain and the other is the source, and the control electrode is the gate. In an IGBT, of the first and second electrodes one is the collector and the other is the emitter, and the control electrode is the gate. In a bipolar transistor that is not classified as an IGBT, of the first and second electrodes one is the collector and the other is the emitter, and the control electrode is the base.
- Semiconductor devices (10) according to the present disclosure may be used for any other purposes than the driving of three-phase motors. Semiconductor devices (10) according to the present disclosure are useful in applications that involve the sensing of a current of any type flowing across any wiring (e.g., a current flowing through a coil in a single-phase motor, or a current flowing through a switching element, coil, or output terminal in a switching power supply circuit).
- To follow is a study on the technical ideals that underlie the embodiments described above.
- According to one aspect of the present disclosure, a semiconductor device (10) includes: a semiconductor chip (510) on which a semiconductor integrated circuit is formed; a plurality of leads (530) disposed around the semiconductor chip; two or more chip-directed wires (540) connecting two or more leads included in the plurality of leads to the semiconductor chip; and a package including a sealing resin (550) and sealing the semiconductor chip, the plurality of leads, and the two or more chip-directed wires such that part of each of the plurality of leads is exposed out of the sealing resin. The semiconductor integrated circuit includes: a current sensing circuit (110) configured to sense a sensing target current (IL[i]) flowing through a sense resistor (RSNS[i]) based on the voltage drop across the sense resistor; and a main circuit (120 and 130) configured to perform predetermined operation based on the result of sensing of the sensing target current. The plurality of leads include a first lead and a second lead (530 a and 530 b, or 530A and 530B, or 530 a′ and 530 b′) connected to one end and the other end, respectively, of the sense resistor. The sense resistor is formed by use of a sensing metal member (560, 570, or 570′) that connects between the first and second leads within the package without passing via the semiconductor chip. (A first configuration.)
- In the configuration example in
FIG. 1 , the main circuit includes acontrol circuit 120 and apre-driver circuit 130. This, however, is not meant as any limitation on the main circuit: the main circuit may perform any operation. For example, take a bucking (stepping-off) switching power supply circuit that generates an output voltage by generating a rectangular-wave switching voltage through switching of an input voltage with an output transistor and then rectifying and smoothing the switching voltage with a rectifying-smoothing circuit including a coil and an output capacitor; consider a case where a semiconductor device according to the present disclosure is employed as one of the components of that switching power supply circuit. In this case, the current that flows through the output transistor or the current that flows through the coil in the rectifying-smoothing circuit is handled as the sensing target current, and the main circuit in the semiconductor device can perform, as the predetermined operation, switching with the output transistor based on the result of the sensing of the sensing target current. - In the semiconductor device of the first configuration described above, specifically, the plurality of leads may further include a third lead and a fourth lead (530 c and 530 d, or 530C and 530D) to be short-circuited to the first and second leads, respectively, on a circuit board (SUB) on which the semiconductor device is to be mounted. The two or more chip-directed wires may include a first chip-directed wire (540 c or 540C) that connects the third lead to the semiconductor chip and a second chip-directed wire (540 d and 540D) that connects the fourth lead to the semiconductor chip. The current sensing circuit may be configured to sense the sensing target current base on a potential difference between the connection point (542 c) between the semiconductor chip and the first chip-directed wire and the connection point (542 d) between the semiconductor chip and the second chip-directed wire. (A second configuration.)
- In the semiconductor device of the second configuration described above, the current sensing circuit may be configured to sense the sensing target current based on, as well as the potential difference, calibration information previously set according to the actual resistance value of the sensing metal member. (A third configuration.)
- In the semiconductor device of the third configuration described above, the current sensing circuit may be configured to sense the sensing target current based further on a signal reflecting the temperature in the package. (A fourth configuration.)
- In the semiconductor device of any of the first to fourth configurations described above, the sensing metal member may be configured with one or more sense wires. (A fifth configuration.)
- In the semiconductor device of the fifth configuration described above, there may be further provided, within the package: a first short-circuiting metal member that short-circuits between the first and third leads without passing via the semiconductor chip; and a second short-circuiting metal member that short-circuits between the second and fourth leads without passing via the semiconductor chip. (A sixth configuration.)
- In the semiconductor device of the sixth configuration described above, the short-circuiting metal members may each have a resistance value lower than the resistance value of the sensing metal member configured with the one or more sense wires. (A seventh configuration.)
- In the semiconductor device of any of the first to fourth configurations described above, the sense resistor as the sensing metal member may be formed with a coupling metal part formed integrally with the first and second leads within the package. (An eighth configuration.)
- In the semiconductor device of any of the first to eighth configurations described above, the first and second leads may be two leads adjacent to each other or one or more other leads may be disposed between the first and second leads. (A ninth configuration.)
- According to another aspect of the present disclosure, a motor driving system (SYS) includes: a three-phase motor (30) having a first to a third coil (L[1] to L[3]); an inverter circuit (20) configured to supply each of the coils with an electric current; and the semiconductor device (10) according to any of the first to ninth configurations described above. The current sensing circuit (110) in the semiconductor device is configured to sense a first to a third sensing target current (IL[1] to IL[3]) flowing through a first to a third sense resistor (RSNS[1] to RSNS[3]) based on voltage drops across the first to third sense resistors. The first to third sensing target currents are currents that flow through the first to third coils. The semiconductor device includes three sets of the first and second leads and the sensing metal member, and each of the sense resistors is formed by use of the sensing metal member in one of the sets. The main circuit (120 and 130) in the semiconductor device is configured to control the inverter circuit based on the results of the sensing of the first to third sensing target currents. (A tenth configuration.)
- Embodiments of the present disclosure can be modified in many ways as necessary without departure from the scope of the technical concepts defined in the appended claims. The embodiments described herein are merely examples of how the present disclosure can be implemented, and what is meant by any of the terms used to describe the present disclosure and its constituent elements is not limited to that mentioned in connection with the embodiments. The specific values mentioned in the above description are merely illustrative and needless to say can be modified to different values.
Claims (10)
1. A semiconductor device, comprising:
a semiconductor chip on which a semiconductor integrated circuit is formed;
a plurality of leads disposed around the semiconductor chip;
two or more chip-directed wires connecting two or more leads included in the plurality of leads to the semiconductor chip;
a package including a sealing resin, the package sealing the semiconductor chip, the plurality of leads, and the two or more chip-directed wires such that part of each of the plurality of leads is exposed out of the sealing resin,
wherein
the semiconductor integrated circuit includes:
a current sensing circuit configured to sense a sensing target current flowing through a sense resistor based on a voltage drop across the sense resistor; and
a main circuit configured to perform predetermined operation based on a result of sensing of the sensing target current,
the plurality of leads include a first lead and a second lead connected to one end and another end, respectively, of the sense resistor, and
the sense resistor is formed by use of a sensing metal member that connects between the first and second leads within the package without passing via the semiconductor chip.
2. The semiconductor device according to claim 1 , wherein
the plurality of leads further includes a third lead and a fourth lead to be short-circuited to the first and second leads, respectively, on a circuit board on which the semiconductor device is to be mounted,
the two or more chip-directed wires include a first chip-directed wire that connects the third lead to the semiconductor chip and a second chip-directed wire that connects the fourth lead to the semiconductor chip, and
the current sensing circuit is configured to sense the sensing target current base on a potential difference between a connection point between the semiconductor chip and the first chip-directed wire and a connection point between the semiconductor chip and the second chip-directed wire.
3. The semiconductor device according to claim 2 , wherein the current sensing circuit is configured to sense the sensing target current based on, as well as the potential difference, calibration information previously set according to an actual resistance value of the sensing metal member.
4. The semiconductor device according to claim 3 , wherein the current sensing circuit is configured to sense the sensing target current based further on a signal reflecting a temperature in the package.
5. The semiconductor device according to claim 1 , wherein the sensing metal member is configured with one or more sense wires.
6. The semiconductor device according to claim 5 , further comprising, within the package:
a first short-circuiting metal member that short-circuits between the first and third leads without passing via the semiconductor chip; and
a second short-circuiting metal member that short-circuits between the second and fourth leads without passing via the semiconductor chip.
7. The semiconductor device according to claim 6 , wherein the short-circuiting metal members each have a resistance value lower than a resistance value of the sensing metal member configured with the one or more sense wires.
8. The semiconductor device according to claim 1 , wherein the sense resistor as the sensing metal member is formed with a coupling metal part formed integrally with the first and second leads within the package.
9. The semiconductor device according to claim 1 , wherein
the first and second leads are two leads adjacent to each other, or
one or more other leads are disposed between the first and second leads.
10. A motor driving system, comprising:
a three-phase motor having a first to a third coil;
an inverter circuit configured to supply each of the coils with an electric current; and
the semiconductor device according to claim 1 ,
wherein
the current sensing circuit in the semiconductor device is configured to sense a first to a third sensing target current flowing through a first to a third sense resistor based on voltage drops across the first to third sense resistors,
the first to third sensing target currents are currents that flow through the first to third coils,
the semiconductor device includes three sets of the first and second leads and the sensing metal member, each of the sense resistors being formed by use of the sensing metal member in one of the sets, and
the main circuit in the semiconductor device is configured to control the inverter circuit based on results of sensing of the first to third sensing target currents.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2020119772 | 2020-07-13 | ||
JP2020-119772 | 2020-07-13 | ||
PCT/JP2021/023767 WO2022014283A1 (en) | 2020-07-13 | 2021-06-23 | Semiconductor device and motor driving system |
Publications (1)
Publication Number | Publication Date |
---|---|
US20230253862A1 true US20230253862A1 (en) | 2023-08-10 |
Family
ID=79555295
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US18/005,275 Pending US20230253862A1 (en) | 2020-07-13 | 2021-06-23 | Semiconductor device and motor driving system |
Country Status (4)
Country | Link |
---|---|
US (1) | US20230253862A1 (en) |
JP (1) | JPWO2022014283A1 (en) |
DE (1) | DE112021002691T5 (en) |
WO (1) | WO2022014283A1 (en) |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5623622B2 (en) * | 2011-03-09 | 2014-11-12 | パナソニック株式会社 | Semiconductor device |
JP6658023B2 (en) | 2016-02-04 | 2020-03-04 | 株式会社明電舎 | Automatic current command table generation system and current command table automatic generation method for embedded magnet synchronous motor |
JP7233854B2 (en) * | 2018-05-21 | 2023-03-07 | ローム株式会社 | Bridge output circuit, motor driver device and semiconductor device |
JP2020013955A (en) * | 2018-07-20 | 2020-01-23 | ルネサスエレクトロニクス株式会社 | Semiconductor device and resistive element |
-
2021
- 2021-06-23 DE DE112021002691.7T patent/DE112021002691T5/en active Pending
- 2021-06-23 WO PCT/JP2021/023767 patent/WO2022014283A1/en active Application Filing
- 2021-06-23 US US18/005,275 patent/US20230253862A1/en active Pending
- 2021-06-23 JP JP2022536211A patent/JPWO2022014283A1/ja active Pending
Also Published As
Publication number | Publication date |
---|---|
JPWO2022014283A1 (en) | 2022-01-20 |
WO2022014283A1 (en) | 2022-01-20 |
DE112021002691T5 (en) | 2023-03-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10573604B2 (en) | Semiconductor device | |
US5399905A (en) | Resin sealed semiconductor device including multiple current detecting resistors | |
JP6076865B2 (en) | Electronic equipment | |
JP6770452B2 (en) | Semiconductor device | |
JP2001015655A (en) | Hybrid package including power mosfet die and control and protection circuit die with smaller sense mosfet | |
US9952273B2 (en) | Compound semiconductor device including a sensing lead | |
US10168391B2 (en) | Multi-functional interconnect module and carrier with multi-functional interconnect module attached thereto | |
US20160380181A1 (en) | Semiconductor Package with Integrated Magnetic Field Sensor | |
JP2017063270A (en) | Semiconductor integrated circuit device and electronic apparatus | |
WO2016030955A1 (en) | Semiconductor device and electronic device | |
US8987880B2 (en) | Chip module and a method for manufacturing a chip module | |
US20230253862A1 (en) | Semiconductor device and motor driving system | |
EP2515331A1 (en) | Engine start control apparatus | |
JP6089099B2 (en) | Power transistor module | |
CN108291843B (en) | Semiconductor component having a first temperature measuring element and method for determining a current flowing through a semiconductor component | |
JP6504585B1 (en) | Semiconductor module | |
CN108736740B (en) | Semiconductor device with a plurality of semiconductor chips | |
JP2005166987A (en) | Semiconductor device | |
US20210057577A1 (en) | Power Semiconductor Module and Method for Fabricating a Power Semiconductor Module | |
US20220412811A1 (en) | Semiconductor module and method of manufacturing semiconductor module | |
WO2022168156A1 (en) | Semiconductor equipment | |
JP2022134631A (en) | Three-phase dc motor control circuit | |
CN118352317A (en) | Power semiconductor module, power semiconductor device, and method for producing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ROHM CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SUGIE, HISASHI;REEL/FRAME:062427/0239 Effective date: 20221017 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |