US20230040348A1 - Circuit module with improved line load - Google Patents
Circuit module with improved line load Download PDFInfo
- Publication number
- US20230040348A1 US20230040348A1 US17/521,894 US202117521894A US2023040348A1 US 20230040348 A1 US20230040348 A1 US 20230040348A1 US 202117521894 A US202117521894 A US 202117521894A US 2023040348 A1 US2023040348 A1 US 2023040348A1
- Authority
- US
- United States
- Prior art keywords
- node
- line
- terminal
- switch
- voltage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
- G11C5/063—Voltage and signal distribution in integrated semi-conductor memory access lines, e.g. word-line, bit-line, cross-over resistance, propagation delay
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/02—Disposition of storage elements, e.g. in the form of a matrix array
- G11C5/025—Geometric lay-out considerations of storage- and peripheral-blocks in a semiconductor storage device
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/02—Disposition of storage elements, e.g. in the form of a matrix array
- G11C5/04—Supports for storage elements, e.g. memory modules; Mounting or fixing of storage elements on such supports
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/1057—Data output buffers, e.g. comprising level conversion circuits, circuits for adapting load
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/1069—I/O lines read out arrangements
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/1084—Data input buffers, e.g. comprising level conversion circuits, circuits for adapting load
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/1096—Write circuits, e.g. I/O line write drivers
Definitions
- the present invention relates to a circuit module with improved line load, and more particularly, to a circuit module having a middle circuit and different short lines for organizing multiple internal circuit blocks to different groups, wherein: when a signal (data) is transmitted via one of the short lines, the middle circuit may latch said signal and may drive said signal to other ones of the short lines.
- circuit modules such as memory modules, are essential building blocks of integrated circuits (semiconductor chips).
- FIGS. 1 a and 1 b respectively depict a conventional memory module 100 according to a prior art, and timing/waveforms of related signals.
- the conventional memory module 100 includes memory banks bk 1 to bk 4 , a long line L 0 and a control-input-output circuit gctrl_io_ 0 .
- the line L 0 extends across the memory banks bk 1 to bk 4 to be coupled to the memory banks bk 1 to bk 4 , and is further coupled to the control-input-output circuit gctrl_io_ 0 at a node QBI_M 0 .
- the memory banks bk 1 to bk 4 can transmit stored data to the control-input-output circuit gctrl_io_ 0 .
- the control-input-output circuit gctrl_io_ 0 controls operation timing of the memory module 100 according to a clock CK 0 ; said operation timing control includes: providing a signal SAT 0 to the memory banks bk 1 to bk 4 to control data transmission timing of the memory banks bk 1 to bk 4 .
- a cycle T 0 represents a period of the clock CK 0
- a waveform vL 0 is a voltage waveform of the node QBI_M 0 of the line L 0
- said one of the memory banks bk 1 to bk 4 transmits data to the control-input-output circuit gctrl_io_ 0
- said one of the memory banks bk 1 to bk 4 drives a voltage of the line L 0 according to contents of said data when the signal SAT 0 is at a voltage v_on, and stops driving the line L 0 when the signal SAT 0 switches to another voltage v_off.
- the signal SAT 0 switches from the voltages v_off to v_on at a time point t 11 , and switches back from the voltages v_on to v_off at a time point t 13 ; accordingly, assuming that the memory bank bk 2 desires to transmit one-bit data of digital 0 to the control-input-output circuit gctrl_io_ 0 during this cycle, then the memory bank bk 2 will start to drive the line L 0 at the time point t 11 , and will pull down the voltage of the line L 0 to a voltage v 0 representing digital 0 later at a time point t 12 , as shown by the waveform vL 0 .
- the control-input-output circuit gctrl_io_ 0 determines contents of the one-bit data transmitted by the memory bank bk 2 . After the time point t 13 , as the signal SAT 0 returns to the voltage v_off, the memory bank bk 2 (and other memory banks bk 1 , bk 3 and bk 4 ) will stop driving the line L 0 .
- the signal SAT 0 switches from the voltage v_off to the voltage v_on at a time point t 21 , and switches back to the voltage v_off at a time point t 23 ;
- the memory bank bk 3 desires to transmit one-bit data of digital 1 to the control-input-output circuit gctrl_io_ 0 during this cycle, the memory bank bk 3 will drive the line L 0 after the time point t 21 , and will pull up the voltage of the line L 0 to a voltage v 1 representing digital 1 later at a time point t 22 .
- the memory bank bk 3 (and other memory banks bk 1 , bk 2 and bk 4 ) will stop driving the line L 0 since the signal SAT 0 has returned to the voltage v_off.
- an equivalent line load of the line L 0 will be high, time for anyone of the memory banks bk 1 to bk 4 to drive the line L 0 to a desired voltage (e.g., from the time points t 11 to t 12 or t 21 to t 22 ) will be long, and speed (rate) of data access will therefore be low.
- driver circuitry embedded in each of the memory banks bk 1 to bk 4 for driving the line L 0 will need a larger layout area to satisfy higher required driving ability.
- an object of the invention is providing a circuit module (e.g., 200 in FIG. 2 ) with improved line load.
- the circuit module may include a first line and a second line (e.g., L 1 and L 2 in FIGS. 2 and 4 ), a first switch and a second switch (e.g., s 1 and s 2 ) and a second driver (e.g., d 2 ).
- the first switch may be coupled between the first line and a first node (e.g., QBI), and may be on and off to conduct and stop conducting (e.g., to connect and disconnect) between the first line and the first node.
- a first node e.g., QBI
- the second switch may be coupled between the second line and the first node, and may be on and off to conduct and stop conducting between the second line and the first node.
- the second driver may include a second-driver input terminal (e.g., i 2 ) and a second-driver output terminal (e.g., o 2 ) respectively coupled to a second node (e.g., QBII) and the second line; the second driver may be enabled to drive the second line according to a voltage of the second node, and may be disabled to stop driving the second line.
- the voltage of the second node may be controlled by a voltage of the first node.
- the circuit module may further include a buffer (e.g., b 1 in FIGS. 2 and 4 ).
- the buffer may include a buffer input terminal (e.g., i 3 ) and a buffer output terminal (e.g., o 3 ) respectively coupled to the first node and the second node.
- the buffer may further include a first inverter (e.g., iv 1 in FIG. 4 ) coupled between the buffer input terminal and the buffer output terminal.
- the circuit module may further include one or more first circuit blocks (e.g., BK[M 0 + 1 ] to BK[M] in FIG. 2 ) parallelly coupled to the first line.
- first circuit blocks e.g., BK[M 0 + 1 ] to BK[M] in FIG. 2
- the one of said one or more first circuit blocks may drive the first line according to the data (e.g., at a time point ta 1 , FIG. 5 ) after the first switch is on (e.g., at a time point tu 1 ), and may stop driving the first line (e.g., at a time point ta 3 ) before the first switch turns off (e.g., at a time point tu 2 ).
- each of said one or more first circuit blocks may be a memory bank.
- the circuit module may further include a latch (e.g., h 1 in FIGS. 2 and 4 ) coupled to the first node. After the one of said one or more first circuit blocks stops driving the first line (e.g., after the time point ta 3 , FIG. 5 ), the latch may maintain the voltage of the first node such that the voltage of the first node may not be floating.
- the latch may include a third inverter and a fourth inverter (e.g., iv 3 and iv 4 in FIG. 4 ).
- the third inverter may include a third-inverter input terminal and a third-inverter output terminal respectively coupled to the first node and an internal node (e.g., n 0 ).
- the fourth inverter may include a fourth-inverter input terminal and a fourth-inverter output terminal respectively coupled to the internal node and the first node.
- the first switch and the second switch may be both off during an interval (e.g., from time points tu 2 to t 2 in FIG. 5 ).
- the circuit module may further include one or more second circuit block (e.g., BK[ 1 ] to BK[M 0 ] in FIG. 2 ) parallelly coupled to the second line.
- the one of said one or more second circuit blocks may drive the second line according to the data (e.g., at a time point tb 1 , FIG. 5 ) after the second switch is on (e.g., at a time point td 1 ), and may stop driving the second line (e.g., at a time point tb 3 ) before the second switch turns off (e.g., at a time point td 2 ).
- each of said one or more second circuit blocks may be a memory bank.
- the circuit module may further include a first driver (e.g., d 1 in FIGS. 2 and 4 ).
- the first driver may include a first-driver input terminal (e.g., i 1 ) and a first-driver output terminal (e.g., o 1 ) respectively coupled to the second node and the first line.
- the first driver may be enabled to drive the first line according to the voltage of the second node, and may be disabled to stop driving the first line.
- the first driver When the first switch is off, the first driver may be enabled; when the first switch is on, the first driver may be disabled.
- the first driver may further include a first transistor, a second transistor, a seventh transistor and an eighth transistor (e.g., N 1 , N 2 , P 1 and P 2 in FIG. 4 ).
- the first transistor may include a first controlled terminal (e.g., a gate terminal) and a first channel terminal (e.g., at a node n 1 ).
- the second transistor may include a second controlled terminal and two second channel terminals (e.g., a source terminal and a drain terminal), and the two second channel terminals may be coupled to the first channel terminal and the first-driver output terminal respectively.
- the eighth transistor may include an eighth controlled terminal and an eighth channel terminal (e.g., at a node n 2 ).
- the seventh transistor may include a seventh controlled terminal and two seventh channel terminals, and the two seventh channel terminals may be coupled to the eighth channel terminal and the first-driver output terminal respectively.
- One of the first controlled terminal and the second controlled terminal may be coupled to the first-driver input terminal, and the other one of the first controlled terminal and the second controlled terminal may be coupled to a first inverse selection signal (e.g., LC 34 b ).
- One of the seventh controlled terminal and the eighth controlled terminal may be coupled to the first-driver input terminal, and the other one of the seventh controlled terminal and the eighth controlled terminal may be coupled to a first selection signal (e.g., LC 34 ); the first selection signal and the first inverse selection signal may be mutually inverse.
- a first selection signal e.g., LC 34
- the first switch may include a fifth transistor (e.g., N 5 in FIG. 4 ) and/or an eleventh transistor (e.g., P 5 ).
- the fifth transistor may include a fifth controlled terminal and two fifth channel terminals respectively coupled to the first selection signal, the first node and the first line.
- the eleventh transistor may include an eleventh controlled terminal and two eleventh channel terminals respectively coupled to the first inverse selection signal, the first node and the first line.
- the second driver may further include a third transistor, a fourth transistor, a ninth transistor and a tenth transistor (e.g., N 3 , N 4 , P 3 and P 4 in FIG. 4 ).
- the third transistor may include a third controlled terminal and a third channel terminal (e.g., at a node n 3 ).
- the fourth transistor may include a fourth controlled terminal and two fourth channel terminals, and the two fourth channel terminals may be coupled to the third channel terminal and the second-driver output terminal respectively.
- the tenth transistor may include a tenth controlled terminal and a tenth channel terminal (e.g., at a node n 4 ).
- the ninth transistor may include a ninth controlled terminal and two ninth channel terminals, and the two ninth channel terminals may be coupled to the tenth channel terminal and the second-driver output terminal respectively.
- One of the third controlled terminal and the fourth controlled terminal may be coupled to the second-driver input terminal, and the other one of the third controlled terminal and the fourth controlled terminal may be coupled to a second inverse selection signal (e.g., LC 12 b ).
- One of the ninth controlled terminal and the tenth controlled terminal may be coupled to the second-driver input terminal, and the other one of the ninth controlled terminal and the tenth controlled terminal may be coupled to a second selection signal (e.g., LC 12 ); the second selection signal and the second inverse selection signal may be mutually inverse.
- the second switch may include a sixth transistor (e.g., N 6 in FIG. 4 ) and/or a twelfth transistor (e.g., P 6 ).
- the sixth transistor may include a sixth controlled terminal and two sixth channel terminals respectively coupled to the second selection signal, the first node and the second line.
- the twelfth transistor may include a twelfth controlled terminal and two twelfth channel terminals respectively coupled to the second inverse selection signal, the first node and the second line.
- FIGS. 1 a and 1 b respectively depict a conventional memory module and timing/waveforms of related signals
- FIG. 2 depicts a circuit module according to an embodiment of the invention
- the circuit module may include a middle circuit
- FIGS. 3 a to 3 e illustrate operations of the circuit module shown in FIG. 2 according to an embodiment of the invention
- FIG. 4 illustrates a circuitry embodiment of the middle circuit shown in FIG. 2 ;
- FIG. 5 illustrates timing/waveforms of related signals shown in FIGS. 2 and 4 .
- FIG. 2 depicts a circuit module 200 according to an embodiment of the invention
- the circuit module 200 may include a number M of circuit blocks BK[ 1 ] to BK[M] and a control-input-output circuit gctrl_io; to implement the invention, the circuit module 200 may further include a middle circuit 210 and two lines L 1 and L 2 .
- the circuit module 200 may be a memory module, each of the circuit blocks BK[ 1 ] to BK[M] may be a memory bank, and may include a memory array (not shown) such as a static random access memory array of 512 word lines.
- the circuit blocks BK[ 1 ] to BK[M] may be organized to two groups, wherein the circuit blocks BK[M 0 + 1 ] to BK[M] ((M 0 + 1 ) ⁇ M) may belong to a first group, may be parallelly coupled to the line L 1 and may therefore be coupled to the middle circuit 210 at a node QBI_U of the line L 1 ; the circuit blocks BK[ 1 ] to BK[M 0 ] may belong to a second group, may be parallelly coupled to the line L 2 and may therefore be coupled to the middle circuit 210 at a node QBI_D of the line L 2 .
- the numbers M 0 and M may respectively be 2 and 4 ; i.e., the circuit module 200 may include four circuit blocks BK[ 1 ] to BK[ 4 ], wherein the circuit blocks BK[ 3 ] and BK[ 4 ] may belong to one group, and may be parallelly coupled to the line L 1 ; the circuit blocks BK[ 1 ] and BK[ 2 ] may belong to another group, and may be parallelly coupled to the line L 2 .
- the middle circuit 210 may be coupled to the control-input-output circuit gctrl_io at a node QBI_M.
- the circuit blocks BK[ 1 ] to BK[M 0 ] may transmit data to the control-input-output circuit gctrl_io via the line L 2 and the middle circuit 210 , and the circuit blocks BK[M 0 + 1 ] to BK[M] may transmit data to the control-input-output circuit gctrl_io via the line L 1 and the middle circuit 210 .
- the control-input-output circuit gctrl_io may control operation timing of the circuit module 200 according to a clock CK, wherein said operation timing control may include: providing a signal SAT to the circuit blocks BK[ 1 ] to BK[M] to control data transmission timing of the circuit blocks BK[ 1 ] to BK[M].
- the middle circuit 210 may include two switches s 1 and s 2 , two drivers d 1 and d 2 , a latch h 1 and two buffers b 1 and b 2 .
- the switch s 1 may be coupled between the node QBI_U of the line L 1 and a node QBI, and may be on and off; when the switch s 1 is on, the switch s 1 may conduct (may connect) between the line L 1 and the node QBI; when the switch s 1 is off, the switch s 1 may stop conducting (may disconnect) between the line L 1 and the node QBI.
- the switch s 2 may be coupled between the node QBI_D of the line L 2 and the node QBI, and may be on and off; when the switch s 2 is on, the switch s 2 may conduct between the line L 2 and the node QBI; when the switch s 2 is off, the switch s 2 may stop conducting between the line L 2 and the node QBI.
- the driver d 1 may have an input terminal i 1 and an output terminal o 1 respectively coupled to a node QBII and the node QBI_U of the line L 1 .
- the driver d 1 may be enabled and disabled; when the driver d 1 is enabled, the driver d 1 may drive a voltage of the line L 1 according to a voltage of the node QBII; when the driver d 1 is disabled, the driver d 1 may stop driving the voltage of the line L 1 .
- the driver d 2 may have an input terminal i 2 and an output terminal o 2 respectively coupled to the node QBII and the node QBI_D of the line L 2 .
- the driver d 2 may be enabled and disabled; when the driver d 2 is enabled, the driver d 2 may drive a voltage of the line L 2 according to the voltage of the node QBII; when the driver d 2 is disabled, the driver d 2 may stop driving the voltage of the line L 2 .
- the buffer b 1 may have an input terminal i 3 and an output terminal o 3 respectively coupled to the nodes QBI and QBII, and may drive the voltage of the node QBII according to a voltage of the node QBI, such that the voltage of the node QBII may be controlled by the voltage of the node QBI.
- the buffer b 2 may have an input terminal i 4 and an output terminal o 4 respectively coupled to the nodes QBII and QBI_M, and may drive a voltage of the node QBI_M according to the voltage of the node QBII.
- the latch h 1 may be coupled to the node QBI.
- FIGS. 3 a to 3 e illustrate operations of the circuit module 200 according to an embodiment of the invention.
- the control-input-output circuit gctrl_io requests a circuit block BK[m] of the circuit blocks BK[M 0 + 1 ] to BK[M] to transmit first data (not shown) to the control-input-output circuit gctrl_io
- the switch s 1 may be on
- the switch s 2 may be off
- the driver d 1 may be disabled
- the driver d 2 may be enabled.
- the circuit block BK[m] may drive the voltage of the line L 1 (and the voltage of the node QBI_U) according to contents of the first data; the switch s 1 which is on may conduct the voltage of the node QBI_U to the node QBI, the latch h 1 may latch the voltage of the node QBI, the buffer b 1 may drive the voltage of the node QBII according to the voltage of the node QBI, and the buffer b 2 may drive the voltage of the node QBI_M according to the voltage of the node QBII, so the control-input-output circuit gctrl_io may, according to the voltage of the node QBI_M, determine and thus receive the first data transmitted by the circuit block BK[m].
- the enabled driver d 2 may drive the voltage of the line L 2 according to the voltage of the node QBII, so the voltage of the line L 2 may be controlled by the voltage of the line L 1 (e.g., the voltage of the line L 2 may be substantially equal to the voltage of the line L 1 ).
- the switch s 1 may be on, the switch s 2 may be off, the driver d 1 may be disabled and the driver d 2 may be enabled.
- the voltages of the node QBI_U and the line L 1 may be controlled by a voltage latched by the latch h 1 (e.g., be substantially equal to the voltage latched by the latch h 1 ).
- the voltages of the node QBI_D and the line L 2 may be controlled by the voltage latched by the latch h 1 (e.g., be substantially equal to the voltage latched by the latch h 1 ).
- the voltage of the node QBI_M may also be controlled by the voltage latched by the latch h 1 (e.g., be substantially equal to the voltage latched by the latch h 1 ).
- the switches s 1 and s 2 may also be both off, and the drivers d 1 and d 2 may both be enabled.
- the voltages of the node QBI_U and the line L 1 may be controlled by (e.g., be substantially equal to) the voltage latched by the latch h 1 .
- the voltages of the node QBI_D and the line L 2 may be controlled by (e.g., be substantially equal to) the voltage latched by the latch h 1 .
- the voltage of the node QBI_M may also be controlled by (e.g., be substantially equal to) the voltage latched by the latch h 1 .
- the switch s 2 may be on, the switch s 1 may be off, the driver d 2 may be disabled, and the driver d 1 may be enabled.
- the circuit block BK[m′] may drive the voltage of the line L 2 (and the voltage of the node QBI_D) according to contents of the second data; the switch s 2 which is on may conduct the voltage of the node QBI_D to the node QBI, the latch h 1 may latch the voltage of the node QBI, the buffer b 1 may drive the voltage of the node QBII according to the voltage of the node QBI, and the buffer b 2 may drive the voltage of the node QBI_M according to the voltage of the node QBII, so the control-input-output circuit gctrl_io may, according to the voltage of the node QBI_M, determine and thus receive the second data transmitted by the circuit block BK[m′]. Meanwhile, the enabled driver d 1 may drive the voltage of the line L 1 according to the voltage of the node QBII, so the voltage of the line L 1 may be controlled by (e.g., be substantially equal to) the voltage of
- the switch s 1 may be off, the switch s 2 may be on, the driver d 1 may be enabled and the driver d 2 may be disabled.
- the voltages of the node QBI_D and the line L 2 may be controlled by (e.g., be substantially equal to) the voltage latched by the latch h 1 .
- the voltages of the node QBI_U and the line L 1 may be controlled by (e.g., be substantially equal to) the voltage latched by the latch h 1 .
- the voltage of the node QBI_M may also be controlled by (e.g., be substantially equal to) the voltage latched by the latch h 1 .
- FIG. 4 illustrates circuitry of the middle circuit 210 according to an embodiment of the invention.
- the driver d 1 may include transistors P 1 , P 2 , N 1 and N 2
- the driver d 2 may include transistors P 3 , P 4 , N 3 and N 4
- the switch s 1 may include transistors P 5 and N 5
- the switch s 2 may include transistors P 6 and N 6 .
- Each of the transistors P 1 to P 6 may be a p-channel metal-oxide-semiconductor transistor
- each of the transistors N 1 to N 6 may be an n-channel metal-oxide-semiconductor transistor.
- the buffer b 1 may include an inverter iv 1 (or an odd number of serially connected inverters).
- the buffer b 2 may include an inverter iv 2 (or an odd number of serially connected inverters).
- the latch h 1 may include two inverters iv 3 and iv 4 .
- the transistor N 1 may include a controlled terminal (e.g., a gate terminal) and two channel terminals (e.g., a source terminal and a drain terminal) respectively coupled to the input terminal i 1 , a voltage VG (e.g., a ground voltage) and a node n 1 .
- the transistor N 2 may include a controlled terminal and two channel terminals; the controlled terminal may be coupled to an inverse selection signal LC 34 b at a node n 5 b, and the two channel terminals may be respectively coupled to the node n 1 and the output terminal o 1 .
- the transistor P 1 may include a controlled terminal and two channel terminals; the controlled terminal may be coupled to a selection signal LC 34 at a node n 5 , and the two channel terminals may be respectively coupled to a node n 2 and the output terminal o 1 .
- the transistor P 2 may include a controlled terminal and two channel terminals respectively coupled to the input terminal i 1 , a voltage VCCAPI (e.g., a supply voltage) and the node n 2 .
- the selection signal LC 34 and the inverse selection signal LC 34 b may be mutually inverse.
- the transistor N 3 may include a controlled terminal and two channel terminals respectively coupled to the input terminal i 2 , the voltage VG and a node n 3 .
- the transistor N 4 may include a controlled terminal and two channel terminals; the controlled terminal may be coupled to an inverse selection signal LC 12 b at a node n 6 b, and the two channel terminals may be respectively coupled to the node n 3 and the output terminal o 2 .
- the transistor P 3 may include a controlled terminal and two channel terminals; the controlled terminal may be coupled to a selection signal LC 12 at a node n 6 , and the two channel terminals may be respectively coupled to a node n 4 and the output terminal o 2 .
- the transistor P 4 may include a controlled terminal and two channel terminals respectively coupled to the input terminal i 2 , the voltage VCCAPI and the node n 4 .
- the selection signal LC 12 and the inverse selection signal LC 12 b may be mutually inverse.
- the transistor N 5 may include a controlled terminal and two channel terminals respectively coupled to the selection signal LC 34 , the node QBI and the node QBI_U of the line L 1 .
- the transistor P 5 may include a controlled terminal and two channel terminals respectively coupled to the inverse selection signal LC 34 b, the node QBI and the node QBI_U of the line L 1 .
- the transistor N 6 may include a controlled terminal and two channel terminals respectively coupled to the selection signal LC 12 , the node QBI and the node QBI_D of the line L 2 .
- the transistor P 6 may include a controlled terminal and two channel terminals respectively coupled to the inverse selection signal LC 12 b, the node QBI and the node QBI_D of the line L 2 .
- the selection signal LC 34 may reflect whether said requested circuit block belongs to the first group (i.e., the circuit blocks BK[M 0 + 1 ] to BK[M]), and the selection signal LC 12 may reflect whether said requested circuit block belongs to the second group (i.e., the circuit blocks BK[ 1 ] to BK[M 0 ]).
- the inverter iv 1 may include an input terminal and an output terminal respectively coupled to the input terminal i 3 and the output terminal o 3 .
- the inverter iv 2 may include an input terminal and an output terminal respectively coupled to the input terminal i 4 and the output terminal o 4 .
- the inverter iv 3 may include an input terminal and an output terminal respectively coupled to the node QBI and a node n 0
- the inverter iv 4 may include an input terminal and an output terminal respectively coupled to the nodes n 0 and QBI.
- FIG. 5 illustrates timing/waveforms of related signals in the circuit module 200 according to an embodiment of the invention.
- a cycle T 1 may represent a period of the clock CK ( FIG. 2 ), and waveforms vQBI_U, vQBI_D and vQBI may be voltage waveforms of the nodes QBI_U, QBI_D and QBI, respectively.
- the control-input-output circuit gctrl_io requests a circuit block BK[m] of the circuit blocks BK[M 0 + 1 ] to BK[M] ( FIG.
- a voltage of the selection signal LC 34 may switch from a voltage v_off to another voltage v_on at a time point tu 1 to reflect that the requested circuit block BK[m] belongs to the first group, and a voltage of the selection signal LC 12 may be the voltage v_off to reflect that the circuit block BK[m] does not belong to the second group.
- the transistors N 5 and P 5 may be off, the transistors P 1 and N 2 may be on, so the switch s 1 may be off and the driver d 1 may be enabled.
- the transistors N 6 and P 6 may be off, the transistors P 3 and N 4 may be on, so the switch s 2 may be off and the driver d 2 may be enabled.
- the transistors N 5 and P 5 may be on, the transistors P 1 and N 2 may be off, and therefore the switch s 1 may be on, and the driver d 1 may be disabled.
- the signal SAT may switch from the voltage v_off to the voltage v_on at a later time point ta 1 , and may then cause the circuit block BK[m] to start driving the voltage of the line Li according to the data desired to be transmitted.
- the circuit block BK[m] may start to drive the voltage of the line L 1 (and the voltage of the node QBI_U) toward a voltage v 0 representing digital 0 at the time point ta 1 , and may eventually cause the voltage of the node QBI_U to reach the voltage v 0 at a later time point ta 2 , as shown by the waveform vQBI_U.
- the switch s 1 may be on, the switch s 2 may be off, the driver di may be disabled and the driver d 2 may be enabled, as shown in FIG. 3 a .
- the voltage of the node QBI_U may be relayed to the node QBI via the switch s 1 which is on, so the voltage of the node QBI may reflect the voltage of the node QBI_U, as shown by the waveform vQBI ( FIG. 5 ).
- the buffer bi and the enabled driver d 2 may cause the voltages of the node QBI_D and the line L 2 to reflect the voltage of the node QBI, as shown by the waveform vQBI_D; furthermore, the buffers b 1 and b 2 may cause the voltage of the node QBI_M to also reflect the voltage of the node QBI. Therefore, when the line Li and the node QBI_U are driven to the voltage v 0 at the time point ta 2 , the voltages of the nodes QBI, QBI_D, QBI_M and the line L 2 may follow to be the voltage v 0 .
- the data of digital 0 transmitted on the line L 1 by the circuit block BK[m] may be transmitted to the control-input-output circuit gctrl_io via the node QBI_M, and may be transmitted to the line L 2 via the node QBI_D.
- the voltage v 0 of the node QBI may be latched by the latch h 1 .
- the signal SAT may switch back to the voltage v_off from the voltage v_on, so the circuit block BK[m] may stop driving the line L 1 .
- the circuit block BK[m] may stop driving the line L 1 .
- the voltage of the node QBI may be kept at the voltage v 0 ; the switch s 1 which is on may cause the voltages of the node QBI_U and the line L 1 to reflect the voltage of the node QBI, the buffer b 1 and the enabled driver d 2 may cause the voltages of the node QBI_D and the line L 2 to reflect the voltage of the node QBI, and the buffers b 1 and b 2 may cause the voltage of the node QBI_M to reflect the voltage of the node QBI, too.
- the circuit block BK[m] stops driving the line L 1 after the time point ta 3 , the voltages of the lines L 1 , L 2 and the node QBI_M may remain to be the voltage v 0 , and may thus not be floating.
- the selection signal LC 34 may switch back to the voltage v_off from the voltage v_on.
- the switches s 1 and s 2 may both be off, and the drivers d 1 and d 2 may both be enabled, as shown in FIG. 3 c .
- the buffer b 1 and the enabled driver d 1 may cause the voltages of the node QBI_U and the line L 1 to reflect the voltage of the node QBI latched by the latch h 1
- the buffer b 1 and the enabled driver d 2 may cause the voltages of the node QBI_D and the line L 2 to reflect the voltage of the node QBI
- the buffers b 1 and b 2 may cause the voltage of the node QBI_M to also reflect the voltage of the node QBI. Therefore, after the time point tu 2 , the voltages of the lines L 1 , L 2 and the node QBI_M may remain to be the voltage v 0 , and may thus not be floating.
- the voltage of the selection signal LC 12 may switch from the voltage v_off to the voltage v_on at a time point td 1 to reflect that the requested circuit block BK[m′] belongs to the second group, and the voltage of the selection signal LC 34 may be the voltage v_off to reflect that the circuit block BK[m′] does not belong to the first group.
- the transistors N 6 and P 6 may be on, the transistors P 3 and N 4 may be off, and therefore the switch s 2 may be on, and the driver d 2 may be disabled.
- the signal SAT may switch from the voltage v_off to the voltage v_on at a later time point tb 1 , and may then cause the circuit block BK[m′] to start driving the voltage of the line L 2 according to the data desired to be transmitted.
- the circuit block BK[m′] may start to drive the voltage of the line L 2 (and the voltage of the node QBI_D) toward a voltage v 1 representing digital 1 at the time point tb 1 , and may eventually cause the voltage of the node QBI_D to reach the voltage v 1 at a later time point tb 2 , as shown by the waveform vQBI_D.
- the switch s 1 may be off, the switch s 2 may be on, the driver d 1 may be enabled and the driver d 2 may be disabled, as shown in FIG. 3 d .
- the voltage of the node QBI_D may be relayed to the node QBI via the switch s 2 which is on, so the voltage of the node QBI may reflect the voltage of the node QBI_D, as shown by the waveform vQBI ( FIG. 5 ).
- the buffer b 1 and the enabled driver d 1 may cause the voltages of the node QBI_U and the line L 1 to reflect the voltage of the node QBI, as shown by the waveform vQBI_U; furthermore, the buffers b 1 and b 2 may cause the voltage of the node QBI_M to also reflect the voltage of the node QBI. Therefore, when the line L 2 and the node QBI_D are driven to the voltage v 1 at the time point tb 2 , the voltages of the nodes QBI, QBI_U, QBI_M and the line L 1 may follow to be the voltage v 1 .
- the data of digital 1 transmitted on the line L 2 by the circuit block BK[m′] may be transmitted to the control-input-output circuit gctrl_io via the node QBI_M, and may be transmitted to the line L 1 via the node QBI_U.
- the voltage v 1 of the node QBI may be latched by the latch h 1 .
- the signal SAT may switch back to the voltage v_off from the voltage v_on, so the circuit block BK[m′] may stop driving the line L 2 .
- the circuit block BK[m′] may stop driving the line L 2 .
- the voltage of the node QBI may be kept at the voltage v 1 ; the switch s 2 which is on may cause the voltages of the node QBI _D and the line L 2 to reflect the voltage of the node QBI, the buffer b 1 and the enabled driver d 1 may cause the voltages of the node QBI _U and the line L 1 to reflect the voltage of the node QBI, and the buffers b 1 and b 2 may cause the voltage of the node QBI_M to reflect the voltage of the node QBI, too.
- the circuit block BK[m′] stops driving the line L 2 after the time point tb 3 , the voltages of the lines L 1 , L 2 and the node QBI_M may remain to be the voltage v 1 , and may thus not be floating.
- the selection signal LC 12 may switch back to the voltage v_off from the voltage v_on.
- the switches s 1 and s 2 may both be off, and the drivers d 1 and d 2 may both be enabled, as shown in FIG. 3 c .
- the buffer b 1 and the enabled driver d 1 may cause the voltages of the node QBI_U and the line L 1 to reflect the voltage of the node QBI latched by the latch h 1
- the buffer b 1 and the enabled driver d 2 may cause the voltages of the node QBI_D and the line L 2 to reflect the voltage of the node QBI
- the buffers b 1 and b 2 may cause the voltage of the node QBI_M to also reflect the voltage of the node QBI. Therefore, after the time point td 2 , the voltages of the lines L 1 , L 2 and the node QBI_M may remain to be the voltage v 1 without being floating.
- circuit module 200 of the invention though all the circuit blocks BK[ 1 ] to BK[M] need to be coupled to the control-input-output circuit gctrl_io, the circuit blocks BK[ 1 ] to BK[M] are not coupled to the control-input-output circuit gctrl_io by a long line extending across the circuit blocks BK[ 1 ] to BK[M]; instead, the circuit blocks BK[ 1 ] to BK[M] may be organized into the first group (including the circuit blocks BK[M 0 + 1 ] to BK[M]) and the second group (including the circuit blocks BK[ 1 ] to BK[M 0 ]) coupled to the middle circuit 210 respectively by the two short lines L 1 and L 2 , and may then be coupled to the control-input-output circuit gctrl_io via the middle circuit 210 .
- each of the lines L 1 and L 2 may not need to extend across all the circuit blocks BK[ 1 ] to BK[M], and may just need to extend across a smaller subset of the circuit blocks BK[ 1 ] to BK[M]; therefore, the lengths of the lines L 1 and L 2 may be shorter with lower equivalent load, time required for anyone of the circuit blocks BK[ 1 ] to BK[M] to drive the corresponding line L 1 or L 2 may be shorter, and speed of data access may be faster.
- layout area of driver circuitry embedded in each of the circuit blocks BK[ 1 ] to BK[M] for driving the line L 1 or L 2 may be reduced.
- the circuit module 200 may have better margin(s) for timing of data access, and may help to increase speed of data access.
- the middle circuit 210 may keep the lines L 1 , L 2 and the node QBI M at the data-representing voltage without being left floating, as shown in FIGS. 3 b , 3 c and 3 e . Therefore, data hold-time at the node QBI M will be satisfactorily sufficient.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Logic Circuits (AREA)
Abstract
Description
-
- This application claims the benefit of Taiwan application Serial No. 110128541, filed Aug. 3, 2021, the subject matter of which is incorporated herein by reference.
- The present invention relates to a circuit module with improved line load, and more particularly, to a circuit module having a middle circuit and different short lines for organizing multiple internal circuit blocks to different groups, wherein: when a signal (data) is transmitted via one of the short lines, the middle circuit may latch said signal and may drive said signal to other ones of the short lines.
- Various circuit modules, such as memory modules, are essential building blocks of integrated circuits (semiconductor chips).
-
FIGS. 1 a and 1 b respectively depict aconventional memory module 100 according to a prior art, and timing/waveforms of related signals. As shown inFIG. 1 a, theconventional memory module 100 includes memory banks bk1 to bk4, a long line L0 and a control-input-output circuit gctrl_io_0. The line L0 extends across the memory banks bk1 to bk4 to be coupled to the memory banks bk1 to bk4, and is further coupled to the control-input-output circuit gctrl_io_0 at a node QBI_M0. Via the line L0, the memory banks bk1 to bk4 can transmit stored data to the control-input-output circuit gctrl_io_0. The control-input-output circuit gctrl_io_0 controls operation timing of thememory module 100 according to a clock CK0; said operation timing control includes: providing a signal SAT0 to the memory banks bk1 to bk4 to control data transmission timing of the memory banks bk1 to bk4. - In
FIG. 1 b, a cycle T0 represents a period of the clock CK0, a waveform vL0 is a voltage waveform of the node QBI_M0 of the line L0. When one of the memory banks bk1 to bk4 transmits data to the control-input-output circuit gctrl_io_0, said one of the memory banks bk1 to bk4 drives a voltage of the line L0 according to contents of said data when the signal SAT0 is at a voltage v_on, and stops driving the line L0 when the signal SAT0 switches to another voltage v_off. For example, in a cycle T0 from time points tp1 to tp2, the signal SAT0 switches from the voltages v_off to v_on at a time point t11, and switches back from the voltages v_on to v_off at a time point t13; accordingly, assuming that the memory bank bk2 desires to transmit one-bit data of digital 0 to the control-input-output circuit gctrl_io_0 during this cycle, then the memory bank bk2 will start to drive the line L0 at the time point t11, and will pull down the voltage of the line L0 to a voltage v0 representing digital 0 later at a time point t12, as shown by the waveform vL0. According to the voltage of the line L0, the control-input-output circuit gctrl_io_0 determines contents of the one-bit data transmitted by the memory bank bk2. After the time point t13, as the signal SAT0 returns to the voltage v_off, the memory bank bk2 (and other memory banks bk1, bk3 and bk4) will stop driving the line L0. - Similarly, in a later cycle T0 from time points tp2 to tp3, the signal SAT0 switches from the voltage v_off to the voltage v_on at a time point t21, and switches back to the voltage v_off at a time point t23; assuming that the memory bank bk3 desires to transmit one-bit data of digital 1 to the control-input-output circuit gctrl_io_0 during this cycle, the memory bank bk3 will drive the line L0 after the time point t21, and will pull up the voltage of the line L0 to a voltage v1 representing digital 1 later at a time point t22. After the time point t23, the memory bank bk3 (and other memory banks bk1, bk2 and bk4) will stop driving the line L0 since the signal SAT0 has returned to the voltage v_off.
- Disadvantages of said prior art can be briefly described as follows. First, because the line L0 needs to extend across all four memory banks bk1 to bk4, a length of the line L0 will be very long; for example, if each of the memory banks includes a memory array of 512 word lines, then the line L0 needs to extend across 512*4=2048 word lines. Due to the long length of the line L0, an equivalent line load of the line L0 will be high, time for anyone of the memory banks bk1 to bk4 to drive the line L0 to a desired voltage (e.g., from the time points t11 to t12 or t21 to t22) will be long, and speed (rate) of data access will therefore be low. Besides, driver circuitry (not shown) embedded in each of the memory banks bk1 to bk4 for driving the line L0 will need a larger layout area to satisfy higher required driving ability.
- Furthermore, after the signal SAT0 switches from the voltage v_off to v_on (e.g., at the time points t11 and t21) and therefore one of the memory banks bk1 to bk4 starts to drive the line L0, once the signal SAT0 switches back from the voltages v_on to v_off (e.g., at the time points t13 and t23), the voltage of the line L0 will no longer be driven, and will therefore start to be floating. As shown in
FIG. 1 b, during the time points t13 to t21, because the signal SAT0 is at the voltage v_off, all the memory banks bk1 to bk4 do not drive the line L0, and the voltage of the line L0 will therefore drift to an uncertain voltage vf0 between the voltages v0 and v1, instead of keeping at the voltage v0 or v1; consequently, data hold-time at the node QBI_M0 will be unsatisfactorily insufficient. - Therefore, an object of the invention is providing a circuit module (e.g., 200 in
FIG. 2 ) with improved line load. The circuit module may include a first line and a second line (e.g., L1 and L2 inFIGS. 2 and 4 ), a first switch and a second switch (e.g., s1 and s2) and a second driver (e.g., d2). The first switch may be coupled between the first line and a first node (e.g., QBI), and may be on and off to conduct and stop conducting (e.g., to connect and disconnect) between the first line and the first node. The second switch may be coupled between the second line and the first node, and may be on and off to conduct and stop conducting between the second line and the first node. The second driver may include a second-driver input terminal (e.g., i2) and a second-driver output terminal (e.g., o2) respectively coupled to a second node (e.g., QBII) and the second line; the second driver may be enabled to drive the second line according to a voltage of the second node, and may be disabled to stop driving the second line. The voltage of the second node may be controlled by a voltage of the first node. When the first switch is on, the second switch may be off; when the second switch is on, the first switch may be off. When the second switch is off, the second driver may be enabled; when the second switch is on, the second driver may be disabled. - In an embodiment, the circuit module may further include a buffer (e.g., b1 in
FIGS. 2 and 4 ). The buffer may include a buffer input terminal (e.g., i3) and a buffer output terminal (e.g., o3) respectively coupled to the first node and the second node. In an embodiment, the buffer may further include a first inverter (e.g., iv1 inFIG. 4 ) coupled between the buffer input terminal and the buffer output terminal. - In an embodiment, the circuit module may further include one or more first circuit blocks (e.g., BK[M0+1] to BK[M] in
FIG. 2 ) parallelly coupled to the first line. When one of said one or more first circuit blocks transmits data, the one of said one or more first circuit blocks may drive the first line according to the data (e.g., at a time point ta1,FIG. 5 ) after the first switch is on (e.g., at a time point tu1), and may stop driving the first line (e.g., at a time point ta3) before the first switch turns off (e.g., at a time point tu2). In an embodiment, each of said one or more first circuit blocks may be a memory bank. In an embodiment, the circuit module may further include a latch (e.g., h1 inFIGS. 2 and 4 ) coupled to the first node. After the one of said one or more first circuit blocks stops driving the first line (e.g., after the time point ta3,FIG. 5 ), the latch may maintain the voltage of the first node such that the voltage of the first node may not be floating. - In an embodiment, the latch may include a third inverter and a fourth inverter (e.g., iv3 and iv4 in
FIG. 4 ). The third inverter may include a third-inverter input terminal and a third-inverter output terminal respectively coupled to the first node and an internal node (e.g., n0). The fourth inverter may include a fourth-inverter input terminal and a fourth-inverter output terminal respectively coupled to the internal node and the first node. - In an embodiment, the first switch and the second switch may be both off during an interval (e.g., from time points tu2 to t2 in
FIG. 5 ). - In an embodiment, the circuit module may further include one or more second circuit block (e.g., BK[1] to BK[M0] in
FIG. 2 ) parallelly coupled to the second line. When one of said one or more second circuit blocks transmits data, the one of said one or more second circuit blocks may drive the second line according to the data (e.g., at a time point tb1,FIG. 5 ) after the second switch is on (e.g., at a time point td1), and may stop driving the second line (e.g., at a time point tb3) before the second switch turns off (e.g., at a time point td2). In an embodiment, each of said one or more second circuit blocks may be a memory bank. - In an embodiment, the circuit module may further include a first driver (e.g., d1 in
FIGS. 2 and 4 ). The first driver may include a first-driver input terminal (e.g., i1) and a first-driver output terminal (e.g., o1) respectively coupled to the second node and the first line. The first driver may be enabled to drive the first line according to the voltage of the second node, and may be disabled to stop driving the first line. When the first switch is off, the first driver may be enabled; when the first switch is on, the first driver may be disabled. - In an embodiment (e.g.,
FIG. 4 ), the first driver may further include a first transistor, a second transistor, a seventh transistor and an eighth transistor (e.g., N1, N2, P1 and P2 inFIG. 4 ). The first transistor may include a first controlled terminal (e.g., a gate terminal) and a first channel terminal (e.g., at a node n1). The second transistor may include a second controlled terminal and two second channel terminals (e.g., a source terminal and a drain terminal), and the two second channel terminals may be coupled to the first channel terminal and the first-driver output terminal respectively. The eighth transistor may include an eighth controlled terminal and an eighth channel terminal (e.g., at a node n2). The seventh transistor may include a seventh controlled terminal and two seventh channel terminals, and the two seventh channel terminals may be coupled to the eighth channel terminal and the first-driver output terminal respectively. One of the first controlled terminal and the second controlled terminal may be coupled to the first-driver input terminal, and the other one of the first controlled terminal and the second controlled terminal may be coupled to a first inverse selection signal (e.g., LC34 b). One of the seventh controlled terminal and the eighth controlled terminal may be coupled to the first-driver input terminal, and the other one of the seventh controlled terminal and the eighth controlled terminal may be coupled to a first selection signal (e.g., LC34); the first selection signal and the first inverse selection signal may be mutually inverse. - In an embodiment (e.g.,
FIG. 4 ), the first switch may include a fifth transistor (e.g., N5 inFIG. 4 ) and/or an eleventh transistor (e.g., P5). The fifth transistor may include a fifth controlled terminal and two fifth channel terminals respectively coupled to the first selection signal, the first node and the first line. The eleventh transistor may include an eleventh controlled terminal and two eleventh channel terminals respectively coupled to the first inverse selection signal, the first node and the first line. - In an embodiment (e.g.,
FIG. 4 ), the second driver may further include a third transistor, a fourth transistor, a ninth transistor and a tenth transistor (e.g., N3, N4, P3 and P4 inFIG. 4 ). The third transistor may include a third controlled terminal and a third channel terminal (e.g., at a node n3). The fourth transistor may include a fourth controlled terminal and two fourth channel terminals, and the two fourth channel terminals may be coupled to the third channel terminal and the second-driver output terminal respectively. The tenth transistor may include a tenth controlled terminal and a tenth channel terminal (e.g., at a node n4). The ninth transistor may include a ninth controlled terminal and two ninth channel terminals, and the two ninth channel terminals may be coupled to the tenth channel terminal and the second-driver output terminal respectively. One of the third controlled terminal and the fourth controlled terminal may be coupled to the second-driver input terminal, and the other one of the third controlled terminal and the fourth controlled terminal may be coupled to a second inverse selection signal (e.g., LC12 b). One of the ninth controlled terminal and the tenth controlled terminal may be coupled to the second-driver input terminal, and the other one of the ninth controlled terminal and the tenth controlled terminal may be coupled to a second selection signal (e.g., LC12); the second selection signal and the second inverse selection signal may be mutually inverse. - In an embodiment (e.g.,
FIG. 4 ), the second switch may include a sixth transistor (e.g., N6 inFIG. 4 ) and/or a twelfth transistor (e.g., P6). The sixth transistor may include a sixth controlled terminal and two sixth channel terminals respectively coupled to the second selection signal, the first node and the second line. The twelfth transistor may include a twelfth controlled terminal and two twelfth channel terminals respectively coupled to the second inverse selection signal, the first node and the second line. - Numerous objects, features and advantages of the present invention will be readily apparent upon a reading of the following detailed description of embodiments of the present invention when taken in conjunction with the accompanying drawings. However, the drawings employed herein are for the purpose of descriptions and should not be regarded as limiting.
- The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
- (prior art)
FIGS. 1 a and 1 b respectively depict a conventional memory module and timing/waveforms of related signals; -
FIG. 2 depicts a circuit module according to an embodiment of the invention; the circuit module may include a middle circuit; -
FIGS. 3 a to 3 e illustrate operations of the circuit module shown inFIG. 2 according to an embodiment of the invention; -
FIG. 4 illustrates a circuitry embodiment of the middle circuit shown inFIG. 2 ; and -
FIG. 5 illustrates timing/waveforms of related signals shown inFIGS. 2 and 4 . -
FIG. 2 depicts acircuit module 200 according to an embodiment of the invention; thecircuit module 200 may include a number M of circuit blocks BK[1] to BK[M] and a control-input-output circuit gctrl_io; to implement the invention, thecircuit module 200 may further include amiddle circuit 210 and two lines L1 and L2. For example, thecircuit module 200 may be a memory module, each of the circuit blocks BK[1] to BK[M] may be a memory bank, and may include a memory array (not shown) such as a static random access memory array of 512 word lines. The circuit blocks BK[1] to BK[M] may be organized to two groups, wherein the circuit blocks BK[M0+1] to BK[M] ((M0+1)<M) may belong to a first group, may be parallelly coupled to the line L1 and may therefore be coupled to themiddle circuit 210 at a node QBI_U of the line L1; the circuit blocks BK[1] to BK[M0] may belong to a second group, may be parallelly coupled to the line L2 and may therefore be coupled to themiddle circuit 210 at a node QBI_D of the line L2. The numbers M0 and M may be two predetermined integers; in an embodiment, the number M may be twice of the number M0 (M=2*M0). For example, the numbers M0 and M may respectively be 2 and 4; i.e., thecircuit module 200 may include four circuit blocks BK[1] to BK[4], wherein the circuit blocks BK[3] and BK[4] may belong to one group, and may be parallelly coupled to the line L1; the circuit blocks BK[1] and BK[2] may belong to another group, and may be parallelly coupled to the line L2. - The
middle circuit 210 may be coupled to the control-input-output circuit gctrl_io at a node QBI_M. The circuit blocks BK[1] to BK[M0] may transmit data to the control-input-output circuit gctrl_io via the line L2 and themiddle circuit 210, and the circuit blocks BK[M0+1] to BK[M] may transmit data to the control-input-output circuit gctrl_io via the line L1 and themiddle circuit 210. The control-input-output circuit gctrl_io may control operation timing of thecircuit module 200 according to a clock CK, wherein said operation timing control may include: providing a signal SAT to the circuit blocks BK[1] to BK[M] to control data transmission timing of the circuit blocks BK[1] to BK[M]. - As shown in
FIG. 2 , themiddle circuit 210 may include two switches s1 and s2, two drivers d1 and d2, a latch h1 and two buffers b1 and b2. The switch s1 may be coupled between the node QBI_U of the line L1 and a node QBI, and may be on and off; when the switch s1 is on, the switch s1 may conduct (may connect) between the line L1 and the node QBI; when the switch s1 is off, the switch s1 may stop conducting (may disconnect) between the line L1 and the node QBI. The switch s2 may be coupled between the node QBI_D of the line L2 and the node QBI, and may be on and off; when the switch s2 is on, the switch s2 may conduct between the line L2 and the node QBI; when the switch s2 is off, the switch s2 may stop conducting between the line L2 and the node QBI. - The driver d1 may have an input terminal i1 and an output terminal o1 respectively coupled to a node QBII and the node QBI_U of the line L1. The driver d1 may be enabled and disabled; when the driver d1 is enabled, the driver d1 may drive a voltage of the line L1 according to a voltage of the node QBII; when the driver d1 is disabled, the driver d1 may stop driving the voltage of the line L1. The driver d2 may have an input terminal i2 and an output terminal o2 respectively coupled to the node QBII and the node QBI_D of the line L2. The driver d2 may be enabled and disabled; when the driver d2 is enabled, the driver d2 may drive a voltage of the line L2 according to the voltage of the node QBII; when the driver d2 is disabled, the driver d2 may stop driving the voltage of the line L2.
- The buffer b1 may have an input terminal i3 and an output terminal o3 respectively coupled to the nodes QBI and QBII, and may drive the voltage of the node QBII according to a voltage of the node QBI, such that the voltage of the node QBII may be controlled by the voltage of the node QBI. The buffer b2 may have an input terminal i4 and an output terminal o4 respectively coupled to the nodes QBII and QBI_M, and may drive a voltage of the node QBI_M according to the voltage of the node QBII. The latch h1 may be coupled to the node QBI.
- Following
FIG. 2 ,FIGS. 3 a to 3 e illustrate operations of thecircuit module 200 according to an embodiment of the invention. As shown inFIG. 3 a , when the control-input-output circuit gctrl_io requests a circuit block BK[m] of the circuit blocks BK[M0+1] to BK[M] to transmit first data (not shown) to the control-input-output circuit gctrl_io, the switch s1 may be on, the switch s2 may be off, the driver d1 may be disabled, and the driver d2 may be enabled. After the switch s1 is on, the circuit block BK[m] may drive the voltage of the line L1 (and the voltage of the node QBI_U) according to contents of the first data; the switch s1 which is on may conduct the voltage of the node QBI_U to the node QBI, the latch h1 may latch the voltage of the node QBI, the buffer b1 may drive the voltage of the node QBII according to the voltage of the node QBI, and the buffer b2 may drive the voltage of the node QBI_M according to the voltage of the node QBII, so the control-input-output circuit gctrl_io may, according to the voltage of the node QBI_M, determine and thus receive the first data transmitted by the circuit block BK[m]. Meanwhile, the enabled driver d2 may drive the voltage of the line L2 according to the voltage of the node QBII, so the voltage of the line L2 may be controlled by the voltage of the line L1 (e.g., the voltage of the line L2 may be substantially equal to the voltage of the line L1). - As shown in
FIG. 3 b , when the circuit block BK[m] stops driving the line L1 and the rest of circuit blocks do not drive the lines L1 and L2, the switch s1 may be on, the switch s2 may be off, the driver d1 may be disabled and the driver d2 may be enabled. Via the node QBI and the switch s1 which is on, the voltages of the node QBI_U and the line L1 may be controlled by a voltage latched by the latch h1 (e.g., be substantially equal to the voltage latched by the latch h1). Via the buffer b1 and the enabled driver d2, the voltages of the node QBI_D and the line L2 may be controlled by the voltage latched by the latch h1 (e.g., be substantially equal to the voltage latched by the latch h1). Via the buffers b1 and b2, the voltage of the node QBI_M may also be controlled by the voltage latched by the latch h1 (e.g., be substantially equal to the voltage latched by the latch h1). - As shown in
FIG. 3 c , when all the circuit blocks BK[1] to BK[M] do not drive the lines L1 and L2, the switches s1 and s2 may also be both off, and the drivers d1 and d2 may both be enabled. Via the buffer b1 and the enabled driver d1, the voltages of the node QBI_U and the line L1 may be controlled by (e.g., be substantially equal to) the voltage latched by the latch h1. Via the buffer b1 and the enabled driver d2, the voltages of the node QBI_D and the line L2 may be controlled by (e.g., be substantially equal to) the voltage latched by the latch h1. Via the buffers b1 and b2, the voltage of the node QBI_M may also be controlled by (e.g., be substantially equal to) the voltage latched by the latch h1. - As shown in
FIG. 3 d , when the control-input-output circuit gctrl_io requests a circuit block BK[m′] of the circuit blocks BK[1] to BK[M0] to transmit second data (not shown) to the control-input-output circuit gctrl_io, the switch s2 may be on, the switch s1 may be off, the driver d2 may be disabled, and the driver d1 may be enabled. After the switch s2 is on, the circuit block BK[m′] may drive the voltage of the line L2 (and the voltage of the node QBI_D) according to contents of the second data; the switch s2 which is on may conduct the voltage of the node QBI_D to the node QBI, the latch h1 may latch the voltage of the node QBI, the buffer b1 may drive the voltage of the node QBII according to the voltage of the node QBI, and the buffer b2 may drive the voltage of the node QBI_M according to the voltage of the node QBII, so the control-input-output circuit gctrl_io may, according to the voltage of the node QBI_M, determine and thus receive the second data transmitted by the circuit block BK[m′]. Meanwhile, the enabled driver d1 may drive the voltage of the line L1 according to the voltage of the node QBII, so the voltage of the line L1 may be controlled by (e.g., be substantially equal to) the voltage of the line L2. - As shown in
FIG. 3 e , when the circuit block BK[m′] stops driving the line L2 and the rest of circuit blocks do not drive the lines L1 and L2, the switch s1 may be off, the switch s2 may be on, the driver d1 may be enabled and the driver d2 may be disabled. Via the node QBI and the switch s2 which is on, the voltages of the node QBI_D and the line L2 may be controlled by (e.g., be substantially equal to) the voltage latched by the latch h1. Via the buffer b1 and the enabled driver d1, the voltages of the node QBI_U and the line L1 may be controlled by (e.g., be substantially equal to) the voltage latched by the latch h1. Via the buffers b1 and b2, the voltage of the node QBI_M may also be controlled by (e.g., be substantially equal to) the voltage latched by the latch h1. - Following
FIG. 2 ,FIG. 4 illustrates circuitry of themiddle circuit 210 according to an embodiment of the invention. The driver d1 may include transistors P1, P2, N1 and N2, the driver d2 may include transistors P3, P4, N3 and N4, the switch s1 may include transistors P5 and N5, and the switch s2 may include transistors P6 and N6. Each of the transistors P1 to P6 may be a p-channel metal-oxide-semiconductor transistor, and each of the transistors N1 to N6 may be an n-channel metal-oxide-semiconductor transistor. The buffer b1 may include an inverter iv1 (or an odd number of serially connected inverters). The buffer b2 may include an inverter iv2 (or an odd number of serially connected inverters). The latch h1 may include two inverters iv3 and iv4. - In the driver d1, the transistor N1 may include a controlled terminal (e.g., a gate terminal) and two channel terminals (e.g., a source terminal and a drain terminal) respectively coupled to the input terminal i1, a voltage VG (e.g., a ground voltage) and a node n1. The transistor N2 may include a controlled terminal and two channel terminals; the controlled terminal may be coupled to an inverse selection signal LC34 b at a node n5 b, and the two channel terminals may be respectively coupled to the node n1 and the output terminal o1. The transistor P1 may include a controlled terminal and two channel terminals; the controlled terminal may be coupled to a selection signal LC34 at a node n5, and the two channel terminals may be respectively coupled to a node n2 and the output terminal o1. The transistor P2 may include a controlled terminal and two channel terminals respectively coupled to the input terminal i1, a voltage VCCAPI (e.g., a supply voltage) and the node n2. The selection signal LC34 and the inverse selection signal LC34 b may be mutually inverse.
- In the driver d2, the transistor N3 may include a controlled terminal and two channel terminals respectively coupled to the input terminal i2, the voltage VG and a node n3. The transistor N4 may include a controlled terminal and two channel terminals; the controlled terminal may be coupled to an inverse selection signal LC12 b at a node n6 b, and the two channel terminals may be respectively coupled to the node n3 and the output terminal o2. The transistor P3 may include a controlled terminal and two channel terminals; the controlled terminal may be coupled to a selection signal LC12 at a node n6, and the two channel terminals may be respectively coupled to a node n4 and the output terminal o2. The transistor P4 may include a controlled terminal and two channel terminals respectively coupled to the input terminal i2, the voltage VCCAPI and the node n4. The selection signal LC12 and the inverse selection signal LC12 b may be mutually inverse.
- In the switch s1, the transistor N5 may include a controlled terminal and two channel terminals respectively coupled to the selection signal LC34, the node QBI and the node QBI_U of the line L1. The transistor P5 may include a controlled terminal and two channel terminals respectively coupled to the inverse selection signal LC34 b, the node QBI and the node QBI_U of the line L1. In the switch s2, the transistor N6 may include a controlled terminal and two channel terminals respectively coupled to the selection signal LC12, the node QBI and the node QBI_D of the line L2. The transistor P6 may include a controlled terminal and two channel terminals respectively coupled to the inverse selection signal LC12 b, the node QBI and the node QBI_D of the line L2. When the control-input-output circuit gctrl_io (
FIG. 2 ) requests one of the circuit blocks BK[1] to BK[M] to transmit data, the selection signal LC34 may reflect whether said requested circuit block belongs to the first group (i.e., the circuit blocks BK[M0+1] to BK[M]), and the selection signal LC12 may reflect whether said requested circuit block belongs to the second group (i.e., the circuit blocks BK[1] to BK[M0]). - In the buffer b1, the inverter iv1 may include an input terminal and an output terminal respectively coupled to the input terminal i3 and the output terminal o3. In the buffer b2, the inverter iv2 may include an input terminal and an output terminal respectively coupled to the input terminal i4 and the output terminal o4. In the latch h1, the inverter iv3 may include an input terminal and an output terminal respectively coupled to the node QBI and a node n0, and the inverter iv4 may include an input terminal and an output terminal respectively coupled to the nodes n0 and QBI.
- Following
FIGS. 2, 3 a to 3 e and 4,FIG. 5 illustrates timing/waveforms of related signals in thecircuit module 200 according to an embodiment of the invention. InFIG. 5 , a cycle T1 may represent a period of the clock CK (FIG. 2 ), and waveforms vQBI_U, vQBI_D and vQBI may be voltage waveforms of the nodes QBI_U, QBI_D and QBI, respectively. In a cycle T1 from time points t1 to t2, assuming that the control-input-output circuit gctrl_io requests a circuit block BK[m] of the circuit blocks BK[M0+1] to BK[M] (FIG. 2 ) to transmit data, a voltage of the selection signal LC34 (FIG. 5 ) may switch from a voltage v_off to another voltage v_on at a time point tu1 to reflect that the requested circuit block BK[m] belongs to the first group, and a voltage of the selection signal LC12 may be the voltage v_off to reflect that the circuit block BK[m] does not belong to the second group. - When the selection signal LC34 is at the voltage v_off, the transistors N5 and P5 (
FIG. 4 ) may be off, the transistors P1 and N2 may be on, so the switch s1 may be off and the driver d1 may be enabled. Similarly, when the selection signal LC12 is at the voltage v_off, the transistors N6 and P6 may be off, the transistors P3 and N4 may be on, so the switch s2 may be off and the driver d2 may be enabled. On the other hand, when the selection signal LC34 switches to the voltage v_on at the time point tu1, the transistors N5 and P5 may be on, the transistors P1 and N2 may be off, and therefore the switch s1 may be on, and the driver d1 may be disabled. - As shown in
FIG. 5 , after the selection signal LC34 switches to the voltage v_on at the time point tu1, the signal SAT may switch from the voltage v_off to the voltage v_on at a later time point ta1, and may then cause the circuit block BK[m] to start driving the voltage of the line Li according to the data desired to be transmitted. For example, if the circuit block BK[m] desires to transmit one-bit data of digital 0, then the circuit block BK[m] may start to drive the voltage of the line L1 (and the voltage of the node QBI_U) toward a voltage v0 representing digital 0 at the time point ta1, and may eventually cause the voltage of the node QBI_U to reach the voltage v0 at a later time point ta2, as shown by the waveform vQBI_U. - After the time point tu1, the switch s1 may be on, the switch s2 may be off, the driver di may be disabled and the driver d2 may be enabled, as shown in
FIG. 3 a . Hence, the voltage of the node QBI_U may be relayed to the node QBI via the switch s1 which is on, so the voltage of the node QBI may reflect the voltage of the node QBI_U, as shown by the waveform vQBI (FIG. 5 ). In addition, the buffer bi and the enabled driver d2 may cause the voltages of the node QBI_D and the line L2 to reflect the voltage of the node QBI, as shown by the waveform vQBI_D; furthermore, the buffers b1 and b2 may cause the voltage of the node QBI_M to also reflect the voltage of the node QBI. Therefore, when the line Li and the node QBI_U are driven to the voltage v0 at the time point ta2, the voltages of the nodes QBI, QBI_D, QBI_M and the line L2 may follow to be the voltage v0. Accordingly, the data of digital 0 transmitted on the line L1 by the circuit block BK[m] may be transmitted to the control-input-output circuit gctrl_io via the node QBI_M, and may be transmitted to the line L2 via the node QBI_D. At the time point ta2, as the nodes QBI_U and QBI are driven to the voltage v0, the voltage v0 of the node QBI may be latched by the latch h1. - At a time point ta3 after the time point ta2, the signal SAT may switch back to the voltage v_off from the voltage v_on, so the circuit block BK[m] may stop driving the line L1. However, as shown in
FIG. 3 b , because the latch h1 has latched the voltage v0, the voltage of the node QBI may be kept at the voltage v0; the switch s1 which is on may cause the voltages of the node QBI_U and the line L1 to reflect the voltage of the node QBI, the buffer b1 and the enabled driver d2 may cause the voltages of the node QBI_D and the line L2 to reflect the voltage of the node QBI, and the buffers b1 and b2 may cause the voltage of the node QBI_M to reflect the voltage of the node QBI, too. Accordingly, though the circuit block BK[m] stops driving the line L1 after the time point ta3, the voltages of the lines L1, L2 and the node QBI_M may remain to be the voltage v0, and may thus not be floating. - At a time point tu2 after the time point ta3, the selection signal LC34 may switch back to the voltage v_off from the voltage v_on. After the time point tu2, because the two selection signals LC12 and LC34 are at the voltage v_off, the switches s1 and s2 may both be off, and the drivers d1 and d2 may both be enabled, as shown in
FIG. 3 c . The buffer b1 and the enabled driver d1 may cause the voltages of the node QBI_U and the line L1 to reflect the voltage of the node QBI latched by the latch h1, the buffer b1 and the enabled driver d2 may cause the voltages of the node QBI_D and the line L2 to reflect the voltage of the node QBI, and the buffers b1 and b2 may cause the voltage of the node QBI_M to also reflect the voltage of the node QBI. Therefore, after the time point tu2, the voltages of the lines L1, L2 and the node QBI_M may remain to be the voltage v0, and may thus not be floating. - In another cycle T1 from time points t2 to t3 (
FIG. 5 ), if the control-input-output circuit gctrl_io requests a circuit block BK[m′] of the circuit blocks BK[1] to BK[M0] (FIG. 2 ) to transmit data, the voltage of the selection signal LC12 (FIG. 5 ) may switch from the voltage v_off to the voltage v_on at a time point td1 to reflect that the requested circuit block BK[m′] belongs to the second group, and the voltage of the selection signal LC34 may be the voltage v_off to reflect that the circuit block BK[m′] does not belong to the first group. - When the selection signal LC12 switches to the voltage v_on at the time point td1, the transistors N6 and P6 (
FIG. 4 ) may be on, the transistors P3 and N4 may be off, and therefore the switch s2 may be on, and the driver d2 may be disabled. - After the time point td1, the signal SAT may switch from the voltage v_off to the voltage v_on at a later time point tb1, and may then cause the circuit block BK[m′] to start driving the voltage of the line L2 according to the data desired to be transmitted. For example, if the circuit block BK[m′] desires to transmit data of digital 1, then the circuit block BK[m′] may start to drive the voltage of the line L2 (and the voltage of the node QBI_D) toward a voltage v1 representing digital 1 at the time point tb1, and may eventually cause the voltage of the node QBI_D to reach the voltage v1 at a later time point tb2, as shown by the waveform vQBI_D.
- After the time point td1, the switch s1 may be off, the switch s2 may be on, the driver d1 may be enabled and the driver d2 may be disabled, as shown in
FIG. 3 d . Hence, the voltage of the node QBI_D may be relayed to the node QBI via the switch s2 which is on, so the voltage of the node QBI may reflect the voltage of the node QBI_D, as shown by the waveform vQBI (FIG. 5 ). In addition, the buffer b1 and the enabled driver d1 may cause the voltages of the node QBI_U and the line L1 to reflect the voltage of the node QBI, as shown by the waveform vQBI_U; furthermore, the buffers b1 and b2 may cause the voltage of the node QBI_M to also reflect the voltage of the node QBI. Therefore, when the line L2 and the node QBI_D are driven to the voltage v1 at the time point tb2, the voltages of the nodes QBI, QBI_U, QBI_M and the line L1 may follow to be the voltage v1. Accordingly, the data of digital 1 transmitted on the line L2 by the circuit block BK[m′] may be transmitted to the control-input-output circuit gctrl_io via the node QBI_M, and may be transmitted to the line L1 via the node QBI_U. At the time point tb2, as the nodes QBI_D and QBI are driven to the voltage v1, the voltage v1 of the node QBI may be latched by the latch h1. - At a time point tb3 after the time point tb2, the signal SAT may switch back to the voltage v_off from the voltage v_on, so the circuit block BK[m′] may stop driving the line L2. However, as shown in
FIG. 3 e , because the latch h1 has latched the voltage v1, the voltage of the node QBI may be kept at the voltage v1; the switch s2 which is on may cause the voltages of the node QBI _D and the line L2 to reflect the voltage of the node QBI, the buffer b1 and the enabled driver d1 may cause the voltages of the node QBI _U and the line L1 to reflect the voltage of the node QBI, and the buffers b1 and b2 may cause the voltage of the node QBI_M to reflect the voltage of the node QBI, too. Accordingly, though the circuit block BK[m′] stops driving the line L2 after the time point tb3, the voltages of the lines L1, L2 and the node QBI_M may remain to be the voltage v1, and may thus not be floating. - At a time point td2 after the time point tb3 (
FIG. 5 ), the selection signal LC12 may switch back to the voltage v_off from the voltage v_on. After the time point td2, because the two selection signals LC12 and LC34 are at the voltage v_off, the switches s1 and s2 may both be off, and the drivers d1 and d2 may both be enabled, as shown inFIG. 3 c . The buffer b1 and the enabled driver d1 may cause the voltages of the node QBI_U and the line L1 to reflect the voltage of the node QBI latched by the latch h1, the buffer b1 and the enabled driver d2 may cause the voltages of the node QBI_D and the line L2 to reflect the voltage of the node QBI, and the buffers b1 and b2 may cause the voltage of the node QBI_M to also reflect the voltage of the node QBI. Therefore, after the time point td2, the voltages of the lines L1, L2 and the node QBI_M may remain to be the voltage v1 without being floating. - To sum up, comparing to prior art, advantages of the invention may be described as follows. In the
circuit module 200 of the invention, though all the circuit blocks BK[1] to BK[M] need to be coupled to the control-input-output circuit gctrl_io, the circuit blocks BK[1] to BK[M] are not coupled to the control-input-output circuit gctrl_io by a long line extending across the circuit blocks BK[1] to BK[M]; instead, the circuit blocks BK[1] to BK[M] may be organized into the first group (including the circuit blocks BK[M0+1] to BK[M]) and the second group (including the circuit blocks BK[1] to BK[M0]) coupled to themiddle circuit 210 respectively by the two short lines L1 and L2, and may then be coupled to the control-input-output circuit gctrl_io via themiddle circuit 210. According to this architecture, each of the lines L1 and L2 may not need to extend across all the circuit blocks BK[1] to BK[M], and may just need to extend across a smaller subset of the circuit blocks BK[1] to BK[M]; therefore, the lengths of the lines L1 and L2 may be shorter with lower equivalent load, time required for anyone of the circuit blocks BK[1] to BK[M] to drive the corresponding line L1 or L2 may be shorter, and speed of data access may be faster. In addition, because of lowered line load, layout area of driver circuitry embedded in each of the circuit blocks BK[1] to BK[M] for driving the line L1 or L2 may be reduced. - When one of the circuit blocks BK[1] to BK[M] (e.g., BK[m] or BK[m′] in
FIG. 3 a or 3 d) desires to transmit data to the control-input-output circuit gctrl_io, driving only one short line (L1 or L2) to a corresponding data-representing voltage (v0 or v1) by said circuit block will be sufficient for the control-input-output circuit gctrl_io to successfully receive said data; even if the other short line (L2 or L1) is driven to the data-representing voltage at a later time by themiddle circuit 210, data receiving of the control-input-output circuit gctrl_io will not be affected. In other words, thecircuit module 200 according to the invention may have better margin(s) for timing of data access, and may help to increase speed of data access. - Furthermore, after the signal SAT (
FIG. 5 ) is at the voltage v_on to cause one of the circuit blocks BK[1] to BK[M] to drive the corresponding line L1 or L2 to the data-representing voltage, even when the signal SAT switches back to the voltage v_off to cause the lines L1 and L2 not to be driven by the circuit block BK[1] to BK[M] anymore, themiddle circuit 210 may keep the lines L1, L2 and the node QBI M at the data-representing voltage without being left floating, as shown inFIGS. 3 b, 3 c and 3 e . Therefore, data hold-time at the node QBI M will be satisfactorily sufficient. - While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US18/221,111 US12080368B2 (en) | 2021-08-03 | 2023-07-12 | Circuit module with improved line load |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW110128541A TWI800880B (en) | 2021-08-03 | 2021-08-03 | Circuit module with improved line load |
TW110128541 | 2021-08-03 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US18/221,111 Continuation US12080368B2 (en) | 2021-08-03 | 2023-07-12 | Circuit module with improved line load |
Publications (2)
Publication Number | Publication Date |
---|---|
US20230040348A1 true US20230040348A1 (en) | 2023-02-09 |
US11742000B2 US11742000B2 (en) | 2023-08-29 |
Family
ID=85153773
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/521,894 Active 2041-11-10 US11742000B2 (en) | 2021-08-03 | 2021-11-09 | Circuit module with improved line load |
US18/221,111 Active US12080368B2 (en) | 2021-08-03 | 2023-07-12 | Circuit module with improved line load |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US18/221,111 Active US12080368B2 (en) | 2021-08-03 | 2023-07-12 | Circuit module with improved line load |
Country Status (3)
Country | Link |
---|---|
US (2) | US11742000B2 (en) |
CN (1) | CN115910139A (en) |
TW (1) | TWI800880B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20240032270A1 (en) * | 2021-09-29 | 2024-01-25 | Advanced Micro Devices, Inc. | Cross fet sram cell layout |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101866580A (en) * | 2010-06-21 | 2010-10-20 | 旭曜科技股份有限公司 | Transformer |
US9337842B1 (en) * | 2014-11-24 | 2016-05-10 | Via Alliance Semiconductor Co., Ltd. | Low voltage differential signaling (LVDS) driving circuit |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH10334662A (en) * | 1997-05-29 | 1998-12-18 | Nec Corp | Semiconductor memory device |
JP3860403B2 (en) * | 2000-09-25 | 2006-12-20 | 株式会社東芝 | Semiconductor memory device |
KR100857442B1 (en) * | 2007-04-11 | 2008-09-10 | 주식회사 하이닉스반도체 | Semiconductor memory apparatus |
JP5178182B2 (en) * | 2007-12-25 | 2013-04-10 | 株式会社東芝 | Semiconductor memory device |
CN106373615A (en) * | 2015-07-20 | 2017-02-01 | 毛冬冬 | Design of OTP memory with characteristic of regulation of readout speed with bit line load |
JP6490840B1 (en) * | 2018-01-05 | 2019-03-27 | 華邦電子股▲ふん▼有限公司Winbond Electronics Corp. | Memory device |
-
2021
- 2021-08-03 TW TW110128541A patent/TWI800880B/en active
- 2021-11-03 CN CN202111294069.6A patent/CN115910139A/en active Pending
- 2021-11-09 US US17/521,894 patent/US11742000B2/en active Active
-
2023
- 2023-07-12 US US18/221,111 patent/US12080368B2/en active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101866580A (en) * | 2010-06-21 | 2010-10-20 | 旭曜科技股份有限公司 | Transformer |
US9337842B1 (en) * | 2014-11-24 | 2016-05-10 | Via Alliance Semiconductor Co., Ltd. | Low voltage differential signaling (LVDS) driving circuit |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20240032270A1 (en) * | 2021-09-29 | 2024-01-25 | Advanced Micro Devices, Inc. | Cross fet sram cell layout |
Also Published As
Publication number | Publication date |
---|---|
US20230352060A1 (en) | 2023-11-02 |
TW202308315A (en) | 2023-02-16 |
TWI800880B (en) | 2023-05-01 |
CN115910139A (en) | 2023-04-04 |
US11742000B2 (en) | 2023-08-29 |
US12080368B2 (en) | 2024-09-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6765429B2 (en) | Semiconductor integrated circuit with leak current cut-off circuit | |
KR101768485B1 (en) | Shift register | |
US5574698A (en) | Ram row decode circuitry that utilizes a precharge circuit that is deactivated by a feedback from an activated word line driver | |
KR100490623B1 (en) | Buffer circuit and active matrix display device using the same | |
KR100238247B1 (en) | High speed low power signal line driver and semiconductor memory device using thereof | |
US20100302880A1 (en) | Dual power rail word line driver and dual power rail word line driver array | |
US12080368B2 (en) | Circuit module with improved line load | |
KR102114574B1 (en) | Level shifter and semiconductor device | |
US20220337229A1 (en) | Clock generation circuit and latch using same, and computing device | |
EP0544461A2 (en) | Multiple voltage supplies for field programmable gate arrays and the like | |
US9607668B2 (en) | Systems, circuits, and methods for charge sharing | |
TWI601151B (en) | Electronic device and driving method | |
US10803949B2 (en) | Master slave level shift latch for word line decoder memory architecture | |
US6337822B1 (en) | Write masking in a semiconductor memory device | |
US11423965B2 (en) | Word line decoder memory architecture | |
US5852583A (en) | Semiconductor memory device that can realize high speed data read out | |
US20200082877A1 (en) | Semiconductor memory device | |
TWI823805B (en) | Circuit module with improved line load | |
JP3963884B2 (en) | Drive voltage supply circuit | |
US6111809A (en) | Line decoder for a low supply voltage memory device | |
US4435791A (en) | CMOS Address buffer for a semiconductor memory | |
EP0814479B1 (en) | Semiconductor circuit having circuit supplying voltage higher than power supply voltage | |
US11621035B1 (en) | Memory circuit structure with supply voltage transmitted via word line | |
US4958319A (en) | Address amplifier circuit having automatic interlock and protection against multiple addressing for use in static GaAs RAMs | |
US20230213993A1 (en) | Semiconductor memory device and memory system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: M31 TECHNOLOGY CORPORATION, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIEN, NAN-CHUN;CHU, LI-WEI;CHANG, TING-WEI;REEL/FRAME:058053/0606 Effective date: 20211108 |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: SMAL); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |