US20230007879A1 - Semiconductor memory device and manufacturing method thereof - Google Patents
Semiconductor memory device and manufacturing method thereof Download PDFInfo
- Publication number
- US20230007879A1 US20230007879A1 US17/647,743 US202217647743A US2023007879A1 US 20230007879 A1 US20230007879 A1 US 20230007879A1 US 202217647743 A US202217647743 A US 202217647743A US 2023007879 A1 US2023007879 A1 US 2023007879A1
- Authority
- US
- United States
- Prior art keywords
- hole
- floating body
- memory device
- semiconductor memory
- trench region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/20—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B41/23—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B41/27—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/20—DRAM devices comprising floating-body transistors, e.g. floating-body cells
-
- H01L27/11556—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/10—EEPROM devices comprising charge-trapping gate insulators characterised by the top-view layout
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/20—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B43/23—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
- H10B43/27—EEPROM devices comprising charge-trapping gate insulators characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
Definitions
- the present disclosure relates to the technical field of semiconductors, and in particular to a semiconductor memory device and a manufacturing method thereof.
- the semiconductor memory devices are required to have high integrity.
- the integrity is determined by an area occupied by a unit memory cell.
- a capacitor-free memory cell capable of greatly decreasing the area occupied by the memory cell is provided on the basis of a traditional memory cell with a transistor and a capacitor.
- the present disclosure provides a semiconductor memory device, including a substrate, a source structure, a laminated structure, a floating body, a trench region, a drain structure and a gate structure.
- the source structure is formed on the substrate.
- the laminated structure includes a nitride layer and an oxide layer, the nitride layer and the oxide layer are alternately laminated on the source structure.
- the floating body is formed in the oxide layer, and a through hole is formed in the floating body along a lamination direction of the laminated structure.
- the trench region is formed inside the floating body, a through hole is also formed in the trench region along the lamination direction, and the trench region is in contact with the source structure.
- the drain structure is formed on a top of the laminated structure in the lamination direction and in contact with the trench region.
- the gate structure is formed inside the trench region.
- the present disclosure provides a method of manufacturing a semiconductor memory device, including: providing a substrate; forming a source structure on the substrate through deposition; alternately depositing a nitride layer and an oxide layer on the source structure in sequence, and forming a laminated structure; performing etching to form a first through hole, the first through hole running through the laminated structure, and exposing the source structure; partially etching the oxide layer through the first through hole, and forming an oxide layer groove; depositing a floating body in the oxide layer groove; depositing a trench region material layer in the first through hole, wherein the trench region material layer is in contact with the floating body; depositing a drain structure on the laminated structure, wherein the drain structure is in contact with the trench region material layer; performing etching to form a second through hole, the second through hole running through the drain structure and the trench region material layer, and exposing the source structure, wherein a remaining trench region material layer forms a trench region; and depositing a gate structure in the second through hole.
- FIG. 1 shows a cross-sectional view of a capacitor-free dynamic random access memory
- FIG. 2 A is a schematic structural diagram of a semiconductor memory device according to an exemplary implementation of the present disclosure
- FIG. 2 B shows a schematic cross-sectional view of the semiconductor memory device provided in FIG. 2 A in an A-A direction;
- FIG. 3 shows a schematic cross-sectional view of the semiconductor memory device provided in FIG. 2 A in a B-B direction;
- FIGS. 4 A to 4 K are illustration diagrams of a semiconductor memory device according to an exemplary implementation of the present disclosure.
- the terms “one”, “a”, “the”, “said”, and “at least one” are used to indicate the presence of one or more elements/components/and the like; the terms “includes” and “has” are used to indicate an open-ended inclusion and to mean that additional elements/components/and the like may exist in addition to the listed elements/components/and the like.
- the terms “first” and “second” are used only as markers, not as a restriction on the number of objects.
- FIG. 1 shows a cross-sectional view of a capacitor-free dynamic random access memory (DRAM).
- DRAM capacitor-free dynamic random access memory
- a gate 110 may be formed on a silicon base 120 .
- the silicon base 120 is formed by laminating a first silicon layer 121 , an oxide layer 123 and a second silicon layer 125 in sequence.
- the gate 110 is formed by laminating a gate insulating layer 111 and a gate conductive layer 113 in sequence.
- a source 130 and a drain 140 are formed in the second silicon layer 125 on two sides of the gate 110 .
- a floating trench body 150 electrically isolated from the first silicon layer 121 is formed in the second silicon layer 125 between the source 130 and the drain 140 .
- the capacitor-free DRAM stores a data value “1” or “0” by accumulating holes or electrons in the floating trench body 150 .
- an area occupied by a memory cell in the capacitor-free DRAM may still be decreased.
- the semiconductor memory device may include a substrate 200 , a source structure 210 , a laminated structure 220 , a floating body 230 , a trench region 240 , a drain structure 250 and a gate structure 260 .
- the substrate 200 is mainly a silicon substrate used to ensure the mechanical strength of the semiconductor memory device.
- the substrate may have a rectangular or circular cross section, and may have a thickness set according to actual conditions, for example, several micrometers. This is not specially limited in the exemplary implementation.
- the source structure 210 are formed or may be deposited on the substrate 200 .
- the source structure 210 may be deposited as a whole structure, or a whole source structure 210 may be etched into a plurality of strip-shaped structures.
- FIG. 2 A shows three strip-shaped source structures 210 .
- the quantity of the source structures 210 is set according to an integrity requirement of the semiconductor memory device.
- the plurality of source structures 210 are spaced apart from each other, and an insulating material need to be filled between the plurality of source structures to form an isolation structure.
- a structure formed by the isolation structure and the source structures 210 is beneficial for the formation of the laminated structure 220 .
- the laminated structure 220 includes a nitride layer 221 and an oxide layer 222 that are alternately laminated and deposited on the source structure 210 .
- the nitride layer 221 may be made of a silicon nitride material through deposition
- the oxide layer 222 may be made of a silicon oxide material through deposition.
- the quantity of the nitride layers 221 and the quantity of the oxide layers 222 may be determined according to an actual requirement. When there is only one oxide layer 222 , there may be two nitride layers 221 . When there are a plurality of oxide layers 222 , there may be a plurality of nitride layers 221 one more than the oxide layers 222 .
- the specific quantity of the nitride layers 221 and the specific quantity of the oxide layers 222 are not specially limited in the exemplary implementation of the present disclosure.
- the floating body 230 is formed in the oxide layer 222 , and a specific forming manner is described later.
- a through hole is formed in the formed floating body 230 along a lamination direction of the laminated structure 220 .
- a trench region 240 may be formed in the through hole, such that the trench region 240 is formed inside the floating body 230 .
- the through hole of the floating body 230 formed in different oxide layers 222 may be communicated, and run through all the nitride layers 221 to form a communication hole that exposes the source structure 210 .
- the trench region 240 may be directly formed in the communication hole, such that the trench region 240 forms an integral structure in the communication hole. Meanwhile, the trench region 240 is in contact with a plurality of layers of the floating body 230 . A through hole is also formed in the trench region 240 along the lamination direction to deposit the gate structure 260 .
- the drain structure 250 is formed on the top of the laminated structure 220 in the lamination direction, and in contact with the trench region 240 .
- the trench region 240 is arranged in the communication hole.
- one end of the trench region 240 is in contact with the source structure 210 and the other end thereof is in contact with the drain structure 250 .
- the gate structure 260 includes a gate oxide layer 261 and a gate layer 262 .
- the gate oxide layer 261 is formed inside the trench region 240 , and a through hole is formed in the gate oxide layer 261 along the lamination direction. The through hole in the gate oxide layer 261 is filled with the gate layer 262 .
- the formed gate structure 260 may run through the drain structure 250 , such that the gate layer 262 is externally connected to conductive structure.
- the semiconductor memory device may further include a plurality of conductive through holes configured to expose the source structure 210 , the drain structure 250 or the gate layer 262 .
- the conductive through holes also need to be filled with a conductive material, so as to implement electrical connection of the source structure 210 , the drain structure 250 or the gate layer 262 .
- one source structure 210 may also correspond to a plurality of pairs of trench regions 240 and gate structures 260 , and each of the trench regions 240 corresponds to a plurality of layers of the floating body 230 . In this way, a plurality of memory cells may be formed, thereby improving the integrity of the semiconductor memory device. As shown in FIG. 2 B , there are three source structures 210 , and each of the source structures 210 corresponds to three pairs of trench regions 240 and gate structures 260 . In this way, nine memory cells are formed in a direction perpendicular to the lamination direction.
- each of the trench regions 240 also corresponds to a plurality of layers of the floating body 230 , so as to exponentially increase the quantity of the memory cells in a three-dimensional space.
- the memory cells may share a same source structure 210 and a same drain structure 250 , so as to decrease areas occupied by the memory cells and greatly improve the integrity of the semiconductor memory device.
- the floating body 230 is equivalent to hole memory cells.
- the floating body 230 is a heavily-doped semiconductor structure, for example, more ions such as chromium, antimony, aluminum, gallium and the like are doped in semiconductor silicon to improve the conductivity of the floating body 230 .
- a doping concentration of the floating body 230 is higher than a doping concentration of the trench region 240 , such that a valence band of the floating body 230 is higher than a valence band of the trench region 240 . That is, there are more electrons in the floating body 230 .
- quantum dots may also be doped in the floating body 230 .
- the quantum dots are semiconductor nano-structures that bound excitons in three spatial directions.
- Each of the quantum dots has a small quantity of (1 to 100) electrons, holes or electron-hole pairs, that is, an electrical quantity of the quantum dot is integer multiple of an elementary charge. Therefore, the quantity of the electrons in the floating body 230 may be increased by doping the quantum dots in the floating body 230 .
- a plurality of layers of the floating body and the trench region in contact with the floating body are arranged in the laminated structure.
- the drain structure and the source structure that are in contact with the trench region are arranged, respectively, above and below the laminated structure along the lamination direction, and the gate structure is arranged inside the trench region.
- memory cells formed by the plurality of layers of the floating body may share a pair of source structure and drain structure, to decrease areas occupied by the memory cells.
- a plurality of pairs of trench regions and floating body may be arranged in a direction perpendicular to the lamination direction, to exponentially increase the quantity of the memory cells in a three-dimensional space.
- the memory cells may share a same source structure and a same drain structure, to decrease the areas occupied by the memory cells, which greatly improves the integrity of the semiconductor memory device.
- the floating body is arranged outside the trench region, and not in direct contact with the source structure and the drain structure, such that there is no electrical charge leakage. Therefore, a data retention time of the floating body is prolonged.
- main manufacturing steps of the semiconductor memory device are as follows.
- a manufacturing process of the semiconductor memory device is described below through a specific implementation method.
- the manufacturing steps of the semiconductor memory device are as follows.
- the substrate 200 is provided, and a first conductive structure is deposited on the substrate 200 .
- the first conductive structure is etched, and ions are doped in the etched first conductive structure, for example, n-type ions or p-type ions, to form a plurality of source structures 210 spaced apart from each other.
- the substrate 200 may be a silicon substrate, germanium-silicon, a doped silicon substrate and the like.
- the substrate 200 may have a circular, rectangular or square cross section. This is not specially limited in the exemplary implementation of the present disclosure.
- the plurality of source structures 210 formed through etching may be as shown in a top view 4(b) of FIG. 4 A .
- Trenches between the plurality of source structures 210 may be filled with an insulating material to form an isolation structure 410 .
- the nitride layers 221 and the oxide layers 222 are alternately deposited on the source structures 210 in sequence to form the laminated structure 220 .
- the nitride layer 221 may be made of silicon nitride through deposition
- the oxide layer 222 may be made of silicon oxide through deposition.
- the first through hole 420 that runs through the laminated structure 220 is formed through etching, for example, the laminated structure 220 is etched through pattern etching.
- the first through hole 420 needs to run through the whole laminated structure 220 to expose the source structure 210 .
- a grinding layer 430 may also be arranged on the top of the laminated structure 220 .
- a shape of the first through hole 420 is decided by a shape of a patterned mask layer, and the specific shape of the patterned mask layer may be determined according to actual conditions, and details are not described herein again.
- FIG. 4 E shows a top view of a structure as shown in FIG. 4 D on a C-C cross section.
- each of the source structures 210 needs to correspond one first through hole 420 obtained through etching, to expose the source structure 210 .
- an etching material is determined according to an etching selectivity of the nitride layer 221 to the oxide layer 222 .
- the etching material is imported into the first through hole 420 , such that the oxide layer 222 is partially etched through the first through hole 420 to form the oxide layer groove 440 .
- the floating body material layer is deposited in the first through hole 420 and the oxide layer groove 440 to fill the first through hole 420 and the oxide layer groove 440 .
- the floating body material layer in the first through hole 420 is etched, and the floating body material layer in the oxide layer groove 440 is retained to form the floating body 230 .
- the first through hole 420 and the oxide layer groove 440 may be filled through epitaxial growth of monocrystalline silicon, and chromium ions are heavily doped in the monocrystalline silicon on situ to form the floating body material layer.
- a semiconductor material or a metal material with a valence band higher than a valence band of silicon may also be deposited, for example, any one from the group consisting of chromium, silicon-germanium, aluminum antimonide and gallium antimonide.
- quantum dots may also be added in the material of the floating body material layer to store more electrons.
- a self-aligned anisotropic etching manner or other manners may be used. This is not specially limited in the exemplary implementation of the present disclosure.
- the trench region material layer is deposited in the first through hole 420 .
- the trench region material layer 450 may be deposited through epitaxial growth.
- the trench region material layer 450 fills the first through hole 420 , such that the trench region material layer 450 is in contact with the floating body 230 .
- the trench region material layer 450 may be made of a semiconductor material.
- n-type or p-type ions may be added on situ to form a semiconductor conductive channel.
- the drain structure 250 is deposited on the laminated structure 220 .
- a second conductive structure may be deposited on the laminated structure 220 , and ions are doped in the second conductive structure, for example, n-type or p-type ions, to form a whole drain structure 250 .
- the second conductive structure is etched, and ions are doped in the etched second conductive structure to form a plurality of drain structures 250 spaced apart from each other.
- Each of the drain structures 250 corresponds to at least one first through hole 420 .
- the drain structures 250 need to be in contact with the trench region material layer.
- FIG. 4 I shows a top view of a structure as shown in FIG. 4 H .
- a second through hole 460 that runs through the drain structure 250 and the trench region material layer 450 is formed through etching, to expose the source structure 210 .
- the second through hole 460 may be located in the first through hole 420 , and the trench region material layer 450 , retained after the second through hole 460 is formed through etching, forms the trench region 240 .
- the quantity of the second through holes 460 is determined by the first through holes 420 .
- a gate oxide layer 261 may be deposited inside the trench region 240 through the second through hole 460 .
- One or more gate oxide layers 261 that are internally hollow may be deposited inside the trench region.
- the hollow gate oxide layer 261 is filled with gate layer 262 to obtain the semiconductor memory device as shown in FIG. 2 A .
- the gate layer 262 may be made of metal or polycrystalline silicon and the like.
- a plurality of conductive through holes 470 may also be formed through etching in the semiconductor memory device as shown in FIG. 2 A .
- the conductive through holes 470 may expose the source structure 210 , the drain structure 250 or the gate structure 260 , specifically, the gate layer 262 in the gate structure 260 .
- the conductive through holes 470 are filled with a conductive material to implement electrical connection of the source, the drain and the gate in the memory cells.
Landscapes
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
The present disclosure provides a semiconductor memory device and a manufacturing method thereof, and relates to the technical field of semiconductors. The semiconductor memory device includes a substrate, a source structure, a laminated structure, a floating body, a trench region, a drain structure and a gate structure. The source structure is formed on the substrate. The laminated structure includes a nitride layer and an oxide layer that are alternately laminated on the source structure. The floating body is formed in the oxide layer, and a through hole is formed in the floating body along a lamination direction of the laminated structure. The trench region is formed inside the floating body, a through hole is also formed in the trench region along the lamination direction, and the trench region is in contact with the source structure.
Description
- This is a continuation of International Application No. PCT/CN2021/117491, filed on Sep. 9, 2021, which claims the priority to Chinese Patent Application No. 202110772365.6, titled “SEMICONDUCTOR MEMORY DEVICE AND MANUFACTURING METHOD THEREOF” and filed on Jul. 8, 2021. The entire contents of International Application No. PCT/CN2021/117491 and Chinese Patent Application No. 202110772365.6 are incorporated herein by reference.
- The present disclosure relates to the technical field of semiconductors, and in particular to a semiconductor memory device and a manufacturing method thereof.
- To meet consumer demands for excellent performance and low price, the semiconductor memory devices are required to have high integrity. In general, the integrity is determined by an area occupied by a unit memory cell.
- To improve the integrity, a capacitor-free memory cell capable of greatly decreasing the area occupied by the memory cell is provided on the basis of a traditional memory cell with a transistor and a capacitor.
- It should be noted that information disclosed in the above background section is used merely for a better understanding of the background of the present disclosure, and therefore may include information that does not constitute the prior art known to those of ordinary skill in the art.
- According to an aspect, the present disclosure provides a semiconductor memory device, including a substrate, a source structure, a laminated structure, a floating body, a trench region, a drain structure and a gate structure. The source structure is formed on the substrate. The laminated structure includes a nitride layer and an oxide layer, the nitride layer and the oxide layer are alternately laminated on the source structure. The floating body is formed in the oxide layer, and a through hole is formed in the floating body along a lamination direction of the laminated structure. The trench region is formed inside the floating body, a through hole is also formed in the trench region along the lamination direction, and the trench region is in contact with the source structure. The drain structure is formed on a top of the laminated structure in the lamination direction and in contact with the trench region. The gate structure is formed inside the trench region.
- According to an aspect, the present disclosure provides a method of manufacturing a semiconductor memory device, including: providing a substrate; forming a source structure on the substrate through deposition; alternately depositing a nitride layer and an oxide layer on the source structure in sequence, and forming a laminated structure; performing etching to form a first through hole, the first through hole running through the laminated structure, and exposing the source structure; partially etching the oxide layer through the first through hole, and forming an oxide layer groove; depositing a floating body in the oxide layer groove; depositing a trench region material layer in the first through hole, wherein the trench region material layer is in contact with the floating body; depositing a drain structure on the laminated structure, wherein the drain structure is in contact with the trench region material layer; performing etching to form a second through hole, the second through hole running through the drain structure and the trench region material layer, and exposing the source structure, wherein a remaining trench region material layer forms a trench region; and depositing a gate structure in the second through hole.
- It should be understood that the above general description and the following detailed description are only exemplary and explanatory, and should not be construed as a limitation to the present disclosure.
- The accompanying drawings, which are incorporated into and constitute a part of the description, illustrate the embodiments of the present disclosure and together with the description, serve to explain the principles of the present disclosure. Apparently, the accompanying drawings in the following description show merely some embodiments of the present disclosure, and persons of ordinary skill in the art may still derive other drawings from these accompanying drawings without creative efforts.
-
FIG. 1 shows a cross-sectional view of a capacitor-free dynamic random access memory; -
FIG. 2A is a schematic structural diagram of a semiconductor memory device according to an exemplary implementation of the present disclosure; -
FIG. 2B shows a schematic cross-sectional view of the semiconductor memory device provided inFIG. 2A in an A-A direction; -
FIG. 3 shows a schematic cross-sectional view of the semiconductor memory device provided inFIG. 2A in a B-B direction; and -
FIGS. 4A to 4K are illustration diagrams of a semiconductor memory device according to an exemplary implementation of the present disclosure. - Exemplary implementations are described below more comprehensively with reference to the accompanying drawings. The exemplary implementations may be implemented in various forms, and may not be construed as being limited to those described herein. On the contrary, these exemplary implementations are provided to make the present disclosure comprehensive and complete and to fully convey the concept manifested therein to those skilled in the art. The same reference numerals in the figures indicate the same or similar structures, and thus their detailed descriptions will be omitted.
- The foregoing described features, structures, or characteristics may be incorporated into one or more implementations in any suitable manner. If possible, the features discussed in the various embodiments are interchangeable. In the foregoing description, many specific details are provided to give a full understanding of the implementations of the present disclosure. However, those skilled in the art will be aware that the technical solutions of the present disclosure may be practiced without one or more of the specific details, or other methods, materials, and the like may be used. In other cases, well-known structures, materials, or operations are not shown or described in detail to avoid obscuring aspects of the present disclosure.
- Although relative terms such as “upper” and “lower” are used in this specification to describe the relative relationship of one component of an icon to another, these terms are used in this specification only for convenience, for example, according to the orientation of the examples described in the accompanying drawings. It can be understood that if the device of the icon is turned upside down, the components described as “upper” will become the “lower” components. When a structure is “on” other structures, it may mean that the structure is integrally formed on other structures, or that the structure is “directly” disposed on other structures, or that the structure is “indirectly” disposed on other structures through another structure.
- The terms “one”, “a”, “the”, “said”, and “at least one” are used to indicate the presence of one or more elements/components/and the like; the terms “includes” and “has” are used to indicate an open-ended inclusion and to mean that additional elements/components/and the like may exist in addition to the listed elements/components/and the like. The terms “first” and “second” are used only as markers, not as a restriction on the number of objects.
-
FIG. 1 shows a cross-sectional view of a capacitor-free dynamic random access memory (DRAM). - As shown in
FIG. 1 , agate 110 may be formed on asilicon base 120. Thesilicon base 120 is formed by laminating afirst silicon layer 121, anoxide layer 123 and asecond silicon layer 125 in sequence. Thegate 110 is formed by laminating a gate insulating layer 111 and a gate conductive layer 113 in sequence. Asource 130 and adrain 140 are formed in thesecond silicon layer 125 on two sides of thegate 110. Afloating trench body 150 electrically isolated from thefirst silicon layer 121 is formed in thesecond silicon layer 125 between thesource 130 and thedrain 140. The capacitor-free DRAM stores a data value “1” or “0” by accumulating holes or electrons in thefloating trench body 150. - In further research, the applicant finds that an area occupied by a memory cell in the capacitor-free DRAM may still be decreased.
- Based on this, an exemplary implementation of the present disclosure provides a semiconductor memory device to further decrease the area occupied by the memory cell in the capacitor-free DRAM. In this way, the integrity of the semiconductor memory device is improved. With reference to
FIGS. 2(a), 2(b) and 3 , the semiconductor memory device may include asubstrate 200, asource structure 210, a laminatedstructure 220, afloating body 230, atrench region 240, adrain structure 250 and a gate structure 260. - The
substrate 200 is mainly a silicon substrate used to ensure the mechanical strength of the semiconductor memory device. The substrate may have a rectangular or circular cross section, and may have a thickness set according to actual conditions, for example, several micrometers. This is not specially limited in the exemplary implementation. - In the exemplary implementation of the present disclosure, the
source structure 210 are formed or may be deposited on thesubstrate 200. As required, thesource structure 210 may be deposited as a whole structure, or awhole source structure 210 may be etched into a plurality of strip-shaped structures.FIG. 2A shows three strip-shapedsource structures 210. In an actual application, the quantity of thesource structures 210 is set according to an integrity requirement of the semiconductor memory device. - It should be noted that when there are a plurality of
source structures 210, the plurality ofsource structures 210 are spaced apart from each other, and an insulating material need to be filled between the plurality of source structures to form an isolation structure. A structure formed by the isolation structure and thesource structures 210 is beneficial for the formation of thelaminated structure 220. - In the exemplary implementation of the present disclosure, the
laminated structure 220 includes anitride layer 221 and anoxide layer 222 that are alternately laminated and deposited on thesource structure 210. Thenitride layer 221 may be made of a silicon nitride material through deposition, and theoxide layer 222 may be made of a silicon oxide material through deposition. - In an actual application, the quantity of the nitride layers 221 and the quantity of the oxide layers 222 may be determined according to an actual requirement. When there is only one
oxide layer 222, there may be two nitride layers 221. When there are a plurality ofoxide layers 222, there may be a plurality ofnitride layers 221 one more than the oxide layers 222. The specific quantity of the nitride layers 221 and the specific quantity of the oxide layers 222 are not specially limited in the exemplary implementation of the present disclosure. - In the exemplary implementation of the present disclosure, the floating
body 230 is formed in theoxide layer 222, and a specific forming manner is described later. A through hole is formed in the formed floatingbody 230 along a lamination direction of thelaminated structure 220. Atrench region 240 may be formed in the through hole, such that thetrench region 240 is formed inside the floatingbody 230. - In an actual application, if there are a plurality of
oxide layers 222, the through hole of the floatingbody 230 formed indifferent oxide layers 222 may be communicated, and run through all the nitride layers 221 to form a communication hole that exposes thesource structure 210. - In this way, the
trench region 240 may be directly formed in the communication hole, such that thetrench region 240 forms an integral structure in the communication hole. Meanwhile, thetrench region 240 is in contact with a plurality of layers of the floatingbody 230. A through hole is also formed in thetrench region 240 along the lamination direction to deposit the gate structure 260. - In the exemplary implementation of the present disclosure, the
drain structure 250 is formed on the top of thelaminated structure 220 in the lamination direction, and in contact with thetrench region 240. Thetrench region 240 is arranged in the communication hole. In addition, one end of thetrench region 240 is in contact with thesource structure 210 and the other end thereof is in contact with thedrain structure 250. - In the exemplary implementation of the present disclosure, the gate structure 260 includes a
gate oxide layer 261 and agate layer 262. Thegate oxide layer 261 is formed inside thetrench region 240, and a through hole is formed in thegate oxide layer 261 along the lamination direction. The through hole in thegate oxide layer 261 is filled with thegate layer 262. - In an actual application, the formed gate structure 260 may run through the
drain structure 250, such that thegate layer 262 is externally connected to conductive structure. - The semiconductor memory device according to the exemplary implementation of the present disclosure may further include a plurality of conductive through holes configured to expose the
source structure 210, thedrain structure 250 or thegate layer 262. The conductive through holes also need to be filled with a conductive material, so as to implement electrical connection of thesource structure 210, thedrain structure 250 or thegate layer 262. - In the exemplary implementation of the present disclosure, one
source structure 210 may also correspond to a plurality of pairs oftrench regions 240 and gate structures 260, and each of thetrench regions 240 corresponds to a plurality of layers of the floatingbody 230. In this way, a plurality of memory cells may be formed, thereby improving the integrity of the semiconductor memory device. As shown inFIG. 2B , there are threesource structures 210, and each of thesource structures 210 corresponds to three pairs oftrench regions 240 and gate structures 260. In this way, nine memory cells are formed in a direction perpendicular to the lamination direction. Moreover, in the lamination direction, each of thetrench regions 240 also corresponds to a plurality of layers of the floatingbody 230, so as to exponentially increase the quantity of the memory cells in a three-dimensional space. The memory cells may share asame source structure 210 and asame drain structure 250, so as to decrease areas occupied by the memory cells and greatly improve the integrity of the semiconductor memory device. - From the perspective of data storage, the floating
body 230 is equivalent to hole memory cells. The floatingbody 230 is a heavily-doped semiconductor structure, for example, more ions such as chromium, antimony, aluminum, gallium and the like are doped in semiconductor silicon to improve the conductivity of the floatingbody 230. A doping concentration of the floatingbody 230 is higher than a doping concentration of thetrench region 240, such that a valence band of the floatingbody 230 is higher than a valence band of thetrench region 240. That is, there are more electrons in the floatingbody 230. - In the exemplary implementation of the present disclosure, to further increase the quantity of the electrons stored in the floating
body 230, quantum dots may also be doped in the floatingbody 230. The quantum dots are semiconductor nano-structures that bound excitons in three spatial directions. Each of the quantum dots has a small quantity of (1 to 100) electrons, holes or electron-hole pairs, that is, an electrical quantity of the quantum dot is integer multiple of an elementary charge. Therefore, the quantity of the electrons in the floatingbody 230 may be increased by doping the quantum dots in the floatingbody 230. - According to the semiconductor memory device according to an exemplary implementation of the present disclosure, a plurality of layers of the floating body and the trench region in contact with the floating body are arranged in the laminated structure. In addition, the drain structure and the source structure that are in contact with the trench region are arranged, respectively, above and below the laminated structure along the lamination direction, and the gate structure is arranged inside the trench region. In one aspect, memory cells formed by the plurality of layers of the floating body may share a pair of source structure and drain structure, to decrease areas occupied by the memory cells. In another aspect, a plurality of pairs of trench regions and floating body may be arranged in a direction perpendicular to the lamination direction, to exponentially increase the quantity of the memory cells in a three-dimensional space. Moreover, the memory cells may share a same source structure and a same drain structure, to decrease the areas occupied by the memory cells, which greatly improves the integrity of the semiconductor memory device. In yet another aspect, the floating body is arranged outside the trench region, and not in direct contact with the source structure and the drain structure, such that there is no electrical charge leakage. Therefore, a data retention time of the floating body is prolonged.
- A method of manufacturing a semiconductor memory device according to an exemplary implementation of the present disclosure is described in detail below with reference to the accompanying drawings.
- It should be understood that, to illustrate the process effect, the accompanying drawings are not drawn to scales of actual device structures.
- In the exemplary implementation of the present disclosure, main manufacturing steps of the semiconductor memory device are as follows.
- Step 10: Provide a substrate.
- Step 20: Form a source structure on the substrate through deposition.
- Step 30: Alternately deposit a nitride layer and an oxide layer on the source structure in sequence, and form a laminated structure.
- Step 40: Perform etching to form a first through hole that runs through the laminated structure, and expose the source structure.
- Step 50: Partially etch the oxide layer through the first through hole, and form an oxide layer groove.
- Step 60: Deposit a floating body in the oxide layer groove.
- Step 70: Deposit a trench region material layer in the first through hole. The trench region material layer is in contact with the floating body.
- Step 80: Deposit a drain structure on the laminated structure. The drain structure is in contact with the trench region material layer.
- Step 90: Perform etching to form a second through hole that runs through the drain structure and the trench region material layer, and expose the source structure. The remaining trench region material layer forms a trench region.
- Step 91: Deposit a gate structure in the second through hole.
- A manufacturing process of the semiconductor memory device is described below through a specific implementation method.
- Specifically, the manufacturing steps of the semiconductor memory device are as follows.
- As shown in
FIG. 4A , thesubstrate 200 is provided, and a first conductive structure is deposited on thesubstrate 200. In addition, the first conductive structure is etched, and ions are doped in the etched first conductive structure, for example, n-type ions or p-type ions, to form a plurality ofsource structures 210 spaced apart from each other. - In an actual application, the
substrate 200 may be a silicon substrate, germanium-silicon, a doped silicon substrate and the like. Thesubstrate 200 may have a circular, rectangular or square cross section. This is not specially limited in the exemplary implementation of the present disclosure. - In an actual application, the plurality of
source structures 210 formed through etching may be as shown in a top view 4(b) ofFIG. 4A . Trenches between the plurality ofsource structures 210 may be filled with an insulating material to form anisolation structure 410. - As shown in
FIG. 4C , the nitride layers 221 and the oxide layers 222 are alternately deposited on thesource structures 210 in sequence to form thelaminated structure 220. Thenitride layer 221 may be made of silicon nitride through deposition, and theoxide layer 222 may be made of silicon oxide through deposition. - As shown in
FIG. 4D , the first throughhole 420 that runs through thelaminated structure 220 is formed through etching, for example, thelaminated structure 220 is etched through pattern etching. The first throughhole 420 needs to run through the wholelaminated structure 220 to expose thesource structure 210. In addition, to protect thelaminated structure 220 in the etching process, agrinding layer 430 may also be arranged on the top of thelaminated structure 220. A shape of the first throughhole 420 is decided by a shape of a patterned mask layer, and the specific shape of the patterned mask layer may be determined according to actual conditions, and details are not described herein again. -
FIG. 4E shows a top view of a structure as shown inFIG. 4D on a C-C cross section. As shown inFIG. 4E , when there are a plurality ofsource structures 210, each of thesource structures 210 needs to correspond one first throughhole 420 obtained through etching, to expose thesource structure 210. - As shown in
FIG. 4F , an etching material is determined according to an etching selectivity of thenitride layer 221 to theoxide layer 222. The etching material is imported into the first throughhole 420, such that theoxide layer 222 is partially etched through the first throughhole 420 to form theoxide layer groove 440. - As shown in
FIG. 4G , the floating body material layer is deposited in the first throughhole 420 and theoxide layer groove 440 to fill the first throughhole 420 and theoxide layer groove 440. The floating body material layer in the first throughhole 420 is etched, and the floating body material layer in theoxide layer groove 440 is retained to form the floatingbody 230. - In an actual application, there may be a plurality of deposition manners of the floating body material layer. In the exemplary implementation of the present disclosure, the first through
hole 420 and theoxide layer groove 440 may be filled through epitaxial growth of monocrystalline silicon, and chromium ions are heavily doped in the monocrystalline silicon on situ to form the floating body material layer. Or, a semiconductor material or a metal material with a valence band higher than a valence band of silicon may also be deposited, for example, any one from the group consisting of chromium, silicon-germanium, aluminum antimonide and gallium antimonide. In addition, quantum dots may also be added in the material of the floating body material layer to store more electrons. - In a process of etching the floating body material layer in the first through
hole 420, a self-aligned anisotropic etching manner or other manners may be used. This is not specially limited in the exemplary implementation of the present disclosure. - As shown in
FIG. 4H , the trench region material layer is deposited in the first throughhole 420. Specifically, the trenchregion material layer 450 may be deposited through epitaxial growth. The trenchregion material layer 450 fills the first throughhole 420, such that the trenchregion material layer 450 is in contact with the floatingbody 230. The trenchregion material layer 450 may be made of a semiconductor material. In addition, when the semiconductor material is deposited, n-type or p-type ions may be added on situ to form a semiconductor conductive channel. - Subsequently, the
drain structure 250 is deposited on thelaminated structure 220. In a specific process of depositing thedrain structure 250, a second conductive structure may be deposited on thelaminated structure 220, and ions are doped in the second conductive structure, for example, n-type or p-type ions, to form awhole drain structure 250. Or, the second conductive structure is etched, and ions are doped in the etched second conductive structure to form a plurality ofdrain structures 250 spaced apart from each other. Each of thedrain structures 250 corresponds to at least one first throughhole 420. Thedrain structures 250 need to be in contact with the trench region material layer.FIG. 4I shows a top view of a structure as shown inFIG. 4H . - As shown in
FIG. 4J , a second throughhole 460 that runs through thedrain structure 250 and the trenchregion material layer 450 is formed through etching, to expose thesource structure 210. Specifically, the second throughhole 460 may be located in the first throughhole 420, and the trenchregion material layer 450, retained after the second throughhole 460 is formed through etching, forms thetrench region 240. The quantity of the second throughholes 460 is determined by the first throughholes 420. - After the semiconductor memory device as shown in
FIG. 4J is obtained, agate oxide layer 261 may be deposited inside thetrench region 240 through the second throughhole 460. One or more gate oxide layers 261 that are internally hollow may be deposited inside the trench region. The hollowgate oxide layer 261 is filled withgate layer 262 to obtain the semiconductor memory device as shown inFIG. 2A . Thegate layer 262 may be made of metal or polycrystalline silicon and the like. - Finally, a plurality of conductive through
holes 470 may also be formed through etching in the semiconductor memory device as shown inFIG. 2A . The conductive throughholes 470 may expose thesource structure 210, thedrain structure 250 or the gate structure 260, specifically, thegate layer 262 in the gate structure 260. Moreover, the conductive throughholes 470 are filled with a conductive material to implement electrical connection of the source, the drain and the gate in the memory cells. - It should be noted that the method of manufacturing a semiconductor memory device according to the exemplary implementation of the present disclosure is merely schematic illustration, and the manufacturing process of each component is not limited by the present disclosure.
- It should be understood that in various implementations of the present disclosure, sizes of sequence numbers of the processes described above do not imply orders of execution. The orders of execution of the processes should be determined by their functions and inherent logics, and should not be construed as limiting implementation processes of the exemplary implementations of the present disclosure.
- Those skilled in the art may easily figure out other implementations of the present disclosure after considering the specification and practicing the content disclosed herein. The present disclosure is intended to cover any variations, purposes or adaptive changes of the present disclosure. Such variations, purposes or adaptive changes follow the general principle of the present disclosure and include common knowledge or conventional technical means in the technical field which is not disclosed in the present disclosure. The specification and embodiments are merely considered as illustrative, and the real scope and spirit of the present disclosure are pointed out by the claims.
Claims (18)
1. A semiconductor memory device, comprising:
a substrate;
a source structure formed on the substrate;
a laminated structure comprising a nitride layer and an oxide layer, the nitride layer and the oxide layer being alternately laminated on the source structure;
a floating body formed in the oxide layer, wherein a through hole is formed in the floating body along a lamination direction of the laminated structure;
a trench region formed inside the floating body, wherein a through hole is also formed in the trench region along the lamination direction, and the trench region is in contact with the source structure;
a drain structure formed on a top of the laminated structure in the lamination direction, wherein the drain structure is in contact with the trench region; and
a gate structure formed inside the trench region.
2. The semiconductor memory device according to claim 1 , wherein when there are a plurality of oxide layers, the through hole of the floating body formed in different oxide layers is communicated, and runs through the nitride layers to form a communication hole.
3. The semiconductor memory device according to claim 2 , wherein the trench region forms an integral structure in the communication hole and is in contact with a plurality of layers of the floating body; and one end of the trench region is in contact with one source structure and the other end of the trench region is in contact with one drain structure.
4. The semiconductor memory device according to claim 1 , wherein the gate structure comprises:
a gate oxide layer formed inside the trench region, wherein a through hole is also formed in the gate oxide layer along the lamination direction; and
a gate layer filled in the gate oxide layer.
5. The semiconductor memory device according to claim 4 , wherein the gate structure also runs through the drain structure.
6. The semiconductor memory device according to claim 4 , further comprising:
a plurality of conductive through holes configured, respectively, to expose the source structure, the drain structure or the gate layer, wherein the conductive through holes are filled with a conductive material.
7. The semiconductor memory device according to claim 3 , wherein there are a plurality of source structures spaced apart from each other.
8. The semiconductor memory device according to claim 1 , wherein a doping concentration of the trench region is lower than a doping concentration of the floating body.
9. The semiconductor memory device according to claim 8 , wherein the floating body is doped with quantum dots.
10. A method of manufacturing a semiconductor memory device, comprising:
providing a substrate;
forming a source structure on the substrate through deposition;
alternately depositing a nitride layer and an oxide layer on the source structure in sequence, and forming a laminated structure;
performing etching to form a first through hole, the first through hole running through the laminated structure, and exposing the source structure;
partially etching the oxide layer through the first through hole, and forming an oxide layer groove;
depositing a floating body in the oxide layer groove;
depositing a trench region material layer in the first through hole, wherein the trench region material layer is in contact with the floating body;
depositing a drain structure on the laminated structure, wherein the drain structure is in contact with the trench region material layer;
performing etching to form a second through hole, the second through hole running through the drain structure and the trench region material layer, and exposing the source structure wherein a remaining trench region material layer forms a trench region; and
depositing a gate structure in the second through hole.
11. The method of manufacturing a semiconductor memory device according to claim 10 , wherein the depositing a floating body in the oxide layer groove comprises:
depositing a floating body material layer in the first through hole and the oxide layer groove; and
etching the floating body material layer in the first through hole, and retaining the floating body material layer in the oxide layer groove and forming the floating body.
12. The method of manufacturing a semiconductor memory device according to claim 11 , wherein the depositing a floating body material layer in the first through hole and the oxide layer groove comprises:
filling the first through hole and the oxide layer groove through epitaxial growth of monocrystalline silicon, and heavily doping chromium ions in the monocrystalline silicon and forming the floating body material layer.
13. The method of manufacturing a semiconductor memory device according to claim 11 , wherein the etching the floating body material layer in the first through hole comprises:
etching the floating body material layer in the first through hole through self-aligned anisotropic etching.
14. The method of manufacturing a semiconductor memory device according to claim 10 , wherein the depositing a gate structure in the second through hole comprises:
depositing a gate oxide layer inside the trench region through the second through hole; and
filling the gate oxide layer with a gate layer.
15. The method of manufacturing a semiconductor memory device according to claim 10 , wherein the forming a source structure on the substrate through deposition comprises:
depositing a first conductive structure on the substrate; and
etching the first conductive structure, and doping ions in an etched first conductive structure, and forming a plurality of source structures spaced apart from each other, wherein each of the source structures corresponds to at least one first through hole.
16. The method of manufacturing a semiconductor memory device according to claim 15 , wherein trenches between the plurality of source structures are filled with an insulating material to form an isolation structure.
17. The method of manufacturing a semiconductor memory device according to claim 10 , wherein the depositing a drain structure on the laminated structure comprises:
depositing a second conductive structure on the laminated structure; and
etching the second conductive structure, and doping ions in an etched second conductive structure, and forming a plurality of drain structures spaced apart from each other, wherein each of the drain structures corresponds to at least one first through hole.
18. The method of manufacturing a semiconductor memory device according to claim 10 , further comprising:
performing etching to form conductive through holes, the conductive through holes exposing the source structure, the drain structure or the gate structure, and filling the conductive through holes with a conductive material.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202110772365.6 | 2021-07-08 | ||
CN202110772365.6A CN113488471B (en) | 2021-07-08 | 2021-07-08 | Semiconductor memory device and method for manufacturing the same |
PCT/CN2021/117491 WO2023279522A1 (en) | 2021-07-08 | 2021-09-09 | Semiconductor storage apparatus and manufacturing method therefor |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2021/117491 Continuation WO2023279522A1 (en) | 2021-07-08 | 2021-09-09 | Semiconductor storage apparatus and manufacturing method therefor |
Publications (2)
Publication Number | Publication Date |
---|---|
US11552092B1 US11552092B1 (en) | 2023-01-10 |
US20230007879A1 true US20230007879A1 (en) | 2023-01-12 |
Family
ID=84799522
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/647,743 Active US11552092B1 (en) | 2021-07-08 | 2022-01-12 | Semiconductor memory device and manufacturing method thereof |
Country Status (1)
Country | Link |
---|---|
US (1) | US11552092B1 (en) |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20180047741A1 (en) * | 2016-08-15 | 2018-02-15 | Toshiba Memory Corporation | Semiconductor memory device and method for manufacturing same |
WO2021133427A1 (en) * | 2019-12-27 | 2021-07-01 | Sandisk Technologies Llc | Three-dimensional nor array including vertical word lines and discrete channels and methods of making the same |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8441053B2 (en) | 2010-10-15 | 2013-05-14 | Powerchip Technology Corporation | Vertical capacitor-less DRAM cell, DRAM array and operation of the same |
JP2013182949A (en) | 2012-02-29 | 2013-09-12 | Toshiba Corp | Nonvolatile semiconductor memory device and manufacturing method of the same |
CN104393046B (en) | 2014-04-24 | 2017-07-11 | 中国科学院微电子研究所 | Three-dimensional semiconductor device and method for manufacturing the same |
US9305932B2 (en) | 2014-06-30 | 2016-04-05 | Sandisk Technologies Inc. | Methods of making three dimensional NAND devices |
CN104241294B (en) | 2014-09-16 | 2017-04-26 | 华中科技大学 | Nonvolatile three-dimensional semiconductor memory and manufacturing method thereof |
US10468414B2 (en) | 2017-12-28 | 2019-11-05 | Samsung Electronics Co., Ltd. | Semiconductor memory devices |
CN110047839B (en) | 2019-03-29 | 2020-05-19 | 长江存储科技有限责任公司 | 3D NAND flash memory and preparation method |
CN110896671B (en) | 2019-03-29 | 2021-07-30 | 长江存储科技有限责任公司 | Three-dimensional memory device and method of fabricating the same |
CN111755453B (en) | 2020-05-29 | 2021-06-04 | 长江存储科技有限责任公司 | 3D memory device and method of manufacturing the same |
-
2022
- 2022-01-12 US US17/647,743 patent/US11552092B1/en active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20180047741A1 (en) * | 2016-08-15 | 2018-02-15 | Toshiba Memory Corporation | Semiconductor memory device and method for manufacturing same |
WO2021133427A1 (en) * | 2019-12-27 | 2021-07-01 | Sandisk Technologies Llc | Three-dimensional nor array including vertical word lines and discrete channels and methods of making the same |
Also Published As
Publication number | Publication date |
---|---|
US11552092B1 (en) | 2023-01-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10256241B2 (en) | Vertical thyristor memory with minority carrier lifetime reduction | |
CN111448661B (en) | Three-dimensional planar memory device including dual dipole blocking dielectric layer and method of fabricating the same | |
US10833101B2 (en) | Three-dimensional memory device with horizontal silicon channels and method of making the same | |
CN104810402A (en) | Semiconductor devices and methods of manufacturing the same | |
CN105470260A (en) | Three-dimensional semiconductor device and method for manufacturing the same | |
CN105355602A (en) | Three-dimensional semiconductor device and method for manufacturing the same | |
US11222681B2 (en) | 3D stacked high-density memory cell arrays and methods of manufacture | |
CN111564442B (en) | Semiconductor structure and preparation method | |
CN105390500A (en) | Three-dimensional semiconductor device and method for manufacturing the same | |
US10312321B2 (en) | Trigate device with full silicided epi-less source/drain for high density access transistor applications | |
US11282840B2 (en) | High density vertical thyristor memory cell array with improved isolation | |
CN113488471B (en) | Semiconductor memory device and method for manufacturing the same | |
WO2024082840A1 (en) | Semiconductor structure and manufacturing method therefor | |
US11552092B1 (en) | Semiconductor memory device and manufacturing method thereof | |
US20230180460A1 (en) | Memory device and method for manufacturing memory device | |
CN113488469B (en) | Semiconductor memory device and method for manufacturing the same | |
WO2023133993A1 (en) | Semiconductor structure and method for preparing semiconductor structure | |
TWI766486B (en) | Method for making three-dimensional semiconductor structure and three-dimensional semiconductor structure | |
CN115666128A (en) | Semiconductor memory device and method for fabricating the same | |
CN116406164B (en) | Semiconductor structure and preparation method thereof | |
CN113488470B (en) | Semiconductor memory device and method for manufacturing the same | |
US20240040766A1 (en) | Method for fabricating semiconductor structure and semiconductor structure | |
WO2023087363A1 (en) | Memory device, manufacturing method therefor, and electronic device comprising memory device | |
US20240121946A1 (en) | Semiconductor structure and method forming the same | |
CN116867285B (en) | Semiconductor structure, forming method thereof and memory |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |