US20220190191A1 - CdSeTe PHOTOVOLTAIC DEVICES WITH INTERDIGITATED BACK CONTACT ARCHITECTURE - Google Patents

CdSeTe PHOTOVOLTAIC DEVICES WITH INTERDIGITATED BACK CONTACT ARCHITECTURE Download PDF

Info

Publication number
US20220190191A1
US20220190191A1 US17/599,851 US202017599851A US2022190191A1 US 20220190191 A1 US20220190191 A1 US 20220190191A1 US 202017599851 A US202017599851 A US 202017599851A US 2022190191 A1 US2022190191 A1 US 2022190191A1
Authority
US
United States
Prior art keywords
cdsete
back contact
layer
interdigitated back
metal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
US17/599,851
Inventor
David Scott Albin
Marco NARDONE
Gregory Frank PACH
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Bowling Green State University
Alliance for Sustainable Energy LLC
Original Assignee
Bowling Green State University
Alliance for Sustainable Energy LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Bowling Green State University, Alliance for Sustainable Energy LLC filed Critical Bowling Green State University
Priority to US17/599,851 priority Critical patent/US20220190191A1/en
Assigned to ALLIANCE FOR SUSTAINABLE ENERGY, LLC reassignment ALLIANCE FOR SUSTAINABLE ENERGY, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PACH, Gregory Frank, ALBIN, DAVID SCOTT
Assigned to UNITED STATES DEPARTMENT OF ENERGY reassignment UNITED STATES DEPARTMENT OF ENERGY CONFIRMATORY LICENSE (SEE DOCUMENT FOR DETAILS). Assignors: NATIONAL RENEWABLE ENERGY LABORATORY
Publication of US20220190191A1 publication Critical patent/US20220190191A1/en
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0256Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by the material
    • H01L31/0264Inorganic materials
    • H01L31/0296Inorganic materials including, apart from doping material or other impurities, only AIIBVI compounds, e.g. CdS, ZnS, HgCdTe
    • H01L31/02966Inorganic materials including, apart from doping material or other impurities, only AIIBVI compounds, e.g. CdS, ZnS, HgCdTe including ternary compounds, e.g. HgCdTe
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • H01L31/1828Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof the active layers comprising only AIIBVI compounds, e.g. CdS, ZnS, CdTe
    • H01L31/1832Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof the active layers comprising only AIIBVI compounds, e.g. CdS, ZnS, CdTe comprising ternary compounds, e.g. Hg Cd Te
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0216Coatings
    • H01L31/02161Coatings for devices characterised by at least one potential jump barrier or surface barrier
    • H01L31/02167Coatings for devices characterised by at least one potential jump barrier or surface barrier for solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0224Electrodes
    • H01L31/022408Electrodes for devices characterised by at least one potential jump barrier or surface barrier
    • H01L31/022425Electrodes for devices characterised by at least one potential jump barrier or surface barrier for solar cells
    • H01L31/022441Electrode arrangements specially adapted for back-contact solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers
    • H01L31/07Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the Schottky type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers
    • H01L31/072Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN heterojunction type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers
    • H01L31/072Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN heterojunction type
    • H01L31/073Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN heterojunction type comprising only AIIBVI compound semiconductors, e.g. CdS/CdTe solar cells
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy

Definitions

  • alumina has been shown to effectively passivate polycrystalline CdSeTe films significantly improving carrier lifetime in structures using this encapsulating layer.
  • the presence of even very thin high resistivity alumina (or higher bandgap layers in a true DH) is a daunting barrier to charge collection in traditional p-n structures.
  • Exemplary embodiments of the invention disclosed herein provide devices and methods that will circumvent this by using an entirely new device architecture.
  • high-efficiency CdTe and Cd(Se,Te) absorber devices using an interdigitated back contact (IBC) architecture that permits the use of alumina as a passivation layer.
  • IBC interdigitated back contact
  • Higher lifetimes permit this IBC architecture with practical and cost-effective back contact geometries of from about 10 to about 100 microns.
  • the built-in electric field generated by two different work function metals or carrier-selective metal oxides are used to collect photo-generated carriers. This yields immediate cost savings and improved reliability through fewer component layers, reduced processing, and inherently more robust structures.
  • the devices disclosed herein will perform better with highly compensated (i.e., low carrier density) absorbers that result from the CdCl 2 treatments used to promote grain growth and minimize recombination.
  • a method for making a polycrystalline CdSeTe device comprising an interdigitated back contact architecture.
  • the CdSeTe device comprises a CdSeTe film.
  • the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns.
  • the CdSeTe device exhibits a lateral diffusion length of at least 5 ⁇ m.
  • the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns and a lateral diffusion length of at least 5 ⁇ m.
  • a method for making a polycrystalline CdSeTe device comprising an interdigitated back contact architecture wherein the method comprises a first step of a deposition of a first metal layer to a thickness of from about 100 to about 500 nm onto a substrate; and a second step of a deposition of an electrically insulating layer onto a metal/metal oxide layer; and a third step of a deposition of a 100 nm to 500 nm metal contact layer; and a fourth step of cutting through a top metal/metal oxide and insulating layers to expose a bottom metal/metal oxide layer.
  • the CdSeTe device comprises a CdSeTe film.
  • the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns. In an embodiment, the CdSeTe device exhibits a lateral diffusion length of at least 5 ⁇ m. In an embodiment, the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns and a lateral diffusion length of at least 5 ⁇ m.
  • a method for making a polycrystalline CdSeTe device comprising an interdigitated back contact architecture
  • the method comprises, a first step of a vacuum deposition of Cd(Se x Te 1-x ) onto an interdigitated back contact structure heated to about 450° C.; and a second step of annealing the interdigitated back contact and Cd(Se x Te 1-x ) structure at 500-600° C. while suspended over a powder comprising Cd(Se x Te 1-x ) wherein x is from zero to 0.4; and a third step of annealing the interdigitated back contact and Cd(Se x Te 1-x ) structure at from about 450 to about 525° C.
  • the fifth step of treating the resulting device structure to a CdCl 2 anneal at a temperature of between about 400 and about 450° C. occurs in an atmosphere containing oxygen.
  • the fifth step of treating the resulting device structure to a CdCl 2 anneal at a temperature of between about 400 and about 450° C. occurs in an atmosphere lacking oxygen.
  • the second step of annealing the interdigitated back contact and Cd(Se x Te 1-x ) structure at 500-600° C. while suspended over a powder comprising Cd(Se x Te 1-x ) wherein x is from zero to 0.4 results in an increase in the density of the Cd(Se x Te 1-x ).
  • the CdSeTe device further comprises a CdSeTe film.
  • the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns and a lateral diffusion length of at least 5 ⁇ m.
  • a method for making a polycrystalline CdSeTe device comprising an interdigitated back contact architecture wherein the method comprises a first step of a non-vacuum deposition of colloidal nanocrystalline Cd(Se x Te 1-x ) onto an interdigitated back contact structure.
  • the interdigitated back contact structure is made by a method comprising a first step of depositing colloidal Cd(Se x Te 1-x ) nanocrystals through layer-by-layer spincoating on interdigitated back contact substrates; and a second step of drying Cd(Se x Te 1-x ) films at about 150° C.; and a third step of dipping the interdigitated back contact and Cd(Se x Te 1-x ) structure in a saturated solution of CdCl 2 in methanol and rinsing with isopropanol; and a fourth step of sintering nanocrystalline films through thermal annealing at about 350° C.
  • the first step of depositing colloidal Cd(Se x Te 1-x ) nanocrystals is through layer-by-layer bladecoating on interdigitated back contact substrates.
  • the CdSeTe device further comprises a CdSeTe film and wherein the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns and a lateral diffusion length of at least 5 ⁇ m.
  • FIG. 1 depicts a superstrate design of an embodiment of a device disclosed herein.
  • FIG. 2 depicts a substrate design of an embodiment of a device disclosed herein.
  • FIG. 3 a depicts an embodiment of IBC architecture used in devices disclosed herein with metal/s.c. junctions.
  • FIG. 3 b depicts an embodiment of IBC architecture used in devices disclosed herein with a metal/metal-oxide/s.c. junction.
  • FIG. 4 a depicts an embodiment of a quasi-interdigitated back contact (QIBC) architecture of devices disclosed herein with a metal/s.c. junction wherein the metals can be interchanged.
  • FIG. 4 b depicts an embodiment of a quasi-interdigitated back contact (QIBC) architecture of devices disclosed herein with a metal/metal-oxide/s.c. junction wherein the metal/metal-oxides can be interchanged.
  • QIBC quasi-interdigitated back contact
  • FIG. 5 depicts an embodiment of a LBC structure wherein the metals can be interchanged. Dimensions “a” and “d” correspond to contact “pitch” and “diameter”, respectively.
  • FIG. 6 depicts an electron-beam backscatter diffraction (EBSD) image that shows the large-grain morphology of a Cd(Se,Te) film after a high temperature CdCl 2 step.
  • EBSD electron-beam backscatter diffraction
  • FIG. 7 depicts cathodoluminescence (CL) of a large-grain Cd(Se,Te) film showing high radiative recombination (low non-radiative recombination) in bulk and at grain boundaries.
  • FIG. 8 depicts an embodiment of high carrier lifetime in devices disclosed herein as demonstrated by long time-resolved photoluminescence (TRPL) decay.
  • TRPL photoluminescence
  • FIG. 9 depicts efficiency, open-circuit voltage (Voc), short-circuit current density (Jsc) and fill-factor (FF) as a function of device contact geometry pitch (a) and diameter (d) for three different minority carrier diffusion lengths (Ld).
  • diffusion lengths of La of 10 ⁇ m were measured in devices disclosed herein.
  • CdSeTe photovoltaic devices with IBC architecture as a novel approach for using polycrystalline thin films in photovoltaic solar cell devices.
  • all viable thin film devices based on polycrystalline thin films have used a heterojunction structure based upon the use of a front contact, transparent conducting oxide (TCO), a n-type semiconductor (n-SC), a p-type semiconductor (p-SC), and an appropriate back contact (BC) which may or may not be transparent.
  • TCO transparent conducting oxide
  • n-SC n-type semiconductor
  • p-SC p-type semiconductor
  • BC back contact
  • the usual arrangement of layers is TCO/n-SC/p-SC/BC. If the TCO is deposited onto a supporting transparent substrate (e.g.
  • the corresponding structure, glass/TCO/n-SC/p-SC/BC is referred to as a superstrate geometry in which sunlight is incident on the glass side (see FIG. 1 ).
  • the corresponding structure, glass/BC/p-SC/n-SC/TCO is referred to as a substrate geometry in which sunlight is incident on the TCO directly (see FIG. 2 ).
  • a key advantage of the substrate geometry is that opaque, flexible, lightweight substrates amenable to high throughput process (e.g. roll-to-roll) can be used.
  • the n-SC typically is made as thin as possible to reduce absorption by those layers so that maximum absorption occurs in the p-SC.
  • the latter layer serves as the primary absorption layer where solar photons (solar irradiance) are converted to electron-hole pairs.
  • the physical contact of the n-SC and p-SC induces an electric field that effectively separates electrons from holes resulting in the flow of current and the generation of power. In conventional superstrate and substrate geometries, this current flow is primarily perpendicular to the layers comprising the device and thus, no layer in the device stack can be an electrical insulator such as alumina.
  • the electric field used to separate electrons and holes generated by absorption in a semiconductor is induced by placing the semiconductor between two different metals.
  • One metal (arbitrarily labeled as metal 1) is a low work function metal while the other (arbitrarily labeled as metal 2) is a high work function metal.
  • metal 1 is a low work function metal
  • metal 2 is a high work function metal.
  • These metals are hypothetically placed coplanar, in an interdigitated pattern onto a substrate upon which the semiconductor is next deposited (see FIG. 3 ). Since the substrate need not be transparent, this is a substrate geometry.
  • the metal spacing is on the order of 5 to 15 microns depending on the transport properties of the semiconductor.
  • the electric field can be established by: (i) the work function difference between metal 1 and 2, (ii) a Schottky junction between the metals and semiconductor, or (iii) p-n junctions created by an n-SC layer on the low work function metal and a p+-SC (higher p-type doping) on the high work function metal (certain oxides can act as semiconductors when sufficiently doped). In the latter case, the metals serve as ohmic contacts.
  • the electric field generated at the back of the device extends between metal 1 and metal 2 and upwards into the semiconductor.
  • Al 2 O 3 aluminum oxide
  • Cd(Se,Te) alloys i.e., Cd(Se,Te) alloys.
  • DH double-heterojunction
  • FIG. 3 depicts two embodiments of the IBC approach.
  • the metal contacts are established by physical contact of the two different metals directly with the semiconductor Cd(Se,Te); this forms a Schottky junction.
  • a thin oxide tunneling barrier is deposited onto the two different metals before the Cd(Se,Te) is deposited, which has been shown to enhance Schottky junctions.
  • the oxide is an electron-selective contact that aids electron collection from the Cd(Se,Te).
  • the oxide is a hole-selective contact that aids hole collection from the Cd(Se,Te).
  • the oxide layers are made excessively n-type (on metal 1) and p-type (on metal 2), p-n junctions will result between the oxides and the Cd(Se,Te).
  • the oxides also protect the metal layers during post processing involving the deposition of the Cd(Se,Te) as well as grain-growth annealing techniques involving exposure of the Cd(Se,Te) to subsequent high temperature CdCl 2 vapor fluxes.
  • FIG. 4 depicts a modified version of the IBC architecture in which one metal (shown as metal 1) is deposited over the entire substrate while the other metal (metal 2) maintains electrical isolation with the help of an insulating layer. Note that the metals can be interchanged, i.e., metal 2 can be deposited first with metal 1 electrically isolated with the use of an insulating layer.
  • QIBC quasi-IBC
  • a manufacturable method would consist of the following steps: 1) coat substrate with metal 1, 2) coat substrate with an insulating layer, 3) coat substrate with metal 2, 4) make grooves (laser, mechanical scribing, or lithography process) through metal 2 and insulating layer, and finally 5 ) deposit Cd(Se,Te).
  • both the IBC and the QIBC structures involve long metal fingers (or combs). Without being bound by theory, breakage of fingers would likely reduce current collection and fabrication problems may arise due to mechanical stress.
  • FIG. 5 depicts a lattice back contact (LBC) architecture that avoids the use of long metal fingers by using a lattice array of circular openings to provide current pathways between metals 1 and 2. Similar to embodiments of the QIBC structure, in an embodiment of the LBC structure, the metals can be interchangeable with one another.
  • the LBC structure is otherwise identical to the QIBC structure in terms of the manufacturing method.
  • the need for lateral current flow implies high lateral electron and hole diffusion lengths for the absorbing semiconductor.
  • the use of Al 2 O 3 as the top passivation layer and Cd(Se,Te) as the absorbing semiconductor represents an architecture with significantly reduced non-radiative interface recombination.
  • the Cd(Se,Te) layer can be deposited by vacuum deposition techniques (e.g., common evaporation, vapor transport deposition) and non-vacuum nanocrystalline thin film processes.
  • the morphology is shown to be dense (low porosity), and consisting of Cd(Se,Te) grains of approximately 5-10 micron size. When combined with IBC and QIBC metal spacings of nominally 5 microns, lateral transport across grain boundaries is thus minimized.
  • This morphology is also shown to have low bulk non-radiative recombination by high-resolution cathodoluminescence (CL) imaging shown in FIG. 7 .
  • CL cathodoluminescence
  • colloidal Cd(Se,Te) is suspended in a mixture of pyridine and 1-propanol at 40 mg/mL. These suspensions are deposited on IBC, QIBC, or LBC structures via spincoating or bladecoating in a layer-by-layer process. Following each layer deposition, substrates are placed on a hotplate at 150° C. for 2-5 minutes to evolve excess solvent. Substrates are allowed to cool to room temperature before being dipped into a saturated solution of CdCl 2 in methanol for 20-30 seconds. During this step, chlorine binds to the nanocrystal surface.
  • Nanocrystalline films are then sintered via a 20-30 second anneal on a hotplate at 350° C.
  • the crystalline phase of the Cd(Se,Te) is seen to change from wurtzite to zincblende.
  • chlorine becomes mobile in the film during the sintering process and helps passivate undercoordinated surfaces by preferentially segregating to grain boundaries.
  • Each deposited Cd(Se,Te) layer is typically 50-100 nm and therefore the process is repeated until the desired film thickness has been reached (typically 1-2 microns).
  • the Cd(Se,Te) film may then be exposed to subsequent post-deposition treatments such as a final high temperature CdCl 2 treatment or Se anneal as described above.
  • FIG. 8 depicts the time-resolved photoluminescence (TRPL) decay measured in an embodiment of a device made by using to the methods and IBC architectures disclosed herein.
  • TRPL time-resolved photoluminescence
  • the lifetime measured (about 1.2 ⁇ s) is the highest value reported to date for a polycrystalline device structure. Assuming a reported bulk minority carrier mobility of 100 cm 2 /V*s, this corresponds to a potential diffusion length of greater than 15 microns.
  • the structure is capped with an optically transparent and electronically passivating Al 2 O 3 layer.
  • FIG. 9 depicts the results of simulations for devices and architectures disclosed herein based on the effective surface passivation by Al 2 O 3 and realistically long diffusion lengths discussed above.
  • the results are presented in terms of power conversion efficiency, open-circuit voltage (Voc), short-circuit current density (Jsc), and FF as a function of different device contact geometries where it is shown that a realistic diffusion length of 10 microns theoretically supports 20% devices with contact diameters and pitches as large as 64 and 128 microns respectively. These geometries are well-within the laser-scribing capabilities.
  • FIG. 10 depicts the current-density vs. voltage (JV) scan of a non-optimized LBC device using a nanocrystalline thin film with measure values of V oc equal to 0.54 volts, J sc equal to 0.143 mA/cm2, and FF equal to 27.5%.
  • JV current-density vs. voltage
  • a fabrication method for the QIBC and LBC structures is as follows: first, deposit onto an appropriate substrate, the first metal layer to a nominal thickness of 100-500 nm. This can either be the low work function metal 1, or the high work function metal 2.
  • the substrate can either be rigid (e.g. glass) or a lightweight, flexible substrate (e.g. metal foil). This metal may or may not be subsequently coated with a thin, carrier-selective oxide. This oxide may or may not result from annealing of the metal in a controlled oxidizing environment; and second, deposit onto the metal/metal oxide layer a thin, electrically insulating layer that provides electrical isolation between this contact layer and the subsequent contact layer.
  • this layer would be 100 nm of Al 2 O 3 ; and third deposit a remaining metal contact layer of nominal thickness 100-500 nm. If the layer described in ( 1 ) is a low work function metal, then this metal would be a high work function metal. If the layer described in ( 1 ) is a high work function metal, then this metal would be a low work function metal.
  • This metal may or may not be subsequently coated with a thin (nominal thickness 2-10 nm), carrier-selective oxide. This oxide may or may not result from annealing of the metal in a controlled oxidizing environment; and fourth cut through the top metal/metal oxide and insulating layers in order to expose the bottom metal/metal oxide layer. This can be done by either lithography, laser, or mechanical scribing.
  • representative low work function metals and electron-selective oxides include (but are not limited to) Ti, Cr, Zn, TiOx, and ZnO.
  • representative high work function metals and hole-selective oxides include (but are not limited to) Au, Ni, Pd, Pt, Mo, NiOx, MoOx.
  • the composition parameter x is 0.45 such that the film composition is CdSe 0.45 Te 0.55 .
  • the composition parameter x can vary from 0.0 to 0.5 as in CdSe x Te 1-x .
  • the composition parameter x is 0.2 such that the film composition is CdSe 0.2 Te 0.8 .
  • the composition parameter x can vary from 0.1 to 0.3.
  • the method includes the following steps: first, Cd(Se x Te 1-x ) is deposited onto an IBC structure heated to a temperature at about 450° C.; and second, the IBC+Cd(Se x Te 1-x ) structure may or may not be annealed at 500-600° C. suspended over a Se-containing powder to help densify the Cd(Se x Te 1-x ) film; and third, the IBC+Cd(Se x Te 1-x ) structure is then annealed at 475-525° C.
  • the IBC+Cd(Se x Te 1-x ) structure is then coated with a final, transparent passivation Al 2 O 3 layer of nominal 20-100 nm thickness; and the final device structure may or may not be treated to a final CdCl 2 anneal at a lower temperature of 400-450° C. with or without oxygen present.
  • the method depositing the CdSeTe includes the following steps: first, a colloidal Cd(Se,Te) mixture is spincoated or bladecoated onto an IBC structure using a layer-by-layer process.
  • the latter involves depositing sequential layers of 50-100 nm of film where anneals are used between layers to remove excess solvent, introduce CdCl 2 , and to aid in film sintering. These anneals promote a wurtzite to zincblende transformation of the Cd(Se,Te) structure and allow CdCl 2 to passivate individual grains in the sintered film.
  • the sequential deposition process is continued until a final film thickness of 1-2 microns is achieved.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Sustainable Development (AREA)
  • Sustainable Energy (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Inorganic Chemistry (AREA)
  • Photovoltaic Devices (AREA)

Abstract

Disclosed herein are CdSeTe photovoltaic devices having interdigitated back contact architecture for use in polycrystalline thin films in photovoltaic devices.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application claims priority under 35 U.S.C. § 371 to PCT Patent Application No. PCT/US2020/026588 filed on 3 Apr. 2020, which application claims priority to U.S. Patent Application No. 62/828,576 filed on 3 Apr. 2019, the contents of which are hereby incorporated in their entirety.
  • CONTRACTUAL ORIGIN
  • The United States Government has rights in this invention under Contract No. DE-AC36-08GO28308 between the United States Department of Energy and Alliance for Sustainable Energy, LLC, the Manager and Operator of the National Renewable Energy Laboratory.
  • BACKGROUND
  • Polycrystalline, thin-film CdTe photovoltaic modules have shown tremendous efficiency, cost, and reliability gains during the last 5 years. It is now the leading thin-film material with a record cell efficiency of 22.1%, module efficiency of 18.6%, costs approaching $0.40/W, and a historically (13+ years) low annual degradation rate of about 0.25%. Like all polycrystalline thin-film cells, non-radiative recombination associated with defects at grain boundaries and interfaces limits open-circuit voltage (Voc), in this case, to approximately 70% the Schockley-Queisser value. Minority carrier lifetime, measured by techniques like time-resolved photoluminescence (TRPL), is most often used to measure recombination. Longer TRPL lifetimes are synonymous with reduced non-radiative recombination and make superior photovoltaic devices and modules.
  • Though requiring growth techniques and structures not applicable to low-cost, large-area module fabrication, recent laboratory results achieved to date with CdTe and CdSeTe have been impressive and indicate significant improvements in polycrystalline thin film modules. For example, molecular beam epitaxy grown, single-crystal (sx) double heterostructures (DHs) using lattice-matched Cd(Mg,Te) have attained lifetimes (τ) greater than 1 s. In addition, a sx-CdTe device with high P-doping recently demonstrated a new world record open-circuit voltage (Voc) greater than 1 volt. More recently, alumina has been shown to effectively passivate polycrystalline CdSeTe films significantly improving carrier lifetime in structures using this encapsulating layer. However, the presence of even very thin high resistivity alumina (or higher bandgap layers in a true DH) is a formidable barrier to charge collection in traditional p-n structures.
  • SUMMARY
  • Exemplary embodiments of the invention disclosed herein provide devices and methods that will circumvent this by using an entirely new device architecture. Disclosed herein are high-efficiency CdTe and Cd(Se,Te) absorber devices using an interdigitated back contact (IBC) architecture that permits the use of alumina as a passivation layer. Higher lifetimes permit this IBC architecture with practical and cost-effective back contact geometries of from about 10 to about 100 microns. The built-in electric field generated by two different work function metals or carrier-selective metal oxides are used to collect photo-generated carriers. This yields immediate cost savings and improved reliability through fewer component layers, reduced processing, and inherently more robust structures. Finally, the devices disclosed herein will perform better with highly compensated (i.e., low carrier density) absorbers that result from the CdCl2 treatments used to promote grain growth and minimize recombination.
  • In an aspect, disclosed herein is a method for making a polycrystalline CdSeTe device comprising an interdigitated back contact architecture. In an embodiment, the CdSeTe device comprises a CdSeTe film. In an embodiment, the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns. In an embodiment, the CdSeTe device exhibits a lateral diffusion length of at least 5 μm. In an embodiment, the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns and a lateral diffusion length of at least 5 μm.
  • In an aspect, disclosed herein is a method for making a polycrystalline CdSeTe device comprising an interdigitated back contact architecture wherein the method comprises a first step of a deposition of a first metal layer to a thickness of from about 100 to about 500 nm onto a substrate; and a second step of a deposition of an electrically insulating layer onto a metal/metal oxide layer; and a third step of a deposition of a 100 nm to 500 nm metal contact layer; and a fourth step of cutting through a top metal/metal oxide and insulating layers to expose a bottom metal/metal oxide layer. In an embodiment, the CdSeTe device comprises a CdSeTe film. In an embodiment, the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns. In an embodiment, the CdSeTe device exhibits a lateral diffusion length of at least 5 μm. In an embodiment, the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns and a lateral diffusion length of at least 5 μm.
  • In an aspect, disclosed herein is a method for making a polycrystalline CdSeTe device comprising an interdigitated back contact architecture wherein the method comprises, a first step of a vacuum deposition of Cd(SexTe1-x) onto an interdigitated back contact structure heated to about 450° C.; and a second step of annealing the interdigitated back contact and Cd(SexTe1-x) structure at 500-600° C. while suspended over a powder comprising Cd(SexTe1-x) wherein x is from zero to 0.4; and a third step of annealing the interdigitated back contact and Cd(SexTe1-x) structure at from about 450 to about 525° C. while suspended over a CdCl2 containing powder in an inert gas atmosphere for about 10 to 20 minutes; and a fourth step of coating the interdigitated back contact and Cd(SexTe1-x) structure with a transparent passivation Al2O3 layer of from about 20 nm to about 100 nm thickness; and a fifth step of treating the resulting device structure to a CdCl2 anneal at a temperature of between about 400 and about 450° C. In an embodiment, the fifth step of treating the resulting device structure to a CdCl2 anneal at a temperature of between about 400 and about 450° C. occurs in an atmosphere containing oxygen. In an embodiment, the fifth step of treating the resulting device structure to a CdCl2 anneal at a temperature of between about 400 and about 450° C. occurs in an atmosphere lacking oxygen. In another embodiment, the second step of annealing the interdigitated back contact and Cd(SexTe1-x) structure at 500-600° C. while suspended over a powder comprising Cd(SexTe1-x) wherein x is from zero to 0.4 results in an increase in the density of the Cd(SexTe1-x). In an embodiment, the CdSeTe device further comprises a CdSeTe film. In an embodiment, the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns and a lateral diffusion length of at least 5 μm.
  • In an aspect, disclosed herein is a method for making a polycrystalline CdSeTe device comprising an interdigitated back contact architecture wherein the method comprises a first step of a non-vacuum deposition of colloidal nanocrystalline Cd(SexTe1-x) onto an interdigitated back contact structure. In an embodiment, the interdigitated back contact structure is made by a method comprising a first step of depositing colloidal Cd(SexTe1-x) nanocrystals through layer-by-layer spincoating on interdigitated back contact substrates; and a second step of drying Cd(SexTe1-x) films at about 150° C.; and a third step of dipping the interdigitated back contact and Cd(SexTe1-x) structure in a saturated solution of CdCl2 in methanol and rinsing with isopropanol; and a fourth step of sintering nanocrystalline films through thermal annealing at about 350° C. for about 20 to about 30 seconds; and repeating the first step, the second step, the third step and the fourth step until the deposited layer is from about 1 μm to about 2 μm; and a final step of coating the interdigitated back contact and Cd(SexTe1-x) structure with a transparent passivation Al2O3 layer of from about 20 nm to about 100 nm thickness. In an embodiment, the first step of depositing colloidal Cd(SexTe1-x) nanocrystals is through layer-by-layer bladecoating on interdigitated back contact substrates. In an embodiment, the CdSeTe device further comprises a CdSeTe film and wherein the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns and a lateral diffusion length of at least 5 μm.
  • Other objects, advantages, and novel features of the present invention will become apparent from the following detailed description of the invention when considered in conjunction with the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 depicts a superstrate design of an embodiment of a device disclosed herein.
  • FIG. 2 depicts a substrate design of an embodiment of a device disclosed herein.
  • FIG. 3a depicts an embodiment of IBC architecture used in devices disclosed herein with metal/s.c. junctions. FIG. 3b depicts an embodiment of IBC architecture used in devices disclosed herein with a metal/metal-oxide/s.c. junction.
  • FIG. 4a depicts an embodiment of a quasi-interdigitated back contact (QIBC) architecture of devices disclosed herein with a metal/s.c. junction wherein the metals can be interchanged. FIG. 4b depicts an embodiment of a quasi-interdigitated back contact (QIBC) architecture of devices disclosed herein with a metal/metal-oxide/s.c. junction wherein the metal/metal-oxides can be interchanged.
  • FIG. 5 depicts an embodiment of a LBC structure wherein the metals can be interchanged. Dimensions “a” and “d” correspond to contact “pitch” and “diameter”, respectively.
  • FIG. 6 depicts an electron-beam backscatter diffraction (EBSD) image that shows the large-grain morphology of a Cd(Se,Te) film after a high temperature CdCl2 step.
  • FIG. 7 depicts cathodoluminescence (CL) of a large-grain Cd(Se,Te) film showing high radiative recombination (low non-radiative recombination) in bulk and at grain boundaries.
  • FIG. 8 depicts an embodiment of high carrier lifetime in devices disclosed herein as demonstrated by long time-resolved photoluminescence (TRPL) decay.
  • FIG. 9 depicts efficiency, open-circuit voltage (Voc), short-circuit current density (Jsc) and fill-factor (FF) as a function of device contact geometry pitch (a) and diameter (d) for three different minority carrier diffusion lengths (Ld). In an embodiment, diffusion lengths of La of 10 μm were measured in devices disclosed herein.
  • FIG. 10 depicts a measured J-V curve of a non-optimized nanocrystalline LBC device having Voc=0.54 volts, Jsc=0.143 mA/cm2, and FF=27.5%.
  • DETAILED DESCRIPTION
  • Disclosed herein are CdSeTe photovoltaic devices with IBC architecture as a novel approach for using polycrystalline thin films in photovoltaic solar cell devices. To date, all viable thin film devices based on polycrystalline thin films have used a heterojunction structure based upon the use of a front contact, transparent conducting oxide (TCO), a n-type semiconductor (n-SC), a p-type semiconductor (p-SC), and an appropriate back contact (BC) which may or may not be transparent. In this structure, the usual arrangement of layers is TCO/n-SC/p-SC/BC. If the TCO is deposited onto a supporting transparent substrate (e.g. glass), the corresponding structure, glass/TCO/n-SC/p-SC/BC is referred to as a superstrate geometry in which sunlight is incident on the glass side (see FIG. 1). In contrast, if the BC is deposited onto a supporting substrate (which need not be transparent) the corresponding structure, glass/BC/p-SC/n-SC/TCO is referred to as a substrate geometry in which sunlight is incident on the TCO directly (see FIG. 2). A key advantage of the substrate geometry is that opaque, flexible, lightweight substrates amenable to high throughput process (e.g. roll-to-roll) can be used. In both designs, the n-SC (and often TCO) typically is made as thin as possible to reduce absorption by those layers so that maximum absorption occurs in the p-SC. The latter layer serves as the primary absorption layer where solar photons (solar irradiance) are converted to electron-hole pairs. In both designs, the physical contact of the n-SC and p-SC induces an electric field that effectively separates electrons from holes resulting in the flow of current and the generation of power. In conventional superstrate and substrate geometries, this current flow is primarily perpendicular to the layers comprising the device and thus, no layer in the device stack can be an electrical insulator such as alumina.
  • In the IBC architecture, as disclosed in embodiments herein, the electric field used to separate electrons and holes generated by absorption in a semiconductor is induced by placing the semiconductor between two different metals. One metal (arbitrarily labeled as metal 1) is a low work function metal while the other (arbitrarily labeled as metal 2) is a high work function metal. These metals are hypothetically placed coplanar, in an interdigitated pattern onto a substrate upon which the semiconductor is next deposited (see FIG. 3). Since the substrate need not be transparent, this is a substrate geometry. In an embodiment, the metal spacing is on the order of 5 to 15 microns depending on the transport properties of the semiconductor. The electric field can be established by: (i) the work function difference between metal 1 and 2, (ii) a Schottky junction between the metals and semiconductor, or (iii) p-n junctions created by an n-SC layer on the low work function metal and a p+-SC (higher p-type doping) on the high work function metal (certain oxides can act as semiconductors when sufficiently doped). In the latter case, the metals serve as ohmic contacts. The electric field generated at the back of the device extends between metal 1 and metal 2 and upwards into the semiconductor. Unlike conventional substrate geometries, current flow in devices disclosed herein is now lateral within the layer structure and permits the use of non-conducting, oxide passivation layers for encapsulating the structure as depicted in FIG. 3 and FIG. 4. For example, aluminum oxide (Al2O3) is a strong passivation layer for semiconductor alloys made from Cd, Se, and Te (i.e., Cd(Se,Te) alloys). A sandwich or double-heterojunction (DH) structure consisting of Al2O3/Cd(Se,Te)/Al2O3 has been previously shown as having significantly reduced non-radiative recombination at the alumina and semiconductor layer interfaces. Combined with reduced non-radiative recombination in the bulk of the Cd(Se,Te), collection of photo-generated electrons and holes would be significantly increased resulting in higher efficiency solar cells. It should be noted that high performance in solar cells require both low interface (i.e., regions where dissimilar materials join) and bulk (i.e., regions within a given material) non-radiative recombination. Since Al2O3 is electrically insulating, this material cannot be used in conventional superstrate or substrate designs since current must traverse these layers. However, in the IBC architecture, electrically insulating layers using Al2O3 can be used to encapsulate a material like Cd(Se,Te) since current flow is parallel to these layers and need not traverse them.
  • FIG. 3 depicts two embodiments of the IBC approach. In the left figure, the metal contacts are established by physical contact of the two different metals directly with the semiconductor Cd(Se,Te); this forms a Schottky junction. In the right figure, a thin oxide tunneling barrier is deposited onto the two different metals before the Cd(Se,Te) is deposited, which has been shown to enhance Schottky junctions. In the case of the low work function metal 1, the oxide is an electron-selective contact that aids electron collection from the Cd(Se,Te). In the case of the high work metal 2, the oxide is a hole-selective contact that aids hole collection from the Cd(Se,Te). If the oxide layers are made excessively n-type (on metal 1) and p-type (on metal 2), p-n junctions will result between the oxides and the Cd(Se,Te). In addition to providing better performance, the oxides also protect the metal layers during post processing involving the deposition of the Cd(Se,Te) as well as grain-growth annealing techniques involving exposure of the Cd(Se,Te) to subsequent high temperature CdCl2 vapor fluxes.
  • FIG. 4 depicts a modified version of the IBC architecture in which one metal (shown as metal 1) is deposited over the entire substrate while the other metal (metal 2) maintains electrical isolation with the help of an insulating layer. Note that the metals can be interchanged, i.e., metal 2 can be deposited first with metal 1 electrically isolated with the use of an insulating layer. This quasi-IBC (QIBC) approach represents a more manufacturable method to implement an IBC design. In an embodiment, a manufacturable method would consist of the following steps: 1) coat substrate with metal 1, 2) coat substrate with an insulating layer, 3) coat substrate with metal 2, 4) make grooves (laser, mechanical scribing, or lithography process) through metal 2 and insulating layer, and finally 5) deposit Cd(Se,Te).
  • In an embodiment, both the IBC and the QIBC structures involve long metal fingers (or combs). Without being bound by theory, breakage of fingers would likely reduce current collection and fabrication problems may arise due to mechanical stress. FIG. 5 depicts a lattice back contact (LBC) architecture that avoids the use of long metal fingers by using a lattice array of circular openings to provide current pathways between metals 1 and 2. Similar to embodiments of the QIBC structure, in an embodiment of the LBC structure, the metals can be interchangeable with one another. The LBC structure is otherwise identical to the QIBC structure in terms of the manufacturing method.
  • In the IBC, QIBC, and LBC architectures, the need for lateral current flow implies high lateral electron and hole diffusion lengths for the absorbing semiconductor. In embodiments disclosed herein, the use of Al2O3 as the top passivation layer and Cd(Se,Te) as the absorbing semiconductor represents an architecture with significantly reduced non-radiative interface recombination. In an embodiment, the Cd(Se,Te) layer can be deposited by vacuum deposition techniques (e.g., common evaporation, vapor transport deposition) and non-vacuum nanocrystalline thin film processes. In vacuum deposition techniques, it is common to decrease bulk non-radiative recombination, by exposing the Cd(Se,Te) layer to a high-temperature (475-525° C.) CdCl2 treatment in non-oxidizing ambient immediately after this layer is deposited on the IBC, QIBC, or LBC structure. A post-Cd(Se,Te) anneal in a Se-containing ambient may precede the CdCl2 step in order to increase film adhesion, and thus, allow higher CdCl2 annealing temperatures. Higher temperature CdCl2 treatments also increase the grain size of evaporated Cd(Se,Te) films as shown by the electron-beam backscatter diffraction (EBSD) image in FIG. 6. The morphology is shown to be dense (low porosity), and consisting of Cd(Se,Te) grains of approximately 5-10 micron size. When combined with IBC and QIBC metal spacings of nominally 5 microns, lateral transport across grain boundaries is thus minimized. This morphology is also shown to have low bulk non-radiative recombination by high-resolution cathodoluminescence (CL) imaging shown in FIG. 7. The low-contrast between the bulk grain interior and grain boundaries indicates that the CdCl2 treatment effectively passivates grain boundaries, significantly reducing non-radiative recombination in the Cd(Se,Te) bulk. The net result for this structure is a high carrier lifetime and adequate lateral diffusion length. In non-vacuum, nanocrystalline film deposition, colloidal Cd(Se,Te) is suspended in a mixture of pyridine and 1-propanol at 40 mg/mL. These suspensions are deposited on IBC, QIBC, or LBC structures via spincoating or bladecoating in a layer-by-layer process. Following each layer deposition, substrates are placed on a hotplate at 150° C. for 2-5 minutes to evolve excess solvent. Substrates are allowed to cool to room temperature before being dipped into a saturated solution of CdCl2 in methanol for 20-30 seconds. During this step, chlorine binds to the nanocrystal surface. Upon removal from the methanol solution, films are immediately rinsed with isopropanol and dried under a flow of N2. Nanocrystalline films are then sintered via a 20-30 second anneal on a hotplate at 350° C. During the sintering step, the crystalline phase of the Cd(Se,Te) is seen to change from wurtzite to zincblende. Additionally, chlorine becomes mobile in the film during the sintering process and helps passivate undercoordinated surfaces by preferentially segregating to grain boundaries. Each deposited Cd(Se,Te) layer is typically 50-100 nm and therefore the process is repeated until the desired film thickness has been reached (typically 1-2 microns). The Cd(Se,Te) film may then be exposed to subsequent post-deposition treatments such as a final high temperature CdCl2 treatment or Se anneal as described above.
  • FIG. 8 depicts the time-resolved photoluminescence (TRPL) decay measured in an embodiment of a device made by using to the methods and IBC architectures disclosed herein. As is depicted in FIG. 8, the lifetime measured (about 1.2 μs) is the highest value reported to date for a polycrystalline device structure. Assuming a reported bulk minority carrier mobility of 100 cm2/V*s, this corresponds to a potential diffusion length of greater than 15 microns. Once the Cd(Se,Te) layer is treated to the high-temperature CdCl2 process which both increases grain size to a level comparable with the IBC metal spacing geometry and reduces bulk and grain boundary non-radiative recombination, the structure is capped with an optically transparent and electronically passivating Al2O3 layer.
  • FIG. 9 depicts the results of simulations for devices and architectures disclosed herein based on the effective surface passivation by Al2O3 and realistically long diffusion lengths discussed above. The results are presented in terms of power conversion efficiency, open-circuit voltage (Voc), short-circuit current density (Jsc), and FF as a function of different device contact geometries where it is shown that a realistic diffusion length of 10 microns theoretically supports 20% devices with contact diameters and pitches as large as 64 and 128 microns respectively. These geometries are well-within the laser-scribing capabilities.
  • FIG. 10 depicts the current-density vs. voltage (JV) scan of a non-optimized LBC device using a nanocrystalline thin film with measure values of Voc equal to 0.54 volts, Jsc equal to 0.143 mA/cm2, and FF equal to 27.5%.
  • In an embodiment, a fabrication method for the QIBC and LBC structures is as follows: first, deposit onto an appropriate substrate, the first metal layer to a nominal thickness of 100-500 nm. This can either be the low work function metal 1, or the high work function metal 2. The substrate can either be rigid (e.g. glass) or a lightweight, flexible substrate (e.g. metal foil). This metal may or may not be subsequently coated with a thin, carrier-selective oxide. This oxide may or may not result from annealing of the metal in a controlled oxidizing environment; and second, deposit onto the metal/metal oxide layer a thin, electrically insulating layer that provides electrical isolation between this contact layer and the subsequent contact layer. For example, this layer would be 100 nm of Al2O3; and third deposit a remaining metal contact layer of nominal thickness 100-500 nm. If the layer described in (1) is a low work function metal, then this metal would be a high work function metal. If the layer described in (1) is a high work function metal, then this metal would be a low work function metal. This metal may or may not be subsequently coated with a thin (nominal thickness 2-10 nm), carrier-selective oxide. This oxide may or may not result from annealing of the metal in a controlled oxidizing environment; and fourth cut through the top metal/metal oxide and insulating layers in order to expose the bottom metal/metal oxide layer. This can be done by either lithography, laser, or mechanical scribing.
  • In an embodiment, representative low work function metals and electron-selective oxides include (but are not limited to) Ti, Cr, Zn, TiOx, and ZnO. In an embodiment, representative high work function metals and hole-selective oxides include (but are not limited to) Au, Ni, Pd, Pt, Mo, NiOx, MoOx.
  • In an embodiment, methods for the deposition of the Cd(SexTe1-x) semiconductor absorber layer onto the IBC structure are disclosed herein. In an embodiment, the composition parameter x is 0.45 such that the film composition is CdSe0.45Te0.55. In certain embodiments, the composition parameter x can vary from 0.0 to 0.5 as in CdSexTe1-x. In an embodiment, using evaporation, the composition parameter x is 0.2 such that the film composition is CdSe0.2Te0.8. In certain embodiments, the composition parameter x can vary from 0.1 to 0.3. In an embodiment, the method includes the following steps: first, Cd(SexTe1-x) is deposited onto an IBC structure heated to a temperature at about 450° C.; and second, the IBC+Cd(SexTe1-x) structure may or may not be annealed at 500-600° C. suspended over a Se-containing powder to help densify the Cd(SexTe1-x) film; and third, the IBC+Cd(SexTe1-x) structure is then annealed at 475-525° C. suspended over a CdCl2 containing powder in inert gas (N2, He, Ar) for 10-20 minutes to promote grain growth and minimize interface and bulk non-radiative recombination; and fourth, the IBC+Cd(SexTe1-x) structure is then coated with a final, transparent passivation Al2O3 layer of nominal 20-100 nm thickness; and the final device structure may or may not be treated to a final CdCl2 anneal at a lower temperature of 400-450° C. with or without oxygen present.
  • In an embodiment, using non-vacuum techniques, the method depositing the CdSeTe includes the following steps: first, a colloidal Cd(Se,Te) mixture is spincoated or bladecoated onto an IBC structure using a layer-by-layer process. The latter involves depositing sequential layers of 50-100 nm of film where anneals are used between layers to remove excess solvent, introduce CdCl2, and to aid in film sintering. These anneals promote a wurtzite to zincblende transformation of the Cd(Se,Te) structure and allow CdCl2 to passivate individual grains in the sintered film. The sequential deposition process is continued until a final film thickness of 1-2 microns is achieved.
  • The foregoing disclosure has been set forth merely to illustrate the invention and is not intended to be limiting.

Claims (20)

We claim:
1. A method for making a polycrystalline CdSeTe device comprising an interdigitated back contact architecture.
2. The method of claim 1 wherein the CdSeTe device comprises a CdSeTe film.
3. The method of claim 2 wherein the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns.
4. The method of claim 2 wherein the CdSeTe device exhibits a lateral diffusion length of at least 5 μm.
5. The method of claim 2 wherein the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns and a lateral diffusion length of at least 5 μm.
6. A method for making a polycrystalline CdSeTe device comprising an interdigitated back contact architecture wherein the method comprises a first step of a deposition of a first metal layer to a thickness of from about 100 to about 500 nm onto a substrate; and a second step of a deposition of an electrically insulating layer onto a metal/metal oxide layer; and a third step of a deposition of a 100 nm to 500 nm metal contact layer; and a fourth step of cutting through a top metal/metal oxide and insulating layers to expose a bottom metal/metal oxide layer.
7. The method of claim 6 wherein the CdSeTe device comprises a CdSeTe film.
8. The method of claim 7 wherein the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns.
9. The method of claim 7 wherein the CdSeTe device exhibits a lateral diffusion length of at least 5 μm.
10. The method of claim 7 wherein the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns and a lateral diffusion length of at least 5 μm.
11. A method for making a polycrystalline CdSeTe device comprising an interdigitated back contact architecture wherein the method comprises, a first step of a vacuum deposition of Cd(SexTe1-x) onto an interdigitated back contact structure heated to about 450° C.; and a second step of annealing the interdigitated back contact and Cd(SexTe1-x) structure at 500-600° C. while suspended over a powder comprising Cd(SexTe1-x) wherein x is from zero to 0.4; and a third step of annealing the interdigitated back contact and Cd(SexTe1-x) structure at from about 450 to about 525° C. while suspended over a CdCl2 containing powder in an inert gas atmosphere for about 10 to 20 minutes; and a fourth step of coating the interdigitated back contact and Cd(SexTe1-x) structure with a transparent passivation Al2O3 layer of from about 20 nm to about 100 nm thickness; and a fifth step of treating the resulting device structure to a CdCl2 anneal at a temperature of between about 400 and about 450° C.
12. The method of claim 11 wherein the fifth step of treating the resulting device structure to a CdCl2 anneal at a temperature of between about 400 and about 450° C. occurs in an atmosphere containing oxygen.
13. The method of claim 11 wherein the fifth step of treating the resulting device structure to a CdCl2 anneal at a temperature of between about 400 and about 450° C. occurs in an atmosphere lacking oxygen.
14. The method of claim 11 wherein the second step of annealing the interdigitated back contact and Cd(SexTe1-x) structure at 500-600° C. while suspended over a powder comprising Cd(SexTe1-x) wherein x is from zero to 0.4 results in an increase in the density of the Cd(SexTe1-x).
15. The method of claim 11 wherein the CdSeTe device further comprises a CdSeTe film.
16. The method of claim 15 wherein the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns and a lateral diffusion length of at least 5 μm.
17. A method for making a polycrystalline CdSeTe device comprising an interdigitated back contact architecture wherein the method comprises a first step of a non-vacuum deposition of colloidal nanocrystalline Cd(SexTe1-x) onto an interdigitated back contact structure.
18. The method of claim 17 wherein the interdigitated back contact structure is made by a method comprising a first step of depositing colloidal Cd(SexTe1-x) nanocrystals through layer-by-layer spincoating on interdigitated back contact substrates; and a second step of drying Cd(SexTe1-x) films at about 150° C.; and a third step of dipping the interdigitated back contact and Cd(SexTe1-x) structure in a saturated solution of CdCl2 in methanol and rinsing with isopropanol; and a fourth step of sintering nanocrystalline films through thermal annealing at about 350° C. for about 20 to about 30 seconds; and repeating the first step, the second step, the third step and the fourth step until the deposited layer is from about 1 μm to about 2 μm; and a final step of coating the interdigitated back contact and Cd(SexTe1-x) structure with a transparent passivation Al2O3 layer of from about 20 nm to about 100 nm thickness.
19. The method of claim 18 wherein the first step of depositing colloidal Cd(SexTe1-x) nanocrystals is through layer-by-layer bladecoating on interdigitated back contact substrates.
20. The method of claim 18 wherein the CdSeTe device further comprises a CdSeTe film and wherein the CdSeTe device exhibits a minority carrier lifetime of at least 100 ns and a lateral diffusion length of at least 5 μm.
US17/599,851 2019-04-03 2020-04-03 CdSeTe PHOTOVOLTAIC DEVICES WITH INTERDIGITATED BACK CONTACT ARCHITECTURE Pending US20220190191A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US17/599,851 US20220190191A1 (en) 2019-04-03 2020-04-03 CdSeTe PHOTOVOLTAIC DEVICES WITH INTERDIGITATED BACK CONTACT ARCHITECTURE

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US201962828576P 2019-04-03 2019-04-03
US17/599,851 US20220190191A1 (en) 2019-04-03 2020-04-03 CdSeTe PHOTOVOLTAIC DEVICES WITH INTERDIGITATED BACK CONTACT ARCHITECTURE
PCT/US2020/026588 WO2020242600A2 (en) 2019-04-03 2020-04-03 Cdsete photovoltaic devices with interdigitated back contact architecture

Publications (1)

Publication Number Publication Date
US20220190191A1 true US20220190191A1 (en) 2022-06-16

Family

ID=73553016

Family Applications (1)

Application Number Title Priority Date Filing Date
US17/599,851 Pending US20220190191A1 (en) 2019-04-03 2020-04-03 CdSeTe PHOTOVOLTAIC DEVICES WITH INTERDIGITATED BACK CONTACT ARCHITECTURE

Country Status (2)

Country Link
US (1) US20220190191A1 (en)
WO (1) WO2020242600A2 (en)

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4296188A (en) * 1979-07-07 1981-10-20 Yeda Research And Development Company Ltd. Cd(Se,Te) Alloy photovoltaic materials
US20160380196A1 (en) * 2014-02-27 2016-12-29 Yissum Research Development Company Of The Hebrew University Of Jerusalem Ltd. Broadband photoresistor

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2432015A1 (en) * 2007-04-18 2012-03-21 Invisage Technologies, Inc. Materials, systems and methods for optoelectronic devices
EP2395554A3 (en) * 2010-06-14 2015-03-11 Imec Fabrication method for interdigitated back contact photovoltaic cells
US20130280854A1 (en) * 2010-10-05 2013-10-24 The University Of Melbourne Sintered device
KR101878006B1 (en) * 2011-01-24 2018-07-12 아이엠이씨 브이제트더블유 Vertical memory device and method for making thereof
JP2016500931A (en) * 2012-11-05 2016-01-14 ソレクセル、インコーポレイテッド System and method for integrated aisle photovoltaic cells and modules
CN104079251A (en) * 2013-03-27 2014-10-01 日本电波工业株式会社 Piezoelectric device and method for manufacturing the same
DE102014218993A1 (en) * 2014-09-22 2016-03-24 Robert Bosch Gmbh Separator cathode current collector element
US10529883B2 (en) * 2014-11-03 2020-01-07 First Solar, Inc. Photovoltaic devices and method of manufacturing
GB201520069D0 (en) * 2015-11-13 2015-12-30 Univ Liverpool Thin film solar cell
US10453988B2 (en) * 2016-06-03 2019-10-22 University Of Utah Research Foundation Methods for creating cadmium telluride (CdTe) and related alloy film

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4296188A (en) * 1979-07-07 1981-10-20 Yeda Research And Development Company Ltd. Cd(Se,Te) Alloy photovoltaic materials
US20160380196A1 (en) * 2014-02-27 2016-12-29 Yissum Research Development Company Of The Hebrew University Of Jerusalem Ltd. Broadband photoresistor

Also Published As

Publication number Publication date
WO2020242600A3 (en) 2021-03-25
WO2020242600A2 (en) 2020-12-03

Similar Documents

Publication Publication Date Title
KR102710224B1 (en) A solar cell having multiple absorbers connected through charge-carrier-selective contacts
US8642361B2 (en) Method and system for large scale manufacture of thin film photovoltaic devices using multi-chamber configuration
TWI542026B (en) High efficiency multijunction solar cells
Werner et al. Learning from existing photovoltaic technologies to identify alternative perovskite module designs
US8373060B2 (en) Semiconductor grain microstructures for photovoltaic cells
US8350146B2 (en) Three dimensional multi-junction photovoltaic device
US8426722B2 (en) Semiconductor grain and oxide layer for photovoltaic cells
EP2077584A2 (en) Passivation layer structure of solar cell and fabricating method thereof
TW201513380A (en) A high efficiency stacked solar cell
US11616160B2 (en) Tandem solar cell
US20140014169A1 (en) Nanostring mats, multi-junction devices, and methods for making same
Zhang et al. Carrier-selective contact GaP/Si solar cells grown by molecular beam epitaxy
US20190341506A1 (en) Doping and passivation for high efficiency solar cells
JP3519543B2 (en) Precursor for forming semiconductor thin film and method for producing semiconductor thin film
JPS63100781A (en) Semiconductor element
US20220190191A1 (en) CdSeTe PHOTOVOLTAIC DEVICES WITH INTERDIGITATED BACK CONTACT ARCHITECTURE
JP5382696B2 (en) Semiconductor optical device and semiconductor solar cell
US20220336687A1 (en) Doping and passivation for high efficiency solar cells
US20090277503A1 (en) Solar Cell with Current Blocking Layer
US20100229951A1 (en) Solar cell, and method for producing the solar cell
US10062792B2 (en) Method of making a CZTS/silicon thin-film tandem solar cell
US20120145232A1 (en) Solar cell having improved rear contact
JPWO2011090134A1 (en) Solar cell
CN118678848A (en) Perovskite solar cell, preparation method thereof and photovoltaic system
Dharmadasa et al. Effects of defects in semiconductors on reproducibility and performance of thin-film photovoltaic solar cells

Legal Events

Date Code Title Description
AS Assignment

Owner name: ALLIANCE FOR SUSTAINABLE ENERGY, LLC, COLORADO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ALBIN, DAVID SCOTT;PACH, GREGORY FRANK;SIGNING DATES FROM 20210920 TO 20210922;REEL/FRAME:057642/0353

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

AS Assignment

Owner name: UNITED STATES DEPARTMENT OF ENERGY, DISTRICT OF COLUMBIA

Free format text: CONFIRMATORY LICENSE;ASSIGNOR:NATIONAL RENEWABLE ENERGY LABORATORY;REEL/FRAME:059401/0488

Effective date: 20210929

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STPP Information on status: patent application and granting procedure in general

Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT RECEIVED